162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR MIT
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * MTK NAND Flash controller driver.
462306a36Sopenharmony_ci * Copyright (C) 2016 MediaTek Inc.
562306a36Sopenharmony_ci * Authors:	Xiaolei Li		<xiaolei.li@mediatek.com>
662306a36Sopenharmony_ci *		Jorge Ramirez-Ortiz	<jorge.ramirez-ortiz@linaro.org>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1162306a36Sopenharmony_ci#include <linux/interrupt.h>
1262306a36Sopenharmony_ci#include <linux/delay.h>
1362306a36Sopenharmony_ci#include <linux/clk.h>
1462306a36Sopenharmony_ci#include <linux/mtd/rawnand.h>
1562306a36Sopenharmony_ci#include <linux/mtd/mtd.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/iopoll.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci#include <linux/mtd/nand-ecc-mtk.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* NAND controller register definition */
2262306a36Sopenharmony_ci#define NFI_CNFG		(0x00)
2362306a36Sopenharmony_ci#define		CNFG_AHB		BIT(0)
2462306a36Sopenharmony_ci#define		CNFG_READ_EN		BIT(1)
2562306a36Sopenharmony_ci#define		CNFG_DMA_BURST_EN	BIT(2)
2662306a36Sopenharmony_ci#define		CNFG_BYTE_RW		BIT(6)
2762306a36Sopenharmony_ci#define		CNFG_HW_ECC_EN		BIT(8)
2862306a36Sopenharmony_ci#define		CNFG_AUTO_FMT_EN	BIT(9)
2962306a36Sopenharmony_ci#define		CNFG_OP_CUST		(6 << 12)
3062306a36Sopenharmony_ci#define NFI_PAGEFMT		(0x04)
3162306a36Sopenharmony_ci#define		PAGEFMT_FDM_ECC_SHIFT	(12)
3262306a36Sopenharmony_ci#define		PAGEFMT_FDM_SHIFT	(8)
3362306a36Sopenharmony_ci#define		PAGEFMT_SEC_SEL_512	BIT(2)
3462306a36Sopenharmony_ci#define		PAGEFMT_512_2K		(0)
3562306a36Sopenharmony_ci#define		PAGEFMT_2K_4K		(1)
3662306a36Sopenharmony_ci#define		PAGEFMT_4K_8K		(2)
3762306a36Sopenharmony_ci#define		PAGEFMT_8K_16K		(3)
3862306a36Sopenharmony_ci/* NFI control */
3962306a36Sopenharmony_ci#define NFI_CON			(0x08)
4062306a36Sopenharmony_ci#define		CON_FIFO_FLUSH		BIT(0)
4162306a36Sopenharmony_ci#define		CON_NFI_RST		BIT(1)
4262306a36Sopenharmony_ci#define		CON_BRD			BIT(8)  /* burst  read */
4362306a36Sopenharmony_ci#define		CON_BWR			BIT(9)	/* burst  write */
4462306a36Sopenharmony_ci#define		CON_SEC_SHIFT		(12)
4562306a36Sopenharmony_ci/* Timming control register */
4662306a36Sopenharmony_ci#define NFI_ACCCON		(0x0C)
4762306a36Sopenharmony_ci#define NFI_INTR_EN		(0x10)
4862306a36Sopenharmony_ci#define		INTR_AHB_DONE_EN	BIT(6)
4962306a36Sopenharmony_ci#define NFI_INTR_STA		(0x14)
5062306a36Sopenharmony_ci#define NFI_CMD			(0x20)
5162306a36Sopenharmony_ci#define NFI_ADDRNOB		(0x30)
5262306a36Sopenharmony_ci#define NFI_COLADDR		(0x34)
5362306a36Sopenharmony_ci#define NFI_ROWADDR		(0x38)
5462306a36Sopenharmony_ci#define NFI_STRDATA		(0x40)
5562306a36Sopenharmony_ci#define		STAR_EN			(1)
5662306a36Sopenharmony_ci#define		STAR_DE			(0)
5762306a36Sopenharmony_ci#define NFI_CNRNB		(0x44)
5862306a36Sopenharmony_ci#define NFI_DATAW		(0x50)
5962306a36Sopenharmony_ci#define NFI_DATAR		(0x54)
6062306a36Sopenharmony_ci#define NFI_PIO_DIRDY		(0x58)
6162306a36Sopenharmony_ci#define		PIO_DI_RDY		(0x01)
6262306a36Sopenharmony_ci#define NFI_STA			(0x60)
6362306a36Sopenharmony_ci#define		STA_CMD			BIT(0)
6462306a36Sopenharmony_ci#define		STA_ADDR		BIT(1)
6562306a36Sopenharmony_ci#define		STA_BUSY		BIT(8)
6662306a36Sopenharmony_ci#define		STA_EMP_PAGE		BIT(12)
6762306a36Sopenharmony_ci#define		NFI_FSM_CUSTDATA	(0xe << 16)
6862306a36Sopenharmony_ci#define		NFI_FSM_MASK		(0xf << 16)
6962306a36Sopenharmony_ci#define NFI_ADDRCNTR		(0x70)
7062306a36Sopenharmony_ci#define		CNTR_MASK		GENMASK(16, 12)
7162306a36Sopenharmony_ci#define		ADDRCNTR_SEC_SHIFT	(12)
7262306a36Sopenharmony_ci#define		ADDRCNTR_SEC(val) \
7362306a36Sopenharmony_ci		(((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
7462306a36Sopenharmony_ci#define NFI_STRADDR		(0x80)
7562306a36Sopenharmony_ci#define NFI_BYTELEN		(0x84)
7662306a36Sopenharmony_ci#define NFI_CSEL		(0x90)
7762306a36Sopenharmony_ci#define NFI_FDML(x)		(0xA0 + (x) * sizeof(u32) * 2)
7862306a36Sopenharmony_ci#define NFI_FDMM(x)		(0xA4 + (x) * sizeof(u32) * 2)
7962306a36Sopenharmony_ci#define NFI_FDM_MAX_SIZE	(8)
8062306a36Sopenharmony_ci#define NFI_FDM_MIN_SIZE	(1)
8162306a36Sopenharmony_ci#define NFI_DEBUG_CON1		(0x220)
8262306a36Sopenharmony_ci#define		STROBE_MASK		GENMASK(4, 3)
8362306a36Sopenharmony_ci#define		STROBE_SHIFT		(3)
8462306a36Sopenharmony_ci#define		MAX_STROBE_DLY		(3)
8562306a36Sopenharmony_ci#define NFI_MASTER_STA		(0x224)
8662306a36Sopenharmony_ci#define		MASTER_STA_MASK		(0x0FFF)
8762306a36Sopenharmony_ci#define NFI_EMPTY_THRESH	(0x23C)
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci#define MTK_NAME		"mtk-nand"
9062306a36Sopenharmony_ci#define KB(x)			((x) * 1024UL)
9162306a36Sopenharmony_ci#define MB(x)			(KB(x) * 1024UL)
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci#define MTK_TIMEOUT		(500000)
9462306a36Sopenharmony_ci#define MTK_RESET_TIMEOUT	(1000000)
9562306a36Sopenharmony_ci#define MTK_NAND_MAX_NSELS	(2)
9662306a36Sopenharmony_ci#define MTK_NFC_MIN_SPARE	(16)
9762306a36Sopenharmony_ci#define ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt) \
9862306a36Sopenharmony_ci	((tpoecs) << 28 | (tprecs) << 22 | (tc2r) << 16 | \
9962306a36Sopenharmony_ci	(tw2r) << 12 | (twh) << 8 | (twst) << 4 | (trlt))
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistruct mtk_nfc_caps {
10262306a36Sopenharmony_ci	const u8 *spare_size;
10362306a36Sopenharmony_ci	u8 num_spare_size;
10462306a36Sopenharmony_ci	u8 pageformat_spare_shift;
10562306a36Sopenharmony_ci	u8 nfi_clk_div;
10662306a36Sopenharmony_ci	u8 max_sector;
10762306a36Sopenharmony_ci	u32 max_sector_size;
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistruct mtk_nfc_bad_mark_ctl {
11162306a36Sopenharmony_ci	void (*bm_swap)(struct mtd_info *, u8 *buf, int raw);
11262306a36Sopenharmony_ci	u32 sec;
11362306a36Sopenharmony_ci	u32 pos;
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/*
11762306a36Sopenharmony_ci * FDM: region used to store free OOB data
11862306a36Sopenharmony_ci */
11962306a36Sopenharmony_cistruct mtk_nfc_fdm {
12062306a36Sopenharmony_ci	u32 reg_size;
12162306a36Sopenharmony_ci	u32 ecc_size;
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistruct mtk_nfc_nand_chip {
12562306a36Sopenharmony_ci	struct list_head node;
12662306a36Sopenharmony_ci	struct nand_chip nand;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	struct mtk_nfc_bad_mark_ctl bad_mark;
12962306a36Sopenharmony_ci	struct mtk_nfc_fdm fdm;
13062306a36Sopenharmony_ci	u32 spare_per_sector;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	int nsels;
13362306a36Sopenharmony_ci	u8 sels[];
13462306a36Sopenharmony_ci	/* nothing after this field */
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistruct mtk_nfc_clk {
13862306a36Sopenharmony_ci	struct clk *nfi_clk;
13962306a36Sopenharmony_ci	struct clk *pad_clk;
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistruct mtk_nfc {
14362306a36Sopenharmony_ci	struct nand_controller controller;
14462306a36Sopenharmony_ci	struct mtk_ecc_config ecc_cfg;
14562306a36Sopenharmony_ci	struct mtk_nfc_clk clk;
14662306a36Sopenharmony_ci	struct mtk_ecc *ecc;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	struct device *dev;
14962306a36Sopenharmony_ci	const struct mtk_nfc_caps *caps;
15062306a36Sopenharmony_ci	void __iomem *regs;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	struct completion done;
15362306a36Sopenharmony_ci	struct list_head chips;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	u8 *buffer;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	unsigned long assigned_cs;
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci/*
16162306a36Sopenharmony_ci * supported spare size of each IP.
16262306a36Sopenharmony_ci * order should be the same with the spare size bitfiled defination of
16362306a36Sopenharmony_ci * register NFI_PAGEFMT.
16462306a36Sopenharmony_ci */
16562306a36Sopenharmony_cistatic const u8 spare_size_mt2701[] = {
16662306a36Sopenharmony_ci	16, 26, 27, 28, 32, 36, 40, 44,	48, 49, 50, 51, 52, 62, 63, 64
16762306a36Sopenharmony_ci};
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic const u8 spare_size_mt2712[] = {
17062306a36Sopenharmony_ci	16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 61, 63, 64, 67,
17162306a36Sopenharmony_ci	74
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic const u8 spare_size_mt7622[] = {
17562306a36Sopenharmony_ci	16, 26, 27, 28
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic inline struct mtk_nfc_nand_chip *to_mtk_nand(struct nand_chip *nand)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	return container_of(nand, struct mtk_nfc_nand_chip, nand);
18162306a36Sopenharmony_ci}
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic inline u8 *data_ptr(struct nand_chip *chip, const u8 *p, int i)
18462306a36Sopenharmony_ci{
18562306a36Sopenharmony_ci	return (u8 *)p + i * chip->ecc.size;
18662306a36Sopenharmony_ci}
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic inline u8 *oob_ptr(struct nand_chip *chip, int i)
18962306a36Sopenharmony_ci{
19062306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
19162306a36Sopenharmony_ci	u8 *poi;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	/* map the sector's FDM data to free oob:
19462306a36Sopenharmony_ci	 * the beginning of the oob area stores the FDM data of bad mark sectors
19562306a36Sopenharmony_ci	 */
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	if (i < mtk_nand->bad_mark.sec)
19862306a36Sopenharmony_ci		poi = chip->oob_poi + (i + 1) * mtk_nand->fdm.reg_size;
19962306a36Sopenharmony_ci	else if (i == mtk_nand->bad_mark.sec)
20062306a36Sopenharmony_ci		poi = chip->oob_poi;
20162306a36Sopenharmony_ci	else
20262306a36Sopenharmony_ci		poi = chip->oob_poi + i * mtk_nand->fdm.reg_size;
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	return poi;
20562306a36Sopenharmony_ci}
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic inline int mtk_data_len(struct nand_chip *chip)
20862306a36Sopenharmony_ci{
20962306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	return chip->ecc.size + mtk_nand->spare_per_sector;
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic inline u8 *mtk_data_ptr(struct nand_chip *chip,  int i)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	return nfc->buffer + i * mtk_data_len(chip);
21962306a36Sopenharmony_ci}
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic inline u8 *mtk_oob_ptr(struct nand_chip *chip, int i)
22262306a36Sopenharmony_ci{
22362306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	return nfc->buffer + i * mtk_data_len(chip) + chip->ecc.size;
22662306a36Sopenharmony_ci}
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic inline void nfi_writel(struct mtk_nfc *nfc, u32 val, u32 reg)
22962306a36Sopenharmony_ci{
23062306a36Sopenharmony_ci	writel(val, nfc->regs + reg);
23162306a36Sopenharmony_ci}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic inline void nfi_writew(struct mtk_nfc *nfc, u16 val, u32 reg)
23462306a36Sopenharmony_ci{
23562306a36Sopenharmony_ci	writew(val, nfc->regs + reg);
23662306a36Sopenharmony_ci}
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic inline void nfi_writeb(struct mtk_nfc *nfc, u8 val, u32 reg)
23962306a36Sopenharmony_ci{
24062306a36Sopenharmony_ci	writeb(val, nfc->regs + reg);
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic inline u32 nfi_readl(struct mtk_nfc *nfc, u32 reg)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	return readl_relaxed(nfc->regs + reg);
24662306a36Sopenharmony_ci}
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic inline u16 nfi_readw(struct mtk_nfc *nfc, u32 reg)
24962306a36Sopenharmony_ci{
25062306a36Sopenharmony_ci	return readw_relaxed(nfc->regs + reg);
25162306a36Sopenharmony_ci}
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic inline u8 nfi_readb(struct mtk_nfc *nfc, u32 reg)
25462306a36Sopenharmony_ci{
25562306a36Sopenharmony_ci	return readb_relaxed(nfc->regs + reg);
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic void mtk_nfc_hw_reset(struct mtk_nfc *nfc)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	struct device *dev = nfc->dev;
26162306a36Sopenharmony_ci	u32 val;
26262306a36Sopenharmony_ci	int ret;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	/* reset all registers and force the NFI master to terminate */
26562306a36Sopenharmony_ci	nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	/* wait for the master to finish the last transaction */
26862306a36Sopenharmony_ci	ret = readl_poll_timeout(nfc->regs + NFI_MASTER_STA, val,
26962306a36Sopenharmony_ci				 !(val & MASTER_STA_MASK), 50,
27062306a36Sopenharmony_ci				 MTK_RESET_TIMEOUT);
27162306a36Sopenharmony_ci	if (ret)
27262306a36Sopenharmony_ci		dev_warn(dev, "master active in reset [0x%x] = 0x%x\n",
27362306a36Sopenharmony_ci			 NFI_MASTER_STA, val);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	/* ensure any status register affected by the NFI master is reset */
27662306a36Sopenharmony_ci	nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
27762306a36Sopenharmony_ci	nfi_writew(nfc, STAR_DE, NFI_STRDATA);
27862306a36Sopenharmony_ci}
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cistatic int mtk_nfc_send_command(struct mtk_nfc *nfc, u8 command)
28162306a36Sopenharmony_ci{
28262306a36Sopenharmony_ci	struct device *dev = nfc->dev;
28362306a36Sopenharmony_ci	u32 val;
28462306a36Sopenharmony_ci	int ret;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	nfi_writel(nfc, command, NFI_CMD);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
28962306a36Sopenharmony_ci					!(val & STA_CMD), 10,  MTK_TIMEOUT);
29062306a36Sopenharmony_ci	if (ret) {
29162306a36Sopenharmony_ci		dev_warn(dev, "nfi core timed out entering command mode\n");
29262306a36Sopenharmony_ci		return -EIO;
29362306a36Sopenharmony_ci	}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	return 0;
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic int mtk_nfc_send_address(struct mtk_nfc *nfc, int addr)
29962306a36Sopenharmony_ci{
30062306a36Sopenharmony_ci	struct device *dev = nfc->dev;
30162306a36Sopenharmony_ci	u32 val;
30262306a36Sopenharmony_ci	int ret;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	nfi_writel(nfc, addr, NFI_COLADDR);
30562306a36Sopenharmony_ci	nfi_writel(nfc, 0, NFI_ROWADDR);
30662306a36Sopenharmony_ci	nfi_writew(nfc, 1, NFI_ADDRNOB);
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
30962306a36Sopenharmony_ci					!(val & STA_ADDR), 10, MTK_TIMEOUT);
31062306a36Sopenharmony_ci	if (ret) {
31162306a36Sopenharmony_ci		dev_warn(dev, "nfi core timed out entering address mode\n");
31262306a36Sopenharmony_ci		return -EIO;
31362306a36Sopenharmony_ci	}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	return 0;
31662306a36Sopenharmony_ci}
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic int mtk_nfc_hw_runtime_config(struct mtd_info *mtd)
31962306a36Sopenharmony_ci{
32062306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
32162306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
32262306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
32362306a36Sopenharmony_ci	u32 fmt, spare, i;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	if (!mtd->writesize)
32662306a36Sopenharmony_ci		return 0;
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	spare = mtk_nand->spare_per_sector;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	switch (mtd->writesize) {
33162306a36Sopenharmony_ci	case 512:
33262306a36Sopenharmony_ci		fmt = PAGEFMT_512_2K | PAGEFMT_SEC_SEL_512;
33362306a36Sopenharmony_ci		break;
33462306a36Sopenharmony_ci	case KB(2):
33562306a36Sopenharmony_ci		if (chip->ecc.size == 512)
33662306a36Sopenharmony_ci			fmt = PAGEFMT_2K_4K | PAGEFMT_SEC_SEL_512;
33762306a36Sopenharmony_ci		else
33862306a36Sopenharmony_ci			fmt = PAGEFMT_512_2K;
33962306a36Sopenharmony_ci		break;
34062306a36Sopenharmony_ci	case KB(4):
34162306a36Sopenharmony_ci		if (chip->ecc.size == 512)
34262306a36Sopenharmony_ci			fmt = PAGEFMT_4K_8K | PAGEFMT_SEC_SEL_512;
34362306a36Sopenharmony_ci		else
34462306a36Sopenharmony_ci			fmt = PAGEFMT_2K_4K;
34562306a36Sopenharmony_ci		break;
34662306a36Sopenharmony_ci	case KB(8):
34762306a36Sopenharmony_ci		if (chip->ecc.size == 512)
34862306a36Sopenharmony_ci			fmt = PAGEFMT_8K_16K | PAGEFMT_SEC_SEL_512;
34962306a36Sopenharmony_ci		else
35062306a36Sopenharmony_ci			fmt = PAGEFMT_4K_8K;
35162306a36Sopenharmony_ci		break;
35262306a36Sopenharmony_ci	case KB(16):
35362306a36Sopenharmony_ci		fmt = PAGEFMT_8K_16K;
35462306a36Sopenharmony_ci		break;
35562306a36Sopenharmony_ci	default:
35662306a36Sopenharmony_ci		dev_err(nfc->dev, "invalid page len: %d\n", mtd->writesize);
35762306a36Sopenharmony_ci		return -EINVAL;
35862306a36Sopenharmony_ci	}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	/*
36162306a36Sopenharmony_ci	 * the hardware will double the value for this eccsize, so we need to
36262306a36Sopenharmony_ci	 * halve it
36362306a36Sopenharmony_ci	 */
36462306a36Sopenharmony_ci	if (chip->ecc.size == 1024)
36562306a36Sopenharmony_ci		spare >>= 1;
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	for (i = 0; i < nfc->caps->num_spare_size; i++) {
36862306a36Sopenharmony_ci		if (nfc->caps->spare_size[i] == spare)
36962306a36Sopenharmony_ci			break;
37062306a36Sopenharmony_ci	}
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	if (i == nfc->caps->num_spare_size) {
37362306a36Sopenharmony_ci		dev_err(nfc->dev, "invalid spare size %d\n", spare);
37462306a36Sopenharmony_ci		return -EINVAL;
37562306a36Sopenharmony_ci	}
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	fmt |= i << nfc->caps->pageformat_spare_shift;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	fmt |= mtk_nand->fdm.reg_size << PAGEFMT_FDM_SHIFT;
38062306a36Sopenharmony_ci	fmt |= mtk_nand->fdm.ecc_size << PAGEFMT_FDM_ECC_SHIFT;
38162306a36Sopenharmony_ci	nfi_writel(nfc, fmt, NFI_PAGEFMT);
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	nfc->ecc_cfg.strength = chip->ecc.strength;
38462306a36Sopenharmony_ci	nfc->ecc_cfg.len = chip->ecc.size + mtk_nand->fdm.ecc_size;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	return 0;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic inline void mtk_nfc_wait_ioready(struct mtk_nfc *nfc)
39062306a36Sopenharmony_ci{
39162306a36Sopenharmony_ci	int rc;
39262306a36Sopenharmony_ci	u8 val;
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	rc = readb_poll_timeout_atomic(nfc->regs + NFI_PIO_DIRDY, val,
39562306a36Sopenharmony_ci				       val & PIO_DI_RDY, 10, MTK_TIMEOUT);
39662306a36Sopenharmony_ci	if (rc < 0)
39762306a36Sopenharmony_ci		dev_err(nfc->dev, "data not ready\n");
39862306a36Sopenharmony_ci}
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_cistatic inline u8 mtk_nfc_read_byte(struct nand_chip *chip)
40162306a36Sopenharmony_ci{
40262306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
40362306a36Sopenharmony_ci	u32 reg;
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	/* after each byte read, the NFI_STA reg is reset by the hardware */
40662306a36Sopenharmony_ci	reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
40762306a36Sopenharmony_ci	if (reg != NFI_FSM_CUSTDATA) {
40862306a36Sopenharmony_ci		reg = nfi_readw(nfc, NFI_CNFG);
40962306a36Sopenharmony_ci		reg |= CNFG_BYTE_RW | CNFG_READ_EN;
41062306a36Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci		/*
41362306a36Sopenharmony_ci		 * set to max sector to allow the HW to continue reading over
41462306a36Sopenharmony_ci		 * unaligned accesses
41562306a36Sopenharmony_ci		 */
41662306a36Sopenharmony_ci		reg = (nfc->caps->max_sector << CON_SEC_SHIFT) | CON_BRD;
41762306a36Sopenharmony_ci		nfi_writel(nfc, reg, NFI_CON);
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci		/* trigger to fetch data */
42062306a36Sopenharmony_ci		nfi_writew(nfc, STAR_EN, NFI_STRDATA);
42162306a36Sopenharmony_ci	}
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_ci	mtk_nfc_wait_ioready(nfc);
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	return nfi_readb(nfc, NFI_DATAR);
42662306a36Sopenharmony_ci}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_cistatic void mtk_nfc_read_buf(struct nand_chip *chip, u8 *buf, int len)
42962306a36Sopenharmony_ci{
43062306a36Sopenharmony_ci	int i;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	for (i = 0; i < len; i++)
43362306a36Sopenharmony_ci		buf[i] = mtk_nfc_read_byte(chip);
43462306a36Sopenharmony_ci}
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_cistatic void mtk_nfc_write_byte(struct nand_chip *chip, u8 byte)
43762306a36Sopenharmony_ci{
43862306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
43962306a36Sopenharmony_ci	u32 reg;
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	if (reg != NFI_FSM_CUSTDATA) {
44462306a36Sopenharmony_ci		reg = nfi_readw(nfc, NFI_CNFG) | CNFG_BYTE_RW;
44562306a36Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci		reg = nfc->caps->max_sector << CON_SEC_SHIFT | CON_BWR;
44862306a36Sopenharmony_ci		nfi_writel(nfc, reg, NFI_CON);
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci		nfi_writew(nfc, STAR_EN, NFI_STRDATA);
45162306a36Sopenharmony_ci	}
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	mtk_nfc_wait_ioready(nfc);
45462306a36Sopenharmony_ci	nfi_writeb(nfc, byte, NFI_DATAW);
45562306a36Sopenharmony_ci}
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic void mtk_nfc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
45862306a36Sopenharmony_ci{
45962306a36Sopenharmony_ci	int i;
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	for (i = 0; i < len; i++)
46262306a36Sopenharmony_ci		mtk_nfc_write_byte(chip, buf[i]);
46362306a36Sopenharmony_ci}
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic int mtk_nfc_exec_instr(struct nand_chip *chip,
46662306a36Sopenharmony_ci			      const struct nand_op_instr *instr)
46762306a36Sopenharmony_ci{
46862306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
46962306a36Sopenharmony_ci	unsigned int i;
47062306a36Sopenharmony_ci	u32 status;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	switch (instr->type) {
47362306a36Sopenharmony_ci	case NAND_OP_CMD_INSTR:
47462306a36Sopenharmony_ci		mtk_nfc_send_command(nfc, instr->ctx.cmd.opcode);
47562306a36Sopenharmony_ci		return 0;
47662306a36Sopenharmony_ci	case NAND_OP_ADDR_INSTR:
47762306a36Sopenharmony_ci		for (i = 0; i < instr->ctx.addr.naddrs; i++)
47862306a36Sopenharmony_ci			mtk_nfc_send_address(nfc, instr->ctx.addr.addrs[i]);
47962306a36Sopenharmony_ci		return 0;
48062306a36Sopenharmony_ci	case NAND_OP_DATA_IN_INSTR:
48162306a36Sopenharmony_ci		mtk_nfc_read_buf(chip, instr->ctx.data.buf.in,
48262306a36Sopenharmony_ci				 instr->ctx.data.len);
48362306a36Sopenharmony_ci		return 0;
48462306a36Sopenharmony_ci	case NAND_OP_DATA_OUT_INSTR:
48562306a36Sopenharmony_ci		mtk_nfc_write_buf(chip, instr->ctx.data.buf.out,
48662306a36Sopenharmony_ci				  instr->ctx.data.len);
48762306a36Sopenharmony_ci		return 0;
48862306a36Sopenharmony_ci	case NAND_OP_WAITRDY_INSTR:
48962306a36Sopenharmony_ci		return readl_poll_timeout(nfc->regs + NFI_STA, status,
49062306a36Sopenharmony_ci					  !(status & STA_BUSY), 20,
49162306a36Sopenharmony_ci					  instr->ctx.waitrdy.timeout_ms * 1000);
49262306a36Sopenharmony_ci	default:
49362306a36Sopenharmony_ci		break;
49462306a36Sopenharmony_ci	}
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	return -EINVAL;
49762306a36Sopenharmony_ci}
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_cistatic void mtk_nfc_select_target(struct nand_chip *nand, unsigned int cs)
50062306a36Sopenharmony_ci{
50162306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
50262306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(nand);
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_ci	mtk_nfc_hw_runtime_config(nand_to_mtd(nand));
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	nfi_writel(nfc, mtk_nand->sels[cs], NFI_CSEL);
50762306a36Sopenharmony_ci}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic int mtk_nfc_exec_op(struct nand_chip *chip,
51062306a36Sopenharmony_ci			   const struct nand_operation *op,
51162306a36Sopenharmony_ci			   bool check_only)
51262306a36Sopenharmony_ci{
51362306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
51462306a36Sopenharmony_ci	unsigned int i;
51562306a36Sopenharmony_ci	int ret = 0;
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	if (check_only)
51862306a36Sopenharmony_ci		return 0;
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	mtk_nfc_hw_reset(nfc);
52162306a36Sopenharmony_ci	nfi_writew(nfc, CNFG_OP_CUST, NFI_CNFG);
52262306a36Sopenharmony_ci	mtk_nfc_select_target(chip, op->cs);
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	for (i = 0; i < op->ninstrs; i++) {
52562306a36Sopenharmony_ci		ret = mtk_nfc_exec_instr(chip, &op->instrs[i]);
52662306a36Sopenharmony_ci		if (ret)
52762306a36Sopenharmony_ci			break;
52862306a36Sopenharmony_ci	}
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	return ret;
53162306a36Sopenharmony_ci}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_cistatic int mtk_nfc_setup_interface(struct nand_chip *chip, int csline,
53462306a36Sopenharmony_ci				   const struct nand_interface_config *conf)
53562306a36Sopenharmony_ci{
53662306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
53762306a36Sopenharmony_ci	const struct nand_sdr_timings *timings;
53862306a36Sopenharmony_ci	u32 rate, tpoecs, tprecs, tc2r, tw2r, twh, twst = 0, trlt = 0;
53962306a36Sopenharmony_ci	u32 temp, tsel = 0;
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci	timings = nand_get_sdr_timings(conf);
54262306a36Sopenharmony_ci	if (IS_ERR(timings))
54362306a36Sopenharmony_ci		return -ENOTSUPP;
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	if (csline == NAND_DATA_IFACE_CHECK_ONLY)
54662306a36Sopenharmony_ci		return 0;
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	rate = clk_get_rate(nfc->clk.nfi_clk);
54962306a36Sopenharmony_ci	/* There is a frequency divider in some IPs */
55062306a36Sopenharmony_ci	rate /= nfc->caps->nfi_clk_div;
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci	/* turn clock rate into KHZ */
55362306a36Sopenharmony_ci	rate /= 1000;
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	tpoecs = max(timings->tALH_min, timings->tCLH_min) / 1000;
55662306a36Sopenharmony_ci	tpoecs = DIV_ROUND_UP(tpoecs * rate, 1000000);
55762306a36Sopenharmony_ci	tpoecs &= 0xf;
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	tprecs = max(timings->tCLS_min, timings->tALS_min) / 1000;
56062306a36Sopenharmony_ci	tprecs = DIV_ROUND_UP(tprecs * rate, 1000000);
56162306a36Sopenharmony_ci	tprecs &= 0x3f;
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci	/* sdr interface has no tCR which means CE# low to RE# low */
56462306a36Sopenharmony_ci	tc2r = 0;
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	tw2r = timings->tWHR_min / 1000;
56762306a36Sopenharmony_ci	tw2r = DIV_ROUND_UP(tw2r * rate, 1000000);
56862306a36Sopenharmony_ci	tw2r = DIV_ROUND_UP(tw2r - 1, 2);
56962306a36Sopenharmony_ci	tw2r &= 0xf;
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	twh = max(timings->tREH_min, timings->tWH_min) / 1000;
57262306a36Sopenharmony_ci	twh = DIV_ROUND_UP(twh * rate, 1000000) - 1;
57362306a36Sopenharmony_ci	twh &= 0xf;
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	/* Calculate real WE#/RE# hold time in nanosecond */
57662306a36Sopenharmony_ci	temp = (twh + 1) * 1000000 / rate;
57762306a36Sopenharmony_ci	/* nanosecond to picosecond */
57862306a36Sopenharmony_ci	temp *= 1000;
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	/*
58162306a36Sopenharmony_ci	 * WE# low level time should be expaned to meet WE# pulse time
58262306a36Sopenharmony_ci	 * and WE# cycle time at the same time.
58362306a36Sopenharmony_ci	 */
58462306a36Sopenharmony_ci	if (temp < timings->tWC_min)
58562306a36Sopenharmony_ci		twst = timings->tWC_min - temp;
58662306a36Sopenharmony_ci	twst = max(timings->tWP_min, twst) / 1000;
58762306a36Sopenharmony_ci	twst = DIV_ROUND_UP(twst * rate, 1000000) - 1;
58862306a36Sopenharmony_ci	twst &= 0xf;
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	/*
59162306a36Sopenharmony_ci	 * RE# low level time should be expaned to meet RE# pulse time
59262306a36Sopenharmony_ci	 * and RE# cycle time at the same time.
59362306a36Sopenharmony_ci	 */
59462306a36Sopenharmony_ci	if (temp < timings->tRC_min)
59562306a36Sopenharmony_ci		trlt = timings->tRC_min - temp;
59662306a36Sopenharmony_ci	trlt = max(trlt, timings->tRP_min) / 1000;
59762306a36Sopenharmony_ci	trlt = DIV_ROUND_UP(trlt * rate, 1000000) - 1;
59862306a36Sopenharmony_ci	trlt &= 0xf;
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci	/* Calculate RE# pulse time in nanosecond. */
60162306a36Sopenharmony_ci	temp = (trlt + 1) * 1000000 / rate;
60262306a36Sopenharmony_ci	/* nanosecond to picosecond */
60362306a36Sopenharmony_ci	temp *= 1000;
60462306a36Sopenharmony_ci	/*
60562306a36Sopenharmony_ci	 * If RE# access time is bigger than RE# pulse time,
60662306a36Sopenharmony_ci	 * delay sampling data timing.
60762306a36Sopenharmony_ci	 */
60862306a36Sopenharmony_ci	if (temp < timings->tREA_max) {
60962306a36Sopenharmony_ci		tsel = timings->tREA_max / 1000;
61062306a36Sopenharmony_ci		tsel = DIV_ROUND_UP(tsel * rate, 1000000);
61162306a36Sopenharmony_ci		tsel -= (trlt + 1);
61262306a36Sopenharmony_ci		if (tsel > MAX_STROBE_DLY) {
61362306a36Sopenharmony_ci			trlt += tsel - MAX_STROBE_DLY;
61462306a36Sopenharmony_ci			tsel = MAX_STROBE_DLY;
61562306a36Sopenharmony_ci		}
61662306a36Sopenharmony_ci	}
61762306a36Sopenharmony_ci	temp = nfi_readl(nfc, NFI_DEBUG_CON1);
61862306a36Sopenharmony_ci	temp &= ~STROBE_MASK;
61962306a36Sopenharmony_ci	temp |= tsel << STROBE_SHIFT;
62062306a36Sopenharmony_ci	nfi_writel(nfc, temp, NFI_DEBUG_CON1);
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	/*
62362306a36Sopenharmony_ci	 * ACCON: access timing control register
62462306a36Sopenharmony_ci	 * -------------------------------------
62562306a36Sopenharmony_ci	 * 31:28: tpoecs, minimum required time for CS post pulling down after
62662306a36Sopenharmony_ci	 *        accessing the device
62762306a36Sopenharmony_ci	 * 27:22: tprecs, minimum required time for CS pre pulling down before
62862306a36Sopenharmony_ci	 *        accessing the device
62962306a36Sopenharmony_ci	 * 21:16: tc2r, minimum required time from NCEB low to NREB low
63062306a36Sopenharmony_ci	 * 15:12: tw2r, minimum required time from NWEB high to NREB low.
63162306a36Sopenharmony_ci	 * 11:08: twh, write enable hold time
63262306a36Sopenharmony_ci	 * 07:04: twst, write wait states
63362306a36Sopenharmony_ci	 * 03:00: trlt, read wait states
63462306a36Sopenharmony_ci	 */
63562306a36Sopenharmony_ci	trlt = ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt);
63662306a36Sopenharmony_ci	nfi_writel(nfc, trlt, NFI_ACCCON);
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	return 0;
63962306a36Sopenharmony_ci}
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_cistatic int mtk_nfc_sector_encode(struct nand_chip *chip, u8 *data)
64262306a36Sopenharmony_ci{
64362306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
64462306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
64562306a36Sopenharmony_ci	int size = chip->ecc.size + mtk_nand->fdm.reg_size;
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci	nfc->ecc_cfg.mode = ECC_DMA_MODE;
64862306a36Sopenharmony_ci	nfc->ecc_cfg.op = ECC_ENCODE;
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci	return mtk_ecc_encode(nfc->ecc, &nfc->ecc_cfg, data, size);
65162306a36Sopenharmony_ci}
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cistatic void mtk_nfc_no_bad_mark_swap(struct mtd_info *a, u8 *b, int c)
65462306a36Sopenharmony_ci{
65562306a36Sopenharmony_ci	/* nop */
65662306a36Sopenharmony_ci}
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_cistatic void mtk_nfc_bad_mark_swap(struct mtd_info *mtd, u8 *buf, int raw)
65962306a36Sopenharmony_ci{
66062306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
66162306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *nand = to_mtk_nand(chip);
66262306a36Sopenharmony_ci	u32 bad_pos = nand->bad_mark.pos;
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_ci	if (raw)
66562306a36Sopenharmony_ci		bad_pos += nand->bad_mark.sec * mtk_data_len(chip);
66662306a36Sopenharmony_ci	else
66762306a36Sopenharmony_ci		bad_pos += nand->bad_mark.sec * chip->ecc.size;
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	swap(chip->oob_poi[0], buf[bad_pos]);
67062306a36Sopenharmony_ci}
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_cistatic int mtk_nfc_format_subpage(struct mtd_info *mtd, u32 offset,
67362306a36Sopenharmony_ci				  u32 len, const u8 *buf)
67462306a36Sopenharmony_ci{
67562306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
67662306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
67762306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
67862306a36Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
67962306a36Sopenharmony_ci	u32 start, end;
68062306a36Sopenharmony_ci	int i, ret;
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	start = offset / chip->ecc.size;
68362306a36Sopenharmony_ci	end = DIV_ROUND_UP(offset + len, chip->ecc.size);
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
68662306a36Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
68762306a36Sopenharmony_ci		memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
68862306a36Sopenharmony_ci		       chip->ecc.size);
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci		if (start > i || i >= end)
69162306a36Sopenharmony_ci			continue;
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci		if (i == mtk_nand->bad_mark.sec)
69462306a36Sopenharmony_ci			mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_ci		memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci		/* program the CRC back to the OOB */
69962306a36Sopenharmony_ci		ret = mtk_nfc_sector_encode(chip, mtk_data_ptr(chip, i));
70062306a36Sopenharmony_ci		if (ret < 0)
70162306a36Sopenharmony_ci			return ret;
70262306a36Sopenharmony_ci	}
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_ci	return 0;
70562306a36Sopenharmony_ci}
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_cistatic void mtk_nfc_format_page(struct mtd_info *mtd, const u8 *buf)
70862306a36Sopenharmony_ci{
70962306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
71062306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
71162306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
71262306a36Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
71362306a36Sopenharmony_ci	u32 i;
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_ci	memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
71662306a36Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
71762306a36Sopenharmony_ci		if (buf)
71862306a36Sopenharmony_ci			memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
71962306a36Sopenharmony_ci			       chip->ecc.size);
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci		if (i == mtk_nand->bad_mark.sec)
72262306a36Sopenharmony_ci			mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci		memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
72562306a36Sopenharmony_ci	}
72662306a36Sopenharmony_ci}
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_cistatic inline void mtk_nfc_read_fdm(struct nand_chip *chip, u32 start,
72962306a36Sopenharmony_ci				    u32 sectors)
73062306a36Sopenharmony_ci{
73162306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
73262306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
73362306a36Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
73462306a36Sopenharmony_ci	u32 vall, valm;
73562306a36Sopenharmony_ci	u8 *oobptr;
73662306a36Sopenharmony_ci	int i, j;
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	for (i = 0; i < sectors; i++) {
73962306a36Sopenharmony_ci		oobptr = oob_ptr(chip, start + i);
74062306a36Sopenharmony_ci		vall = nfi_readl(nfc, NFI_FDML(i));
74162306a36Sopenharmony_ci		valm = nfi_readl(nfc, NFI_FDMM(i));
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_ci		for (j = 0; j < fdm->reg_size; j++)
74462306a36Sopenharmony_ci			oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
74562306a36Sopenharmony_ci	}
74662306a36Sopenharmony_ci}
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_cistatic inline void mtk_nfc_write_fdm(struct nand_chip *chip)
74962306a36Sopenharmony_ci{
75062306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
75162306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
75262306a36Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
75362306a36Sopenharmony_ci	u32 vall, valm;
75462306a36Sopenharmony_ci	u8 *oobptr;
75562306a36Sopenharmony_ci	int i, j;
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
75862306a36Sopenharmony_ci		oobptr = oob_ptr(chip, i);
75962306a36Sopenharmony_ci		vall = 0;
76062306a36Sopenharmony_ci		valm = 0;
76162306a36Sopenharmony_ci		for (j = 0; j < 8; j++) {
76262306a36Sopenharmony_ci			if (j < 4)
76362306a36Sopenharmony_ci				vall |= (j < fdm->reg_size ? oobptr[j] : 0xff)
76462306a36Sopenharmony_ci						<< (j * 8);
76562306a36Sopenharmony_ci			else
76662306a36Sopenharmony_ci				valm |= (j < fdm->reg_size ? oobptr[j] : 0xff)
76762306a36Sopenharmony_ci						<< ((j - 4) * 8);
76862306a36Sopenharmony_ci		}
76962306a36Sopenharmony_ci		nfi_writel(nfc, vall, NFI_FDML(i));
77062306a36Sopenharmony_ci		nfi_writel(nfc, valm, NFI_FDMM(i));
77162306a36Sopenharmony_ci	}
77262306a36Sopenharmony_ci}
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_cistatic int mtk_nfc_do_write_page(struct mtd_info *mtd, struct nand_chip *chip,
77562306a36Sopenharmony_ci				 const u8 *buf, int page, int len)
77662306a36Sopenharmony_ci{
77762306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
77862306a36Sopenharmony_ci	struct device *dev = nfc->dev;
77962306a36Sopenharmony_ci	dma_addr_t addr;
78062306a36Sopenharmony_ci	u32 reg;
78162306a36Sopenharmony_ci	int ret;
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	addr = dma_map_single(dev, (void *)buf, len, DMA_TO_DEVICE);
78462306a36Sopenharmony_ci	ret = dma_mapping_error(nfc->dev, addr);
78562306a36Sopenharmony_ci	if (ret) {
78662306a36Sopenharmony_ci		dev_err(nfc->dev, "dma mapping error\n");
78762306a36Sopenharmony_ci		return -EINVAL;
78862306a36Sopenharmony_ci	}
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AHB | CNFG_DMA_BURST_EN;
79162306a36Sopenharmony_ci	nfi_writew(nfc, reg, NFI_CNFG);
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	nfi_writel(nfc, chip->ecc.steps << CON_SEC_SHIFT, NFI_CON);
79462306a36Sopenharmony_ci	nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
79562306a36Sopenharmony_ci	nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci	init_completion(&nfc->done);
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci	reg = nfi_readl(nfc, NFI_CON) | CON_BWR;
80062306a36Sopenharmony_ci	nfi_writel(nfc, reg, NFI_CON);
80162306a36Sopenharmony_ci	nfi_writew(nfc, STAR_EN, NFI_STRDATA);
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci	ret = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
80462306a36Sopenharmony_ci	if (!ret) {
80562306a36Sopenharmony_ci		dev_err(dev, "program ahb done timeout\n");
80662306a36Sopenharmony_ci		nfi_writew(nfc, 0, NFI_INTR_EN);
80762306a36Sopenharmony_ci		ret = -ETIMEDOUT;
80862306a36Sopenharmony_ci		goto timeout;
80962306a36Sopenharmony_ci	}
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_ci	ret = readl_poll_timeout_atomic(nfc->regs + NFI_ADDRCNTR, reg,
81262306a36Sopenharmony_ci					ADDRCNTR_SEC(reg) >= chip->ecc.steps,
81362306a36Sopenharmony_ci					10, MTK_TIMEOUT);
81462306a36Sopenharmony_ci	if (ret)
81562306a36Sopenharmony_ci		dev_err(dev, "hwecc write timeout\n");
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_citimeout:
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci	dma_unmap_single(nfc->dev, addr, len, DMA_TO_DEVICE);
82062306a36Sopenharmony_ci	nfi_writel(nfc, 0, NFI_CON);
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_ci	return ret;
82362306a36Sopenharmony_ci}
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_cistatic int mtk_nfc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
82662306a36Sopenharmony_ci			      const u8 *buf, int page, int raw)
82762306a36Sopenharmony_ci{
82862306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
82962306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
83062306a36Sopenharmony_ci	size_t len;
83162306a36Sopenharmony_ci	const u8 *bufpoi;
83262306a36Sopenharmony_ci	u32 reg;
83362306a36Sopenharmony_ci	int ret;
83462306a36Sopenharmony_ci
83562306a36Sopenharmony_ci	mtk_nfc_select_target(chip, chip->cur_cs);
83662306a36Sopenharmony_ci	nand_prog_page_begin_op(chip, page, 0, NULL, 0);
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_ci	if (!raw) {
83962306a36Sopenharmony_ci		/* OOB => FDM: from register,  ECC: from HW */
84062306a36Sopenharmony_ci		reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AUTO_FMT_EN;
84162306a36Sopenharmony_ci		nfi_writew(nfc, reg | CNFG_HW_ECC_EN, NFI_CNFG);
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_ci		nfc->ecc_cfg.op = ECC_ENCODE;
84462306a36Sopenharmony_ci		nfc->ecc_cfg.mode = ECC_NFI_MODE;
84562306a36Sopenharmony_ci		ret = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
84662306a36Sopenharmony_ci		if (ret) {
84762306a36Sopenharmony_ci			/* clear NFI config */
84862306a36Sopenharmony_ci			reg = nfi_readw(nfc, NFI_CNFG);
84962306a36Sopenharmony_ci			reg &= ~(CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
85062306a36Sopenharmony_ci			nfi_writew(nfc, reg, NFI_CNFG);
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci			return ret;
85362306a36Sopenharmony_ci		}
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci		memcpy(nfc->buffer, buf, mtd->writesize);
85662306a36Sopenharmony_ci		mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, raw);
85762306a36Sopenharmony_ci		bufpoi = nfc->buffer;
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_ci		/* write OOB into the FDM registers (OOB area in MTK NAND) */
86062306a36Sopenharmony_ci		mtk_nfc_write_fdm(chip);
86162306a36Sopenharmony_ci	} else {
86262306a36Sopenharmony_ci		bufpoi = buf;
86362306a36Sopenharmony_ci	}
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci	len = mtd->writesize + (raw ? mtd->oobsize : 0);
86662306a36Sopenharmony_ci	ret = mtk_nfc_do_write_page(mtd, chip, bufpoi, page, len);
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci	if (!raw)
86962306a36Sopenharmony_ci		mtk_ecc_disable(nfc->ecc);
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_ci	if (ret)
87262306a36Sopenharmony_ci		return ret;
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ci	return nand_prog_page_end_op(chip);
87562306a36Sopenharmony_ci}
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_cistatic int mtk_nfc_write_page_hwecc(struct nand_chip *chip, const u8 *buf,
87862306a36Sopenharmony_ci				    int oob_on, int page)
87962306a36Sopenharmony_ci{
88062306a36Sopenharmony_ci	return mtk_nfc_write_page(nand_to_mtd(chip), chip, buf, page, 0);
88162306a36Sopenharmony_ci}
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_cistatic int mtk_nfc_write_page_raw(struct nand_chip *chip, const u8 *buf,
88462306a36Sopenharmony_ci				  int oob_on, int pg)
88562306a36Sopenharmony_ci{
88662306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
88762306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ci	mtk_nfc_format_page(mtd, buf);
89062306a36Sopenharmony_ci	return mtk_nfc_write_page(mtd, chip, nfc->buffer, pg, 1);
89162306a36Sopenharmony_ci}
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_cistatic int mtk_nfc_write_subpage_hwecc(struct nand_chip *chip, u32 offset,
89462306a36Sopenharmony_ci				       u32 data_len, const u8 *buf,
89562306a36Sopenharmony_ci				       int oob_on, int page)
89662306a36Sopenharmony_ci{
89762306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
89862306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
89962306a36Sopenharmony_ci	int ret;
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci	ret = mtk_nfc_format_subpage(mtd, offset, data_len, buf);
90262306a36Sopenharmony_ci	if (ret < 0)
90362306a36Sopenharmony_ci		return ret;
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci	/* use the data in the private buffer (now with FDM and CRC) */
90662306a36Sopenharmony_ci	return mtk_nfc_write_page(mtd, chip, nfc->buffer, page, 1);
90762306a36Sopenharmony_ci}
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic int mtk_nfc_write_oob_std(struct nand_chip *chip, int page)
91062306a36Sopenharmony_ci{
91162306a36Sopenharmony_ci	return mtk_nfc_write_page_raw(chip, NULL, 1, page);
91262306a36Sopenharmony_ci}
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic int mtk_nfc_update_ecc_stats(struct mtd_info *mtd, u8 *buf, u32 start,
91562306a36Sopenharmony_ci				    u32 sectors)
91662306a36Sopenharmony_ci{
91762306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
91862306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
91962306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
92062306a36Sopenharmony_ci	struct mtk_ecc_stats stats;
92162306a36Sopenharmony_ci	u32 reg_size = mtk_nand->fdm.reg_size;
92262306a36Sopenharmony_ci	int rc, i;
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci	rc = nfi_readl(nfc, NFI_STA) & STA_EMP_PAGE;
92562306a36Sopenharmony_ci	if (rc) {
92662306a36Sopenharmony_ci		memset(buf, 0xff, sectors * chip->ecc.size);
92762306a36Sopenharmony_ci		for (i = 0; i < sectors; i++)
92862306a36Sopenharmony_ci			memset(oob_ptr(chip, start + i), 0xff, reg_size);
92962306a36Sopenharmony_ci		return 0;
93062306a36Sopenharmony_ci	}
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	mtk_ecc_get_stats(nfc->ecc, &stats, sectors);
93362306a36Sopenharmony_ci	mtd->ecc_stats.corrected += stats.corrected;
93462306a36Sopenharmony_ci	mtd->ecc_stats.failed += stats.failed;
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci	return stats.bitflips;
93762306a36Sopenharmony_ci}
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_cistatic int mtk_nfc_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
94062306a36Sopenharmony_ci				u32 data_offs, u32 readlen,
94162306a36Sopenharmony_ci				u8 *bufpoi, int page, int raw)
94262306a36Sopenharmony_ci{
94362306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
94462306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
94562306a36Sopenharmony_ci	u32 spare = mtk_nand->spare_per_sector;
94662306a36Sopenharmony_ci	u32 column, sectors, start, end, reg;
94762306a36Sopenharmony_ci	dma_addr_t addr;
94862306a36Sopenharmony_ci	int bitflips = 0;
94962306a36Sopenharmony_ci	size_t len;
95062306a36Sopenharmony_ci	u8 *buf;
95162306a36Sopenharmony_ci	int rc;
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci	mtk_nfc_select_target(chip, chip->cur_cs);
95462306a36Sopenharmony_ci	start = data_offs / chip->ecc.size;
95562306a36Sopenharmony_ci	end = DIV_ROUND_UP(data_offs + readlen, chip->ecc.size);
95662306a36Sopenharmony_ci
95762306a36Sopenharmony_ci	sectors = end - start;
95862306a36Sopenharmony_ci	column = start * (chip->ecc.size + spare);
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_ci	len = sectors * chip->ecc.size + (raw ? sectors * spare : 0);
96162306a36Sopenharmony_ci	buf = bufpoi + start * chip->ecc.size;
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_ci	nand_read_page_op(chip, page, column, NULL, 0);
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci	addr = dma_map_single(nfc->dev, buf, len, DMA_FROM_DEVICE);
96662306a36Sopenharmony_ci	rc = dma_mapping_error(nfc->dev, addr);
96762306a36Sopenharmony_ci	if (rc) {
96862306a36Sopenharmony_ci		dev_err(nfc->dev, "dma mapping error\n");
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci		return -EINVAL;
97162306a36Sopenharmony_ci	}
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_ci	reg = nfi_readw(nfc, NFI_CNFG);
97462306a36Sopenharmony_ci	reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_AHB;
97562306a36Sopenharmony_ci	if (!raw) {
97662306a36Sopenharmony_ci		reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
97762306a36Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_ci		nfc->ecc_cfg.mode = ECC_NFI_MODE;
98062306a36Sopenharmony_ci		nfc->ecc_cfg.sectors = sectors;
98162306a36Sopenharmony_ci		nfc->ecc_cfg.op = ECC_DECODE;
98262306a36Sopenharmony_ci		rc = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
98362306a36Sopenharmony_ci		if (rc) {
98462306a36Sopenharmony_ci			dev_err(nfc->dev, "ecc enable\n");
98562306a36Sopenharmony_ci			/* clear NFI_CNFG */
98662306a36Sopenharmony_ci			reg &= ~(CNFG_DMA_BURST_EN | CNFG_AHB | CNFG_READ_EN |
98762306a36Sopenharmony_ci				CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
98862306a36Sopenharmony_ci			nfi_writew(nfc, reg, NFI_CNFG);
98962306a36Sopenharmony_ci			dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci			return rc;
99262306a36Sopenharmony_ci		}
99362306a36Sopenharmony_ci	} else {
99462306a36Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
99562306a36Sopenharmony_ci	}
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_ci	nfi_writel(nfc, sectors << CON_SEC_SHIFT, NFI_CON);
99862306a36Sopenharmony_ci	nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
99962306a36Sopenharmony_ci	nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci	init_completion(&nfc->done);
100262306a36Sopenharmony_ci	reg = nfi_readl(nfc, NFI_CON) | CON_BRD;
100362306a36Sopenharmony_ci	nfi_writel(nfc, reg, NFI_CON);
100462306a36Sopenharmony_ci	nfi_writew(nfc, STAR_EN, NFI_STRDATA);
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_ci	rc = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
100762306a36Sopenharmony_ci	if (!rc)
100862306a36Sopenharmony_ci		dev_warn(nfc->dev, "read ahb/dma done timeout\n");
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci	rc = readl_poll_timeout_atomic(nfc->regs + NFI_BYTELEN, reg,
101162306a36Sopenharmony_ci				       ADDRCNTR_SEC(reg) >= sectors, 10,
101262306a36Sopenharmony_ci				       MTK_TIMEOUT);
101362306a36Sopenharmony_ci	if (rc < 0) {
101462306a36Sopenharmony_ci		dev_err(nfc->dev, "subpage done timeout\n");
101562306a36Sopenharmony_ci		bitflips = -EIO;
101662306a36Sopenharmony_ci	} else if (!raw) {
101762306a36Sopenharmony_ci		rc = mtk_ecc_wait_done(nfc->ecc, ECC_DECODE);
101862306a36Sopenharmony_ci		bitflips = rc < 0 ? -ETIMEDOUT :
101962306a36Sopenharmony_ci			mtk_nfc_update_ecc_stats(mtd, buf, start, sectors);
102062306a36Sopenharmony_ci		mtk_nfc_read_fdm(chip, start, sectors);
102162306a36Sopenharmony_ci	}
102262306a36Sopenharmony_ci
102362306a36Sopenharmony_ci	dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_ci	if (raw)
102662306a36Sopenharmony_ci		goto done;
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_ci	mtk_ecc_disable(nfc->ecc);
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_ci	if (clamp(mtk_nand->bad_mark.sec, start, end) == mtk_nand->bad_mark.sec)
103162306a36Sopenharmony_ci		mtk_nand->bad_mark.bm_swap(mtd, bufpoi, raw);
103262306a36Sopenharmony_cidone:
103362306a36Sopenharmony_ci	nfi_writel(nfc, 0, NFI_CON);
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_ci	return bitflips;
103662306a36Sopenharmony_ci}
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_cistatic int mtk_nfc_read_subpage_hwecc(struct nand_chip *chip, u32 off,
103962306a36Sopenharmony_ci				      u32 len, u8 *p, int pg)
104062306a36Sopenharmony_ci{
104162306a36Sopenharmony_ci	return mtk_nfc_read_subpage(nand_to_mtd(chip), chip, off, len, p, pg,
104262306a36Sopenharmony_ci				    0);
104362306a36Sopenharmony_ci}
104462306a36Sopenharmony_ci
104562306a36Sopenharmony_cistatic int mtk_nfc_read_page_hwecc(struct nand_chip *chip, u8 *p, int oob_on,
104662306a36Sopenharmony_ci				   int pg)
104762306a36Sopenharmony_ci{
104862306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_ci	return mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, p, pg, 0);
105162306a36Sopenharmony_ci}
105262306a36Sopenharmony_ci
105362306a36Sopenharmony_cistatic int mtk_nfc_read_page_raw(struct nand_chip *chip, u8 *buf, int oob_on,
105462306a36Sopenharmony_ci				 int page)
105562306a36Sopenharmony_ci{
105662306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
105762306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
105862306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
105962306a36Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
106062306a36Sopenharmony_ci	int i, ret;
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci	memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
106362306a36Sopenharmony_ci	ret = mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, nfc->buffer,
106462306a36Sopenharmony_ci				   page, 1);
106562306a36Sopenharmony_ci	if (ret < 0)
106662306a36Sopenharmony_ci		return ret;
106762306a36Sopenharmony_ci
106862306a36Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
106962306a36Sopenharmony_ci		memcpy(oob_ptr(chip, i), mtk_oob_ptr(chip, i), fdm->reg_size);
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_ci		if (i == mtk_nand->bad_mark.sec)
107262306a36Sopenharmony_ci			mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
107362306a36Sopenharmony_ci
107462306a36Sopenharmony_ci		if (buf)
107562306a36Sopenharmony_ci			memcpy(data_ptr(chip, buf, i), mtk_data_ptr(chip, i),
107662306a36Sopenharmony_ci			       chip->ecc.size);
107762306a36Sopenharmony_ci	}
107862306a36Sopenharmony_ci
107962306a36Sopenharmony_ci	return ret;
108062306a36Sopenharmony_ci}
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic int mtk_nfc_read_oob_std(struct nand_chip *chip, int page)
108362306a36Sopenharmony_ci{
108462306a36Sopenharmony_ci	return mtk_nfc_read_page_raw(chip, NULL, 1, page);
108562306a36Sopenharmony_ci}
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_cistatic inline void mtk_nfc_hw_init(struct mtk_nfc *nfc)
108862306a36Sopenharmony_ci{
108962306a36Sopenharmony_ci	/*
109062306a36Sopenharmony_ci	 * CNRNB: nand ready/busy register
109162306a36Sopenharmony_ci	 * -------------------------------
109262306a36Sopenharmony_ci	 * 7:4: timeout register for polling the NAND busy/ready signal
109362306a36Sopenharmony_ci	 * 0  : poll the status of the busy/ready signal after [7:4]*16 cycles.
109462306a36Sopenharmony_ci	 */
109562306a36Sopenharmony_ci	nfi_writew(nfc, 0xf1, NFI_CNRNB);
109662306a36Sopenharmony_ci	nfi_writel(nfc, PAGEFMT_8K_16K, NFI_PAGEFMT);
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_ci	mtk_nfc_hw_reset(nfc);
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_ci	nfi_readl(nfc, NFI_INTR_STA);
110162306a36Sopenharmony_ci	nfi_writel(nfc, 0, NFI_INTR_EN);
110262306a36Sopenharmony_ci}
110362306a36Sopenharmony_ci
110462306a36Sopenharmony_cistatic irqreturn_t mtk_nfc_irq(int irq, void *id)
110562306a36Sopenharmony_ci{
110662306a36Sopenharmony_ci	struct mtk_nfc *nfc = id;
110762306a36Sopenharmony_ci	u16 sta, ien;
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_ci	sta = nfi_readw(nfc, NFI_INTR_STA);
111062306a36Sopenharmony_ci	ien = nfi_readw(nfc, NFI_INTR_EN);
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_ci	if (!(sta & ien))
111362306a36Sopenharmony_ci		return IRQ_NONE;
111462306a36Sopenharmony_ci
111562306a36Sopenharmony_ci	nfi_writew(nfc, ~sta & ien, NFI_INTR_EN);
111662306a36Sopenharmony_ci	complete(&nfc->done);
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_ci	return IRQ_HANDLED;
111962306a36Sopenharmony_ci}
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_cistatic int mtk_nfc_ooblayout_free(struct mtd_info *mtd, int section,
112262306a36Sopenharmony_ci				  struct mtd_oob_region *oob_region)
112362306a36Sopenharmony_ci{
112462306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
112562306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
112662306a36Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
112762306a36Sopenharmony_ci	u32 eccsteps;
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_ci	eccsteps = mtd->writesize / chip->ecc.size;
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_ci	if (section >= eccsteps)
113262306a36Sopenharmony_ci		return -ERANGE;
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_ci	oob_region->length = fdm->reg_size - fdm->ecc_size;
113562306a36Sopenharmony_ci	oob_region->offset = section * fdm->reg_size + fdm->ecc_size;
113662306a36Sopenharmony_ci
113762306a36Sopenharmony_ci	return 0;
113862306a36Sopenharmony_ci}
113962306a36Sopenharmony_ci
114062306a36Sopenharmony_cistatic int mtk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
114162306a36Sopenharmony_ci				 struct mtd_oob_region *oob_region)
114262306a36Sopenharmony_ci{
114362306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
114462306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
114562306a36Sopenharmony_ci	u32 eccsteps;
114662306a36Sopenharmony_ci
114762306a36Sopenharmony_ci	if (section)
114862306a36Sopenharmony_ci		return -ERANGE;
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	eccsteps = mtd->writesize / chip->ecc.size;
115162306a36Sopenharmony_ci	oob_region->offset = mtk_nand->fdm.reg_size * eccsteps;
115262306a36Sopenharmony_ci	oob_region->length = mtd->oobsize - oob_region->offset;
115362306a36Sopenharmony_ci
115462306a36Sopenharmony_ci	return 0;
115562306a36Sopenharmony_ci}
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_cistatic const struct mtd_ooblayout_ops mtk_nfc_ooblayout_ops = {
115862306a36Sopenharmony_ci	.free = mtk_nfc_ooblayout_free,
115962306a36Sopenharmony_ci	.ecc = mtk_nfc_ooblayout_ecc,
116062306a36Sopenharmony_ci};
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_cistatic void mtk_nfc_set_fdm(struct mtk_nfc_fdm *fdm, struct mtd_info *mtd)
116362306a36Sopenharmony_ci{
116462306a36Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
116562306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *chip = to_mtk_nand(nand);
116662306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
116762306a36Sopenharmony_ci	u32 ecc_bytes;
116862306a36Sopenharmony_ci
116962306a36Sopenharmony_ci	ecc_bytes = DIV_ROUND_UP(nand->ecc.strength *
117062306a36Sopenharmony_ci				 mtk_ecc_get_parity_bits(nfc->ecc), 8);
117162306a36Sopenharmony_ci
117262306a36Sopenharmony_ci	fdm->reg_size = chip->spare_per_sector - ecc_bytes;
117362306a36Sopenharmony_ci	if (fdm->reg_size > NFI_FDM_MAX_SIZE)
117462306a36Sopenharmony_ci		fdm->reg_size = NFI_FDM_MAX_SIZE;
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_ci	/* bad block mark storage */
117762306a36Sopenharmony_ci	fdm->ecc_size = 1;
117862306a36Sopenharmony_ci}
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_cistatic void mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl *bm_ctl,
118162306a36Sopenharmony_ci				     struct mtd_info *mtd)
118262306a36Sopenharmony_ci{
118362306a36Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
118462306a36Sopenharmony_ci
118562306a36Sopenharmony_ci	if (mtd->writesize == 512) {
118662306a36Sopenharmony_ci		bm_ctl->bm_swap = mtk_nfc_no_bad_mark_swap;
118762306a36Sopenharmony_ci	} else {
118862306a36Sopenharmony_ci		bm_ctl->bm_swap = mtk_nfc_bad_mark_swap;
118962306a36Sopenharmony_ci		bm_ctl->sec = mtd->writesize / mtk_data_len(nand);
119062306a36Sopenharmony_ci		bm_ctl->pos = mtd->writesize % mtk_data_len(nand);
119162306a36Sopenharmony_ci	}
119262306a36Sopenharmony_ci}
119362306a36Sopenharmony_ci
119462306a36Sopenharmony_cistatic int mtk_nfc_set_spare_per_sector(u32 *sps, struct mtd_info *mtd)
119562306a36Sopenharmony_ci{
119662306a36Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
119762306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
119862306a36Sopenharmony_ci	const u8 *spare = nfc->caps->spare_size;
119962306a36Sopenharmony_ci	u32 eccsteps, i, closest_spare = 0;
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_ci	eccsteps = mtd->writesize / nand->ecc.size;
120262306a36Sopenharmony_ci	*sps = mtd->oobsize / eccsteps;
120362306a36Sopenharmony_ci
120462306a36Sopenharmony_ci	if (nand->ecc.size == 1024)
120562306a36Sopenharmony_ci		*sps >>= 1;
120662306a36Sopenharmony_ci
120762306a36Sopenharmony_ci	if (*sps < MTK_NFC_MIN_SPARE)
120862306a36Sopenharmony_ci		return -EINVAL;
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_ci	for (i = 0; i < nfc->caps->num_spare_size; i++) {
121162306a36Sopenharmony_ci		if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
121262306a36Sopenharmony_ci			closest_spare = i;
121362306a36Sopenharmony_ci			if (*sps == spare[i])
121462306a36Sopenharmony_ci				break;
121562306a36Sopenharmony_ci		}
121662306a36Sopenharmony_ci	}
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_ci	*sps = spare[closest_spare];
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_ci	if (nand->ecc.size == 1024)
122162306a36Sopenharmony_ci		*sps <<= 1;
122262306a36Sopenharmony_ci
122362306a36Sopenharmony_ci	return 0;
122462306a36Sopenharmony_ci}
122562306a36Sopenharmony_ci
122662306a36Sopenharmony_cistatic int mtk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd)
122762306a36Sopenharmony_ci{
122862306a36Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
122962306a36Sopenharmony_ci	const struct nand_ecc_props *requirements =
123062306a36Sopenharmony_ci		nanddev_get_ecc_requirements(&nand->base);
123162306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
123262306a36Sopenharmony_ci	u32 spare;
123362306a36Sopenharmony_ci	int free, ret;
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_ci	/* support only ecc hw mode */
123662306a36Sopenharmony_ci	if (nand->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) {
123762306a36Sopenharmony_ci		dev_err(dev, "ecc.engine_type not supported\n");
123862306a36Sopenharmony_ci		return -EINVAL;
123962306a36Sopenharmony_ci	}
124062306a36Sopenharmony_ci
124162306a36Sopenharmony_ci	/* if optional dt settings not present */
124262306a36Sopenharmony_ci	if (!nand->ecc.size || !nand->ecc.strength) {
124362306a36Sopenharmony_ci		/* use datasheet requirements */
124462306a36Sopenharmony_ci		nand->ecc.strength = requirements->strength;
124562306a36Sopenharmony_ci		nand->ecc.size = requirements->step_size;
124662306a36Sopenharmony_ci
124762306a36Sopenharmony_ci		/*
124862306a36Sopenharmony_ci		 * align eccstrength and eccsize
124962306a36Sopenharmony_ci		 * this controller only supports 512 and 1024 sizes
125062306a36Sopenharmony_ci		 */
125162306a36Sopenharmony_ci		if (nand->ecc.size < 1024) {
125262306a36Sopenharmony_ci			if (mtd->writesize > 512 &&
125362306a36Sopenharmony_ci			    nfc->caps->max_sector_size > 512) {
125462306a36Sopenharmony_ci				nand->ecc.size = 1024;
125562306a36Sopenharmony_ci				nand->ecc.strength <<= 1;
125662306a36Sopenharmony_ci			} else {
125762306a36Sopenharmony_ci				nand->ecc.size = 512;
125862306a36Sopenharmony_ci			}
125962306a36Sopenharmony_ci		} else {
126062306a36Sopenharmony_ci			nand->ecc.size = 1024;
126162306a36Sopenharmony_ci		}
126262306a36Sopenharmony_ci
126362306a36Sopenharmony_ci		ret = mtk_nfc_set_spare_per_sector(&spare, mtd);
126462306a36Sopenharmony_ci		if (ret)
126562306a36Sopenharmony_ci			return ret;
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_ci		/* calculate oob bytes except ecc parity data */
126862306a36Sopenharmony_ci		free = (nand->ecc.strength * mtk_ecc_get_parity_bits(nfc->ecc)
126962306a36Sopenharmony_ci			+ 7) >> 3;
127062306a36Sopenharmony_ci		free = spare - free;
127162306a36Sopenharmony_ci
127262306a36Sopenharmony_ci		/*
127362306a36Sopenharmony_ci		 * enhance ecc strength if oob left is bigger than max FDM size
127462306a36Sopenharmony_ci		 * or reduce ecc strength if oob size is not enough for ecc
127562306a36Sopenharmony_ci		 * parity data.
127662306a36Sopenharmony_ci		 */
127762306a36Sopenharmony_ci		if (free > NFI_FDM_MAX_SIZE) {
127862306a36Sopenharmony_ci			spare -= NFI_FDM_MAX_SIZE;
127962306a36Sopenharmony_ci			nand->ecc.strength = (spare << 3) /
128062306a36Sopenharmony_ci					     mtk_ecc_get_parity_bits(nfc->ecc);
128162306a36Sopenharmony_ci		} else if (free < 0) {
128262306a36Sopenharmony_ci			spare -= NFI_FDM_MIN_SIZE;
128362306a36Sopenharmony_ci			nand->ecc.strength = (spare << 3) /
128462306a36Sopenharmony_ci					     mtk_ecc_get_parity_bits(nfc->ecc);
128562306a36Sopenharmony_ci		}
128662306a36Sopenharmony_ci	}
128762306a36Sopenharmony_ci
128862306a36Sopenharmony_ci	mtk_ecc_adjust_strength(nfc->ecc, &nand->ecc.strength);
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_ci	dev_info(dev, "eccsize %d eccstrength %d\n",
129162306a36Sopenharmony_ci		 nand->ecc.size, nand->ecc.strength);
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_ci	return 0;
129462306a36Sopenharmony_ci}
129562306a36Sopenharmony_ci
129662306a36Sopenharmony_cistatic int mtk_nfc_attach_chip(struct nand_chip *chip)
129762306a36Sopenharmony_ci{
129862306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
129962306a36Sopenharmony_ci	struct device *dev = mtd->dev.parent;
130062306a36Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
130162306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
130262306a36Sopenharmony_ci	int len;
130362306a36Sopenharmony_ci	int ret;
130462306a36Sopenharmony_ci
130562306a36Sopenharmony_ci	if (chip->options & NAND_BUSWIDTH_16) {
130662306a36Sopenharmony_ci		dev_err(dev, "16bits buswidth not supported");
130762306a36Sopenharmony_ci		return -EINVAL;
130862306a36Sopenharmony_ci	}
130962306a36Sopenharmony_ci
131062306a36Sopenharmony_ci	/* store bbt magic in page, cause OOB is not protected */
131162306a36Sopenharmony_ci	if (chip->bbt_options & NAND_BBT_USE_FLASH)
131262306a36Sopenharmony_ci		chip->bbt_options |= NAND_BBT_NO_OOB;
131362306a36Sopenharmony_ci
131462306a36Sopenharmony_ci	ret = mtk_nfc_ecc_init(dev, mtd);
131562306a36Sopenharmony_ci	if (ret)
131662306a36Sopenharmony_ci		return ret;
131762306a36Sopenharmony_ci
131862306a36Sopenharmony_ci	ret = mtk_nfc_set_spare_per_sector(&mtk_nand->spare_per_sector, mtd);
131962306a36Sopenharmony_ci	if (ret)
132062306a36Sopenharmony_ci		return ret;
132162306a36Sopenharmony_ci
132262306a36Sopenharmony_ci	mtk_nfc_set_fdm(&mtk_nand->fdm, mtd);
132362306a36Sopenharmony_ci	mtk_nfc_set_bad_mark_ctl(&mtk_nand->bad_mark, mtd);
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_ci	len = mtd->writesize + mtd->oobsize;
132662306a36Sopenharmony_ci	nfc->buffer = devm_kzalloc(dev, len, GFP_KERNEL);
132762306a36Sopenharmony_ci	if (!nfc->buffer)
132862306a36Sopenharmony_ci		return  -ENOMEM;
132962306a36Sopenharmony_ci
133062306a36Sopenharmony_ci	return 0;
133162306a36Sopenharmony_ci}
133262306a36Sopenharmony_ci
133362306a36Sopenharmony_cistatic const struct nand_controller_ops mtk_nfc_controller_ops = {
133462306a36Sopenharmony_ci	.attach_chip = mtk_nfc_attach_chip,
133562306a36Sopenharmony_ci	.setup_interface = mtk_nfc_setup_interface,
133662306a36Sopenharmony_ci	.exec_op = mtk_nfc_exec_op,
133762306a36Sopenharmony_ci};
133862306a36Sopenharmony_ci
133962306a36Sopenharmony_cistatic int mtk_nfc_nand_chip_init(struct device *dev, struct mtk_nfc *nfc,
134062306a36Sopenharmony_ci				  struct device_node *np)
134162306a36Sopenharmony_ci{
134262306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *chip;
134362306a36Sopenharmony_ci	struct nand_chip *nand;
134462306a36Sopenharmony_ci	struct mtd_info *mtd;
134562306a36Sopenharmony_ci	int nsels;
134662306a36Sopenharmony_ci	u32 tmp;
134762306a36Sopenharmony_ci	int ret;
134862306a36Sopenharmony_ci	int i;
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_ci	if (!of_get_property(np, "reg", &nsels))
135162306a36Sopenharmony_ci		return -ENODEV;
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_ci	nsels /= sizeof(u32);
135462306a36Sopenharmony_ci	if (!nsels || nsels > MTK_NAND_MAX_NSELS) {
135562306a36Sopenharmony_ci		dev_err(dev, "invalid reg property size %d\n", nsels);
135662306a36Sopenharmony_ci		return -EINVAL;
135762306a36Sopenharmony_ci	}
135862306a36Sopenharmony_ci
135962306a36Sopenharmony_ci	chip = devm_kzalloc(dev, sizeof(*chip) + nsels * sizeof(u8),
136062306a36Sopenharmony_ci			    GFP_KERNEL);
136162306a36Sopenharmony_ci	if (!chip)
136262306a36Sopenharmony_ci		return -ENOMEM;
136362306a36Sopenharmony_ci
136462306a36Sopenharmony_ci	chip->nsels = nsels;
136562306a36Sopenharmony_ci	for (i = 0; i < nsels; i++) {
136662306a36Sopenharmony_ci		ret = of_property_read_u32_index(np, "reg", i, &tmp);
136762306a36Sopenharmony_ci		if (ret) {
136862306a36Sopenharmony_ci			dev_err(dev, "reg property failure : %d\n", ret);
136962306a36Sopenharmony_ci			return ret;
137062306a36Sopenharmony_ci		}
137162306a36Sopenharmony_ci
137262306a36Sopenharmony_ci		if (tmp >= MTK_NAND_MAX_NSELS) {
137362306a36Sopenharmony_ci			dev_err(dev, "invalid CS: %u\n", tmp);
137462306a36Sopenharmony_ci			return -EINVAL;
137562306a36Sopenharmony_ci		}
137662306a36Sopenharmony_ci
137762306a36Sopenharmony_ci		if (test_and_set_bit(tmp, &nfc->assigned_cs)) {
137862306a36Sopenharmony_ci			dev_err(dev, "CS %u already assigned\n", tmp);
137962306a36Sopenharmony_ci			return -EINVAL;
138062306a36Sopenharmony_ci		}
138162306a36Sopenharmony_ci
138262306a36Sopenharmony_ci		chip->sels[i] = tmp;
138362306a36Sopenharmony_ci	}
138462306a36Sopenharmony_ci
138562306a36Sopenharmony_ci	nand = &chip->nand;
138662306a36Sopenharmony_ci	nand->controller = &nfc->controller;
138762306a36Sopenharmony_ci
138862306a36Sopenharmony_ci	nand_set_flash_node(nand, np);
138962306a36Sopenharmony_ci	nand_set_controller_data(nand, nfc);
139062306a36Sopenharmony_ci
139162306a36Sopenharmony_ci	nand->options |= NAND_USES_DMA | NAND_SUBPAGE_READ;
139262306a36Sopenharmony_ci
139362306a36Sopenharmony_ci	/* set default mode in case dt entry is missing */
139462306a36Sopenharmony_ci	nand->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
139562306a36Sopenharmony_ci
139662306a36Sopenharmony_ci	nand->ecc.write_subpage = mtk_nfc_write_subpage_hwecc;
139762306a36Sopenharmony_ci	nand->ecc.write_page_raw = mtk_nfc_write_page_raw;
139862306a36Sopenharmony_ci	nand->ecc.write_page = mtk_nfc_write_page_hwecc;
139962306a36Sopenharmony_ci	nand->ecc.write_oob_raw = mtk_nfc_write_oob_std;
140062306a36Sopenharmony_ci	nand->ecc.write_oob = mtk_nfc_write_oob_std;
140162306a36Sopenharmony_ci
140262306a36Sopenharmony_ci	nand->ecc.read_subpage = mtk_nfc_read_subpage_hwecc;
140362306a36Sopenharmony_ci	nand->ecc.read_page_raw = mtk_nfc_read_page_raw;
140462306a36Sopenharmony_ci	nand->ecc.read_page = mtk_nfc_read_page_hwecc;
140562306a36Sopenharmony_ci	nand->ecc.read_oob_raw = mtk_nfc_read_oob_std;
140662306a36Sopenharmony_ci	nand->ecc.read_oob = mtk_nfc_read_oob_std;
140762306a36Sopenharmony_ci
140862306a36Sopenharmony_ci	mtd = nand_to_mtd(nand);
140962306a36Sopenharmony_ci	mtd->owner = THIS_MODULE;
141062306a36Sopenharmony_ci	mtd->dev.parent = dev;
141162306a36Sopenharmony_ci	mtd->name = MTK_NAME;
141262306a36Sopenharmony_ci	mtd_set_ooblayout(mtd, &mtk_nfc_ooblayout_ops);
141362306a36Sopenharmony_ci
141462306a36Sopenharmony_ci	mtk_nfc_hw_init(nfc);
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_ci	ret = nand_scan(nand, nsels);
141762306a36Sopenharmony_ci	if (ret)
141862306a36Sopenharmony_ci		return ret;
141962306a36Sopenharmony_ci
142062306a36Sopenharmony_ci	ret = mtd_device_register(mtd, NULL, 0);
142162306a36Sopenharmony_ci	if (ret) {
142262306a36Sopenharmony_ci		dev_err(dev, "mtd parse partition error\n");
142362306a36Sopenharmony_ci		nand_cleanup(nand);
142462306a36Sopenharmony_ci		return ret;
142562306a36Sopenharmony_ci	}
142662306a36Sopenharmony_ci
142762306a36Sopenharmony_ci	list_add_tail(&chip->node, &nfc->chips);
142862306a36Sopenharmony_ci
142962306a36Sopenharmony_ci	return 0;
143062306a36Sopenharmony_ci}
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_cistatic int mtk_nfc_nand_chips_init(struct device *dev, struct mtk_nfc *nfc)
143362306a36Sopenharmony_ci{
143462306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
143562306a36Sopenharmony_ci	struct device_node *nand_np;
143662306a36Sopenharmony_ci	int ret;
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_ci	for_each_child_of_node(np, nand_np) {
143962306a36Sopenharmony_ci		ret = mtk_nfc_nand_chip_init(dev, nfc, nand_np);
144062306a36Sopenharmony_ci		if (ret) {
144162306a36Sopenharmony_ci			of_node_put(nand_np);
144262306a36Sopenharmony_ci			return ret;
144362306a36Sopenharmony_ci		}
144462306a36Sopenharmony_ci	}
144562306a36Sopenharmony_ci
144662306a36Sopenharmony_ci	return 0;
144762306a36Sopenharmony_ci}
144862306a36Sopenharmony_ci
144962306a36Sopenharmony_cistatic const struct mtk_nfc_caps mtk_nfc_caps_mt2701 = {
145062306a36Sopenharmony_ci	.spare_size = spare_size_mt2701,
145162306a36Sopenharmony_ci	.num_spare_size = 16,
145262306a36Sopenharmony_ci	.pageformat_spare_shift = 4,
145362306a36Sopenharmony_ci	.nfi_clk_div = 1,
145462306a36Sopenharmony_ci	.max_sector = 16,
145562306a36Sopenharmony_ci	.max_sector_size = 1024,
145662306a36Sopenharmony_ci};
145762306a36Sopenharmony_ci
145862306a36Sopenharmony_cistatic const struct mtk_nfc_caps mtk_nfc_caps_mt2712 = {
145962306a36Sopenharmony_ci	.spare_size = spare_size_mt2712,
146062306a36Sopenharmony_ci	.num_spare_size = 19,
146162306a36Sopenharmony_ci	.pageformat_spare_shift = 16,
146262306a36Sopenharmony_ci	.nfi_clk_div = 2,
146362306a36Sopenharmony_ci	.max_sector = 16,
146462306a36Sopenharmony_ci	.max_sector_size = 1024,
146562306a36Sopenharmony_ci};
146662306a36Sopenharmony_ci
146762306a36Sopenharmony_cistatic const struct mtk_nfc_caps mtk_nfc_caps_mt7622 = {
146862306a36Sopenharmony_ci	.spare_size = spare_size_mt7622,
146962306a36Sopenharmony_ci	.num_spare_size = 4,
147062306a36Sopenharmony_ci	.pageformat_spare_shift = 4,
147162306a36Sopenharmony_ci	.nfi_clk_div = 1,
147262306a36Sopenharmony_ci	.max_sector = 8,
147362306a36Sopenharmony_ci	.max_sector_size = 512,
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic const struct of_device_id mtk_nfc_id_table[] = {
147762306a36Sopenharmony_ci	{
147862306a36Sopenharmony_ci		.compatible = "mediatek,mt2701-nfc",
147962306a36Sopenharmony_ci		.data = &mtk_nfc_caps_mt2701,
148062306a36Sopenharmony_ci	}, {
148162306a36Sopenharmony_ci		.compatible = "mediatek,mt2712-nfc",
148262306a36Sopenharmony_ci		.data = &mtk_nfc_caps_mt2712,
148362306a36Sopenharmony_ci	}, {
148462306a36Sopenharmony_ci		.compatible = "mediatek,mt7622-nfc",
148562306a36Sopenharmony_ci		.data = &mtk_nfc_caps_mt7622,
148662306a36Sopenharmony_ci	},
148762306a36Sopenharmony_ci	{}
148862306a36Sopenharmony_ci};
148962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk_nfc_id_table);
149062306a36Sopenharmony_ci
149162306a36Sopenharmony_cistatic int mtk_nfc_probe(struct platform_device *pdev)
149262306a36Sopenharmony_ci{
149362306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
149462306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
149562306a36Sopenharmony_ci	struct mtk_nfc *nfc;
149662306a36Sopenharmony_ci	int ret, irq;
149762306a36Sopenharmony_ci
149862306a36Sopenharmony_ci	nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
149962306a36Sopenharmony_ci	if (!nfc)
150062306a36Sopenharmony_ci		return -ENOMEM;
150162306a36Sopenharmony_ci
150262306a36Sopenharmony_ci	nand_controller_init(&nfc->controller);
150362306a36Sopenharmony_ci	INIT_LIST_HEAD(&nfc->chips);
150462306a36Sopenharmony_ci	nfc->controller.ops = &mtk_nfc_controller_ops;
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_ci	/* probe defer if not ready */
150762306a36Sopenharmony_ci	nfc->ecc = of_mtk_ecc_get(np);
150862306a36Sopenharmony_ci	if (IS_ERR(nfc->ecc))
150962306a36Sopenharmony_ci		return PTR_ERR(nfc->ecc);
151062306a36Sopenharmony_ci	else if (!nfc->ecc)
151162306a36Sopenharmony_ci		return -ENODEV;
151262306a36Sopenharmony_ci
151362306a36Sopenharmony_ci	nfc->caps = of_device_get_match_data(dev);
151462306a36Sopenharmony_ci	nfc->dev = dev;
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_ci	nfc->regs = devm_platform_ioremap_resource(pdev, 0);
151762306a36Sopenharmony_ci	if (IS_ERR(nfc->regs)) {
151862306a36Sopenharmony_ci		ret = PTR_ERR(nfc->regs);
151962306a36Sopenharmony_ci		goto release_ecc;
152062306a36Sopenharmony_ci	}
152162306a36Sopenharmony_ci
152262306a36Sopenharmony_ci	nfc->clk.nfi_clk = devm_clk_get_enabled(dev, "nfi_clk");
152362306a36Sopenharmony_ci	if (IS_ERR(nfc->clk.nfi_clk)) {
152462306a36Sopenharmony_ci		dev_err(dev, "no clk\n");
152562306a36Sopenharmony_ci		ret = PTR_ERR(nfc->clk.nfi_clk);
152662306a36Sopenharmony_ci		goto release_ecc;
152762306a36Sopenharmony_ci	}
152862306a36Sopenharmony_ci
152962306a36Sopenharmony_ci	nfc->clk.pad_clk = devm_clk_get_enabled(dev, "pad_clk");
153062306a36Sopenharmony_ci	if (IS_ERR(nfc->clk.pad_clk)) {
153162306a36Sopenharmony_ci		dev_err(dev, "no pad clk\n");
153262306a36Sopenharmony_ci		ret = PTR_ERR(nfc->clk.pad_clk);
153362306a36Sopenharmony_ci		goto release_ecc;
153462306a36Sopenharmony_ci	}
153562306a36Sopenharmony_ci
153662306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
153762306a36Sopenharmony_ci	if (irq < 0) {
153862306a36Sopenharmony_ci		ret = -EINVAL;
153962306a36Sopenharmony_ci		goto release_ecc;
154062306a36Sopenharmony_ci	}
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_ci	ret = devm_request_irq(dev, irq, mtk_nfc_irq, 0x0, "mtk-nand", nfc);
154362306a36Sopenharmony_ci	if (ret) {
154462306a36Sopenharmony_ci		dev_err(dev, "failed to request nfi irq\n");
154562306a36Sopenharmony_ci		goto release_ecc;
154662306a36Sopenharmony_ci	}
154762306a36Sopenharmony_ci
154862306a36Sopenharmony_ci	ret = dma_set_mask(dev, DMA_BIT_MASK(32));
154962306a36Sopenharmony_ci	if (ret) {
155062306a36Sopenharmony_ci		dev_err(dev, "failed to set dma mask\n");
155162306a36Sopenharmony_ci		goto release_ecc;
155262306a36Sopenharmony_ci	}
155362306a36Sopenharmony_ci
155462306a36Sopenharmony_ci	platform_set_drvdata(pdev, nfc);
155562306a36Sopenharmony_ci
155662306a36Sopenharmony_ci	ret = mtk_nfc_nand_chips_init(dev, nfc);
155762306a36Sopenharmony_ci	if (ret) {
155862306a36Sopenharmony_ci		dev_err(dev, "failed to init nand chips\n");
155962306a36Sopenharmony_ci		goto release_ecc;
156062306a36Sopenharmony_ci	}
156162306a36Sopenharmony_ci
156262306a36Sopenharmony_ci	return 0;
156362306a36Sopenharmony_ci
156462306a36Sopenharmony_cirelease_ecc:
156562306a36Sopenharmony_ci	mtk_ecc_release(nfc->ecc);
156662306a36Sopenharmony_ci
156762306a36Sopenharmony_ci	return ret;
156862306a36Sopenharmony_ci}
156962306a36Sopenharmony_ci
157062306a36Sopenharmony_cistatic void mtk_nfc_remove(struct platform_device *pdev)
157162306a36Sopenharmony_ci{
157262306a36Sopenharmony_ci	struct mtk_nfc *nfc = platform_get_drvdata(pdev);
157362306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_chip;
157462306a36Sopenharmony_ci	struct nand_chip *chip;
157562306a36Sopenharmony_ci	int ret;
157662306a36Sopenharmony_ci
157762306a36Sopenharmony_ci	while (!list_empty(&nfc->chips)) {
157862306a36Sopenharmony_ci		mtk_chip = list_first_entry(&nfc->chips,
157962306a36Sopenharmony_ci					    struct mtk_nfc_nand_chip, node);
158062306a36Sopenharmony_ci		chip = &mtk_chip->nand;
158162306a36Sopenharmony_ci		ret = mtd_device_unregister(nand_to_mtd(chip));
158262306a36Sopenharmony_ci		WARN_ON(ret);
158362306a36Sopenharmony_ci		nand_cleanup(chip);
158462306a36Sopenharmony_ci		list_del(&mtk_chip->node);
158562306a36Sopenharmony_ci	}
158662306a36Sopenharmony_ci
158762306a36Sopenharmony_ci	mtk_ecc_release(nfc->ecc);
158862306a36Sopenharmony_ci}
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
159162306a36Sopenharmony_cistatic int mtk_nfc_suspend(struct device *dev)
159262306a36Sopenharmony_ci{
159362306a36Sopenharmony_ci	struct mtk_nfc *nfc = dev_get_drvdata(dev);
159462306a36Sopenharmony_ci
159562306a36Sopenharmony_ci	clk_disable_unprepare(nfc->clk.nfi_clk);
159662306a36Sopenharmony_ci	clk_disable_unprepare(nfc->clk.pad_clk);
159762306a36Sopenharmony_ci
159862306a36Sopenharmony_ci	return 0;
159962306a36Sopenharmony_ci}
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_cistatic int mtk_nfc_resume(struct device *dev)
160262306a36Sopenharmony_ci{
160362306a36Sopenharmony_ci	struct mtk_nfc *nfc = dev_get_drvdata(dev);
160462306a36Sopenharmony_ci	struct mtk_nfc_nand_chip *chip;
160562306a36Sopenharmony_ci	struct nand_chip *nand;
160662306a36Sopenharmony_ci	int ret;
160762306a36Sopenharmony_ci	u32 i;
160862306a36Sopenharmony_ci
160962306a36Sopenharmony_ci	udelay(200);
161062306a36Sopenharmony_ci
161162306a36Sopenharmony_ci	ret = clk_prepare_enable(nfc->clk.nfi_clk);
161262306a36Sopenharmony_ci	if (ret) {
161362306a36Sopenharmony_ci		dev_err(dev, "failed to enable nfi clk\n");
161462306a36Sopenharmony_ci		return ret;
161562306a36Sopenharmony_ci	}
161662306a36Sopenharmony_ci
161762306a36Sopenharmony_ci	ret = clk_prepare_enable(nfc->clk.pad_clk);
161862306a36Sopenharmony_ci	if (ret) {
161962306a36Sopenharmony_ci		dev_err(dev, "failed to enable pad clk\n");
162062306a36Sopenharmony_ci		clk_disable_unprepare(nfc->clk.nfi_clk);
162162306a36Sopenharmony_ci		return ret;
162262306a36Sopenharmony_ci	}
162362306a36Sopenharmony_ci
162462306a36Sopenharmony_ci	/* reset NAND chip if VCC was powered off */
162562306a36Sopenharmony_ci	list_for_each_entry(chip, &nfc->chips, node) {
162662306a36Sopenharmony_ci		nand = &chip->nand;
162762306a36Sopenharmony_ci		for (i = 0; i < chip->nsels; i++)
162862306a36Sopenharmony_ci			nand_reset(nand, i);
162962306a36Sopenharmony_ci	}
163062306a36Sopenharmony_ci
163162306a36Sopenharmony_ci	return 0;
163262306a36Sopenharmony_ci}
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(mtk_nfc_pm_ops, mtk_nfc_suspend, mtk_nfc_resume);
163562306a36Sopenharmony_ci#endif
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_cistatic struct platform_driver mtk_nfc_driver = {
163862306a36Sopenharmony_ci	.probe  = mtk_nfc_probe,
163962306a36Sopenharmony_ci	.remove_new = mtk_nfc_remove,
164062306a36Sopenharmony_ci	.driver = {
164162306a36Sopenharmony_ci		.name  = MTK_NAME,
164262306a36Sopenharmony_ci		.of_match_table = mtk_nfc_id_table,
164362306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
164462306a36Sopenharmony_ci		.pm = &mtk_nfc_pm_ops,
164562306a36Sopenharmony_ci#endif
164662306a36Sopenharmony_ci	},
164762306a36Sopenharmony_ci};
164862306a36Sopenharmony_ci
164962306a36Sopenharmony_cimodule_platform_driver(mtk_nfc_driver);
165062306a36Sopenharmony_ci
165162306a36Sopenharmony_ciMODULE_LICENSE("Dual MIT/GPL");
165262306a36Sopenharmony_ciMODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
165362306a36Sopenharmony_ciMODULE_DESCRIPTION("MTK Nand Flash Controller Driver");
1654