162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Hisilicon NAND Flash controller driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright © 2012-2014 HiSilicon Technologies Co., Ltd. 662306a36Sopenharmony_ci * http://www.hisilicon.com 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Author: Zhou Wang <wangzhou.bry@gmail.com> 962306a36Sopenharmony_ci * The initial developer of the original code is Zhiyong Cai 1062306a36Sopenharmony_ci * <caizhiyong@huawei.com> 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/mtd/mtd.h> 1462306a36Sopenharmony_ci#include <linux/sizes.h> 1562306a36Sopenharmony_ci#include <linux/clk.h> 1662306a36Sopenharmony_ci#include <linux/slab.h> 1762306a36Sopenharmony_ci#include <linux/module.h> 1862306a36Sopenharmony_ci#include <linux/delay.h> 1962306a36Sopenharmony_ci#include <linux/interrupt.h> 2062306a36Sopenharmony_ci#include <linux/mtd/rawnand.h> 2162306a36Sopenharmony_ci#include <linux/dma-mapping.h> 2262306a36Sopenharmony_ci#include <linux/platform_device.h> 2362306a36Sopenharmony_ci#include <linux/mtd/partitions.h> 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define HINFC504_MAX_CHIP (4) 2662306a36Sopenharmony_ci#define HINFC504_W_LATCH (5) 2762306a36Sopenharmony_ci#define HINFC504_R_LATCH (7) 2862306a36Sopenharmony_ci#define HINFC504_RW_LATCH (3) 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define HINFC504_NFC_TIMEOUT (2 * HZ) 3162306a36Sopenharmony_ci#define HINFC504_NFC_PM_TIMEOUT (1 * HZ) 3262306a36Sopenharmony_ci#define HINFC504_NFC_DMA_TIMEOUT (5 * HZ) 3362306a36Sopenharmony_ci#define HINFC504_CHIP_DELAY (25) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define HINFC504_REG_BASE_ADDRESS_LEN (0x100) 3662306a36Sopenharmony_ci#define HINFC504_BUFFER_BASE_ADDRESS_LEN (2048 + 128) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define HINFC504_ADDR_CYCLE_MASK 0x4 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define HINFC504_CON 0x00 4162306a36Sopenharmony_ci#define HINFC504_CON_OP_MODE_NORMAL BIT(0) 4262306a36Sopenharmony_ci#define HINFC504_CON_PAGEISZE_SHIFT (1) 4362306a36Sopenharmony_ci#define HINFC504_CON_PAGESIZE_MASK (0x07) 4462306a36Sopenharmony_ci#define HINFC504_CON_BUS_WIDTH BIT(4) 4562306a36Sopenharmony_ci#define HINFC504_CON_READY_BUSY_SEL BIT(8) 4662306a36Sopenharmony_ci#define HINFC504_CON_ECCTYPE_SHIFT (9) 4762306a36Sopenharmony_ci#define HINFC504_CON_ECCTYPE_MASK (0x07) 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci#define HINFC504_PWIDTH 0x04 5062306a36Sopenharmony_ci#define SET_HINFC504_PWIDTH(_w_lcnt, _r_lcnt, _rw_hcnt) \ 5162306a36Sopenharmony_ci ((_w_lcnt) | (((_r_lcnt) & 0x0F) << 4) | (((_rw_hcnt) & 0x0F) << 8)) 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci#define HINFC504_CMD 0x0C 5462306a36Sopenharmony_ci#define HINFC504_ADDRL 0x10 5562306a36Sopenharmony_ci#define HINFC504_ADDRH 0x14 5662306a36Sopenharmony_ci#define HINFC504_DATA_NUM 0x18 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define HINFC504_OP 0x1C 5962306a36Sopenharmony_ci#define HINFC504_OP_READ_DATA_EN BIT(1) 6062306a36Sopenharmony_ci#define HINFC504_OP_WAIT_READY_EN BIT(2) 6162306a36Sopenharmony_ci#define HINFC504_OP_CMD2_EN BIT(3) 6262306a36Sopenharmony_ci#define HINFC504_OP_WRITE_DATA_EN BIT(4) 6362306a36Sopenharmony_ci#define HINFC504_OP_ADDR_EN BIT(5) 6462306a36Sopenharmony_ci#define HINFC504_OP_CMD1_EN BIT(6) 6562306a36Sopenharmony_ci#define HINFC504_OP_NF_CS_SHIFT (7) 6662306a36Sopenharmony_ci#define HINFC504_OP_NF_CS_MASK (3) 6762306a36Sopenharmony_ci#define HINFC504_OP_ADDR_CYCLE_SHIFT (9) 6862306a36Sopenharmony_ci#define HINFC504_OP_ADDR_CYCLE_MASK (7) 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci#define HINFC504_STATUS 0x20 7162306a36Sopenharmony_ci#define HINFC504_READY BIT(0) 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define HINFC504_INTEN 0x24 7462306a36Sopenharmony_ci#define HINFC504_INTEN_DMA BIT(9) 7562306a36Sopenharmony_ci#define HINFC504_INTEN_UE BIT(6) 7662306a36Sopenharmony_ci#define HINFC504_INTEN_CE BIT(5) 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci#define HINFC504_INTS 0x28 7962306a36Sopenharmony_ci#define HINFC504_INTS_DMA BIT(9) 8062306a36Sopenharmony_ci#define HINFC504_INTS_UE BIT(6) 8162306a36Sopenharmony_ci#define HINFC504_INTS_CE BIT(5) 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci#define HINFC504_INTCLR 0x2C 8462306a36Sopenharmony_ci#define HINFC504_INTCLR_DMA BIT(9) 8562306a36Sopenharmony_ci#define HINFC504_INTCLR_UE BIT(6) 8662306a36Sopenharmony_ci#define HINFC504_INTCLR_CE BIT(5) 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define HINFC504_ECC_STATUS 0x5C 8962306a36Sopenharmony_ci#define HINFC504_ECC_16_BIT_SHIFT 12 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci#define HINFC504_DMA_CTRL 0x60 9262306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_DMA_START BIT(0) 9362306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_WE BIT(1) 9462306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_DATA_AREA_EN BIT(2) 9562306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_OOB_AREA_EN BIT(3) 9662306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_BURST4_EN BIT(4) 9762306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_BURST8_EN BIT(5) 9862306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_BURST16_EN BIT(6) 9962306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_ADDR_NUM_SHIFT (7) 10062306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_ADDR_NUM_MASK (1) 10162306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_CS_SHIFT (8) 10262306a36Sopenharmony_ci#define HINFC504_DMA_CTRL_CS_MASK (0x03) 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci#define HINFC504_DMA_ADDR_DATA 0x64 10562306a36Sopenharmony_ci#define HINFC504_DMA_ADDR_OOB 0x68 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci#define HINFC504_DMA_LEN 0x6C 10862306a36Sopenharmony_ci#define HINFC504_DMA_LEN_OOB_SHIFT (16) 10962306a36Sopenharmony_ci#define HINFC504_DMA_LEN_OOB_MASK (0xFFF) 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci#define HINFC504_DMA_PARA 0x70 11262306a36Sopenharmony_ci#define HINFC504_DMA_PARA_DATA_RW_EN BIT(0) 11362306a36Sopenharmony_ci#define HINFC504_DMA_PARA_OOB_RW_EN BIT(1) 11462306a36Sopenharmony_ci#define HINFC504_DMA_PARA_DATA_EDC_EN BIT(2) 11562306a36Sopenharmony_ci#define HINFC504_DMA_PARA_OOB_EDC_EN BIT(3) 11662306a36Sopenharmony_ci#define HINFC504_DMA_PARA_DATA_ECC_EN BIT(4) 11762306a36Sopenharmony_ci#define HINFC504_DMA_PARA_OOB_ECC_EN BIT(5) 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci#define HINFC_VERSION 0x74 12062306a36Sopenharmony_ci#define HINFC504_LOG_READ_ADDR 0x7C 12162306a36Sopenharmony_ci#define HINFC504_LOG_READ_LEN 0x80 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci#define HINFC504_NANDINFO_LEN 0x10 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistruct hinfc_host { 12662306a36Sopenharmony_ci struct nand_chip chip; 12762306a36Sopenharmony_ci struct device *dev; 12862306a36Sopenharmony_ci void __iomem *iobase; 12962306a36Sopenharmony_ci void __iomem *mmio; 13062306a36Sopenharmony_ci struct completion cmd_complete; 13162306a36Sopenharmony_ci unsigned int offset; 13262306a36Sopenharmony_ci unsigned int command; 13362306a36Sopenharmony_ci int chipselect; 13462306a36Sopenharmony_ci unsigned int addr_cycle; 13562306a36Sopenharmony_ci u32 addr_value[2]; 13662306a36Sopenharmony_ci u32 cache_addr_value[2]; 13762306a36Sopenharmony_ci char *buffer; 13862306a36Sopenharmony_ci dma_addr_t dma_buffer; 13962306a36Sopenharmony_ci dma_addr_t dma_oob; 14062306a36Sopenharmony_ci int version; 14162306a36Sopenharmony_ci unsigned int irq_status; /* interrupt status */ 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic inline unsigned int hinfc_read(struct hinfc_host *host, unsigned int reg) 14562306a36Sopenharmony_ci{ 14662306a36Sopenharmony_ci return readl(host->iobase + reg); 14762306a36Sopenharmony_ci} 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_cistatic inline void hinfc_write(struct hinfc_host *host, unsigned int value, 15062306a36Sopenharmony_ci unsigned int reg) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci writel(value, host->iobase + reg); 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic void wait_controller_finished(struct hinfc_host *host) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci unsigned long timeout = jiffies + HINFC504_NFC_TIMEOUT; 15862306a36Sopenharmony_ci int val; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci while (time_before(jiffies, timeout)) { 16162306a36Sopenharmony_ci val = hinfc_read(host, HINFC504_STATUS); 16262306a36Sopenharmony_ci if (host->command == NAND_CMD_ERASE2) { 16362306a36Sopenharmony_ci /* nfc is ready */ 16462306a36Sopenharmony_ci while (!(val & HINFC504_READY)) { 16562306a36Sopenharmony_ci usleep_range(500, 1000); 16662306a36Sopenharmony_ci val = hinfc_read(host, HINFC504_STATUS); 16762306a36Sopenharmony_ci } 16862306a36Sopenharmony_ci return; 16962306a36Sopenharmony_ci } 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci if (val & HINFC504_READY) 17262306a36Sopenharmony_ci return; 17362306a36Sopenharmony_ci } 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci /* wait cmd timeout */ 17662306a36Sopenharmony_ci dev_err(host->dev, "Wait NAND controller exec cmd timeout.\n"); 17762306a36Sopenharmony_ci} 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic void hisi_nfc_dma_transfer(struct hinfc_host *host, int todev) 18062306a36Sopenharmony_ci{ 18162306a36Sopenharmony_ci struct nand_chip *chip = &host->chip; 18262306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 18362306a36Sopenharmony_ci unsigned long val; 18462306a36Sopenharmony_ci int ret; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci hinfc_write(host, host->dma_buffer, HINFC504_DMA_ADDR_DATA); 18762306a36Sopenharmony_ci hinfc_write(host, host->dma_oob, HINFC504_DMA_ADDR_OOB); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_NONE) { 19062306a36Sopenharmony_ci hinfc_write(host, ((mtd->oobsize & HINFC504_DMA_LEN_OOB_MASK) 19162306a36Sopenharmony_ci << HINFC504_DMA_LEN_OOB_SHIFT), HINFC504_DMA_LEN); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci hinfc_write(host, HINFC504_DMA_PARA_DATA_RW_EN 19462306a36Sopenharmony_ci | HINFC504_DMA_PARA_OOB_RW_EN, HINFC504_DMA_PARA); 19562306a36Sopenharmony_ci } else { 19662306a36Sopenharmony_ci if (host->command == NAND_CMD_READOOB) 19762306a36Sopenharmony_ci hinfc_write(host, HINFC504_DMA_PARA_OOB_RW_EN 19862306a36Sopenharmony_ci | HINFC504_DMA_PARA_OOB_EDC_EN 19962306a36Sopenharmony_ci | HINFC504_DMA_PARA_OOB_ECC_EN, HINFC504_DMA_PARA); 20062306a36Sopenharmony_ci else 20162306a36Sopenharmony_ci hinfc_write(host, HINFC504_DMA_PARA_DATA_RW_EN 20262306a36Sopenharmony_ci | HINFC504_DMA_PARA_OOB_RW_EN 20362306a36Sopenharmony_ci | HINFC504_DMA_PARA_DATA_EDC_EN 20462306a36Sopenharmony_ci | HINFC504_DMA_PARA_OOB_EDC_EN 20562306a36Sopenharmony_ci | HINFC504_DMA_PARA_DATA_ECC_EN 20662306a36Sopenharmony_ci | HINFC504_DMA_PARA_OOB_ECC_EN, HINFC504_DMA_PARA); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci } 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci val = (HINFC504_DMA_CTRL_DMA_START | HINFC504_DMA_CTRL_BURST4_EN 21162306a36Sopenharmony_ci | HINFC504_DMA_CTRL_BURST8_EN | HINFC504_DMA_CTRL_BURST16_EN 21262306a36Sopenharmony_ci | HINFC504_DMA_CTRL_DATA_AREA_EN | HINFC504_DMA_CTRL_OOB_AREA_EN 21362306a36Sopenharmony_ci | ((host->addr_cycle == 4 ? 1 : 0) 21462306a36Sopenharmony_ci << HINFC504_DMA_CTRL_ADDR_NUM_SHIFT) 21562306a36Sopenharmony_ci | ((host->chipselect & HINFC504_DMA_CTRL_CS_MASK) 21662306a36Sopenharmony_ci << HINFC504_DMA_CTRL_CS_SHIFT)); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci if (todev) 21962306a36Sopenharmony_ci val |= HINFC504_DMA_CTRL_WE; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci init_completion(&host->cmd_complete); 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci hinfc_write(host, val, HINFC504_DMA_CTRL); 22462306a36Sopenharmony_ci ret = wait_for_completion_timeout(&host->cmd_complete, 22562306a36Sopenharmony_ci HINFC504_NFC_DMA_TIMEOUT); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci if (!ret) { 22862306a36Sopenharmony_ci dev_err(host->dev, "DMA operation(irq) timeout!\n"); 22962306a36Sopenharmony_ci /* sanity check */ 23062306a36Sopenharmony_ci val = hinfc_read(host, HINFC504_DMA_CTRL); 23162306a36Sopenharmony_ci if (!(val & HINFC504_DMA_CTRL_DMA_START)) 23262306a36Sopenharmony_ci dev_err(host->dev, "DMA is already done but without irq ACK!\n"); 23362306a36Sopenharmony_ci else 23462306a36Sopenharmony_ci dev_err(host->dev, "DMA is really timeout!\n"); 23562306a36Sopenharmony_ci } 23662306a36Sopenharmony_ci} 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic int hisi_nfc_send_cmd_pageprog(struct hinfc_host *host) 23962306a36Sopenharmony_ci{ 24062306a36Sopenharmony_ci host->addr_value[0] &= 0xffff0000; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci hinfc_write(host, host->addr_value[0], HINFC504_ADDRL); 24362306a36Sopenharmony_ci hinfc_write(host, host->addr_value[1], HINFC504_ADDRH); 24462306a36Sopenharmony_ci hinfc_write(host, NAND_CMD_PAGEPROG << 8 | NAND_CMD_SEQIN, 24562306a36Sopenharmony_ci HINFC504_CMD); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci hisi_nfc_dma_transfer(host, 1); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci return 0; 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic int hisi_nfc_send_cmd_readstart(struct hinfc_host *host) 25362306a36Sopenharmony_ci{ 25462306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(&host->chip); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci if ((host->addr_value[0] == host->cache_addr_value[0]) && 25762306a36Sopenharmony_ci (host->addr_value[1] == host->cache_addr_value[1])) 25862306a36Sopenharmony_ci return 0; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci host->addr_value[0] &= 0xffff0000; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci hinfc_write(host, host->addr_value[0], HINFC504_ADDRL); 26362306a36Sopenharmony_ci hinfc_write(host, host->addr_value[1], HINFC504_ADDRH); 26462306a36Sopenharmony_ci hinfc_write(host, NAND_CMD_READSTART << 8 | NAND_CMD_READ0, 26562306a36Sopenharmony_ci HINFC504_CMD); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci hinfc_write(host, 0, HINFC504_LOG_READ_ADDR); 26862306a36Sopenharmony_ci hinfc_write(host, mtd->writesize + mtd->oobsize, 26962306a36Sopenharmony_ci HINFC504_LOG_READ_LEN); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci hisi_nfc_dma_transfer(host, 0); 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci host->cache_addr_value[0] = host->addr_value[0]; 27462306a36Sopenharmony_ci host->cache_addr_value[1] = host->addr_value[1]; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci return 0; 27762306a36Sopenharmony_ci} 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_cistatic int hisi_nfc_send_cmd_erase(struct hinfc_host *host) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci hinfc_write(host, host->addr_value[0], HINFC504_ADDRL); 28262306a36Sopenharmony_ci hinfc_write(host, (NAND_CMD_ERASE2 << 8) | NAND_CMD_ERASE1, 28362306a36Sopenharmony_ci HINFC504_CMD); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci hinfc_write(host, HINFC504_OP_WAIT_READY_EN 28662306a36Sopenharmony_ci | HINFC504_OP_CMD2_EN 28762306a36Sopenharmony_ci | HINFC504_OP_CMD1_EN 28862306a36Sopenharmony_ci | HINFC504_OP_ADDR_EN 28962306a36Sopenharmony_ci | ((host->chipselect & HINFC504_OP_NF_CS_MASK) 29062306a36Sopenharmony_ci << HINFC504_OP_NF_CS_SHIFT) 29162306a36Sopenharmony_ci | ((host->addr_cycle & HINFC504_OP_ADDR_CYCLE_MASK) 29262306a36Sopenharmony_ci << HINFC504_OP_ADDR_CYCLE_SHIFT), 29362306a36Sopenharmony_ci HINFC504_OP); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci wait_controller_finished(host); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci return 0; 29862306a36Sopenharmony_ci} 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cistatic int hisi_nfc_send_cmd_readid(struct hinfc_host *host) 30162306a36Sopenharmony_ci{ 30262306a36Sopenharmony_ci hinfc_write(host, HINFC504_NANDINFO_LEN, HINFC504_DATA_NUM); 30362306a36Sopenharmony_ci hinfc_write(host, NAND_CMD_READID, HINFC504_CMD); 30462306a36Sopenharmony_ci hinfc_write(host, 0, HINFC504_ADDRL); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci hinfc_write(host, HINFC504_OP_CMD1_EN | HINFC504_OP_ADDR_EN 30762306a36Sopenharmony_ci | HINFC504_OP_READ_DATA_EN 30862306a36Sopenharmony_ci | ((host->chipselect & HINFC504_OP_NF_CS_MASK) 30962306a36Sopenharmony_ci << HINFC504_OP_NF_CS_SHIFT) 31062306a36Sopenharmony_ci | 1 << HINFC504_OP_ADDR_CYCLE_SHIFT, HINFC504_OP); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci wait_controller_finished(host); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci return 0; 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic int hisi_nfc_send_cmd_status(struct hinfc_host *host) 31862306a36Sopenharmony_ci{ 31962306a36Sopenharmony_ci hinfc_write(host, HINFC504_NANDINFO_LEN, HINFC504_DATA_NUM); 32062306a36Sopenharmony_ci hinfc_write(host, NAND_CMD_STATUS, HINFC504_CMD); 32162306a36Sopenharmony_ci hinfc_write(host, HINFC504_OP_CMD1_EN 32262306a36Sopenharmony_ci | HINFC504_OP_READ_DATA_EN 32362306a36Sopenharmony_ci | ((host->chipselect & HINFC504_OP_NF_CS_MASK) 32462306a36Sopenharmony_ci << HINFC504_OP_NF_CS_SHIFT), 32562306a36Sopenharmony_ci HINFC504_OP); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci wait_controller_finished(host); 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci return 0; 33062306a36Sopenharmony_ci} 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_cistatic int hisi_nfc_send_cmd_reset(struct hinfc_host *host, int chipselect) 33362306a36Sopenharmony_ci{ 33462306a36Sopenharmony_ci hinfc_write(host, NAND_CMD_RESET, HINFC504_CMD); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci hinfc_write(host, HINFC504_OP_CMD1_EN 33762306a36Sopenharmony_ci | ((chipselect & HINFC504_OP_NF_CS_MASK) 33862306a36Sopenharmony_ci << HINFC504_OP_NF_CS_SHIFT) 33962306a36Sopenharmony_ci | HINFC504_OP_WAIT_READY_EN, 34062306a36Sopenharmony_ci HINFC504_OP); 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci wait_controller_finished(host); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci return 0; 34562306a36Sopenharmony_ci} 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic void hisi_nfc_select_chip(struct nand_chip *chip, int chipselect) 34862306a36Sopenharmony_ci{ 34962306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci if (chipselect < 0) 35262306a36Sopenharmony_ci return; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci host->chipselect = chipselect; 35562306a36Sopenharmony_ci} 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic uint8_t hisi_nfc_read_byte(struct nand_chip *chip) 35862306a36Sopenharmony_ci{ 35962306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci if (host->command == NAND_CMD_STATUS) 36262306a36Sopenharmony_ci return *(uint8_t *)(host->mmio); 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci host->offset++; 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci if (host->command == NAND_CMD_READID) 36762306a36Sopenharmony_ci return *(uint8_t *)(host->mmio + host->offset - 1); 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci return *(uint8_t *)(host->buffer + host->offset - 1); 37062306a36Sopenharmony_ci} 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_cistatic void 37362306a36Sopenharmony_cihisi_nfc_write_buf(struct nand_chip *chip, const uint8_t *buf, int len) 37462306a36Sopenharmony_ci{ 37562306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci memcpy(host->buffer + host->offset, buf, len); 37862306a36Sopenharmony_ci host->offset += len; 37962306a36Sopenharmony_ci} 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_cistatic void hisi_nfc_read_buf(struct nand_chip *chip, uint8_t *buf, int len) 38262306a36Sopenharmony_ci{ 38362306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci memcpy(buf, host->buffer + host->offset, len); 38662306a36Sopenharmony_ci host->offset += len; 38762306a36Sopenharmony_ci} 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic void set_addr(struct mtd_info *mtd, int column, int page_addr) 39062306a36Sopenharmony_ci{ 39162306a36Sopenharmony_ci struct nand_chip *chip = mtd_to_nand(mtd); 39262306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 39362306a36Sopenharmony_ci unsigned int command = host->command; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci host->addr_cycle = 0; 39662306a36Sopenharmony_ci host->addr_value[0] = 0; 39762306a36Sopenharmony_ci host->addr_value[1] = 0; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci /* Serially input address */ 40062306a36Sopenharmony_ci if (column != -1) { 40162306a36Sopenharmony_ci /* Adjust columns for 16 bit buswidth */ 40262306a36Sopenharmony_ci if (chip->options & NAND_BUSWIDTH_16 && 40362306a36Sopenharmony_ci !nand_opcode_8bits(command)) 40462306a36Sopenharmony_ci column >>= 1; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci host->addr_value[0] = column & 0xffff; 40762306a36Sopenharmony_ci host->addr_cycle = 2; 40862306a36Sopenharmony_ci } 40962306a36Sopenharmony_ci if (page_addr != -1) { 41062306a36Sopenharmony_ci host->addr_value[0] |= (page_addr & 0xffff) 41162306a36Sopenharmony_ci << (host->addr_cycle * 8); 41262306a36Sopenharmony_ci host->addr_cycle += 2; 41362306a36Sopenharmony_ci if (chip->options & NAND_ROW_ADDR_3) { 41462306a36Sopenharmony_ci host->addr_cycle += 1; 41562306a36Sopenharmony_ci if (host->command == NAND_CMD_ERASE1) 41662306a36Sopenharmony_ci host->addr_value[0] |= ((page_addr >> 16) & 0xff) << 16; 41762306a36Sopenharmony_ci else 41862306a36Sopenharmony_ci host->addr_value[1] |= ((page_addr >> 16) & 0xff); 41962306a36Sopenharmony_ci } 42062306a36Sopenharmony_ci } 42162306a36Sopenharmony_ci} 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_cistatic void hisi_nfc_cmdfunc(struct nand_chip *chip, unsigned command, 42462306a36Sopenharmony_ci int column, int page_addr) 42562306a36Sopenharmony_ci{ 42662306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 42762306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 42862306a36Sopenharmony_ci int is_cache_invalid = 1; 42962306a36Sopenharmony_ci unsigned int flag = 0; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci host->command = command; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci switch (command) { 43462306a36Sopenharmony_ci case NAND_CMD_READ0: 43562306a36Sopenharmony_ci case NAND_CMD_READOOB: 43662306a36Sopenharmony_ci if (command == NAND_CMD_READ0) 43762306a36Sopenharmony_ci host->offset = column; 43862306a36Sopenharmony_ci else 43962306a36Sopenharmony_ci host->offset = column + mtd->writesize; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci is_cache_invalid = 0; 44262306a36Sopenharmony_ci set_addr(mtd, column, page_addr); 44362306a36Sopenharmony_ci hisi_nfc_send_cmd_readstart(host); 44462306a36Sopenharmony_ci break; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci case NAND_CMD_SEQIN: 44762306a36Sopenharmony_ci host->offset = column; 44862306a36Sopenharmony_ci set_addr(mtd, column, page_addr); 44962306a36Sopenharmony_ci break; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci case NAND_CMD_ERASE1: 45262306a36Sopenharmony_ci set_addr(mtd, column, page_addr); 45362306a36Sopenharmony_ci break; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci case NAND_CMD_PAGEPROG: 45662306a36Sopenharmony_ci hisi_nfc_send_cmd_pageprog(host); 45762306a36Sopenharmony_ci break; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci case NAND_CMD_ERASE2: 46062306a36Sopenharmony_ci hisi_nfc_send_cmd_erase(host); 46162306a36Sopenharmony_ci break; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci case NAND_CMD_READID: 46462306a36Sopenharmony_ci host->offset = column; 46562306a36Sopenharmony_ci memset(host->mmio, 0, 0x10); 46662306a36Sopenharmony_ci hisi_nfc_send_cmd_readid(host); 46762306a36Sopenharmony_ci break; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci case NAND_CMD_STATUS: 47062306a36Sopenharmony_ci flag = hinfc_read(host, HINFC504_CON); 47162306a36Sopenharmony_ci if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_ON_HOST) 47262306a36Sopenharmony_ci hinfc_write(host, 47362306a36Sopenharmony_ci flag & ~(HINFC504_CON_ECCTYPE_MASK << 47462306a36Sopenharmony_ci HINFC504_CON_ECCTYPE_SHIFT), HINFC504_CON); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci host->offset = 0; 47762306a36Sopenharmony_ci memset(host->mmio, 0, 0x10); 47862306a36Sopenharmony_ci hisi_nfc_send_cmd_status(host); 47962306a36Sopenharmony_ci hinfc_write(host, flag, HINFC504_CON); 48062306a36Sopenharmony_ci break; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci case NAND_CMD_RESET: 48362306a36Sopenharmony_ci hisi_nfc_send_cmd_reset(host, host->chipselect); 48462306a36Sopenharmony_ci break; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci default: 48762306a36Sopenharmony_ci dev_err(host->dev, "Error: unsupported cmd(cmd=%x, col=%x, page=%x)\n", 48862306a36Sopenharmony_ci command, column, page_addr); 48962306a36Sopenharmony_ci } 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci if (is_cache_invalid) { 49262306a36Sopenharmony_ci host->cache_addr_value[0] = ~0; 49362306a36Sopenharmony_ci host->cache_addr_value[1] = ~0; 49462306a36Sopenharmony_ci } 49562306a36Sopenharmony_ci} 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_cistatic irqreturn_t hinfc_irq_handle(int irq, void *devid) 49862306a36Sopenharmony_ci{ 49962306a36Sopenharmony_ci struct hinfc_host *host = devid; 50062306a36Sopenharmony_ci unsigned int flag; 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci flag = hinfc_read(host, HINFC504_INTS); 50362306a36Sopenharmony_ci /* store interrupts state */ 50462306a36Sopenharmony_ci host->irq_status |= flag; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci if (flag & HINFC504_INTS_DMA) { 50762306a36Sopenharmony_ci hinfc_write(host, HINFC504_INTCLR_DMA, HINFC504_INTCLR); 50862306a36Sopenharmony_ci complete(&host->cmd_complete); 50962306a36Sopenharmony_ci } else if (flag & HINFC504_INTS_CE) { 51062306a36Sopenharmony_ci hinfc_write(host, HINFC504_INTCLR_CE, HINFC504_INTCLR); 51162306a36Sopenharmony_ci } else if (flag & HINFC504_INTS_UE) { 51262306a36Sopenharmony_ci hinfc_write(host, HINFC504_INTCLR_UE, HINFC504_INTCLR); 51362306a36Sopenharmony_ci } 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci return IRQ_HANDLED; 51662306a36Sopenharmony_ci} 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_cistatic int hisi_nand_read_page_hwecc(struct nand_chip *chip, uint8_t *buf, 51962306a36Sopenharmony_ci int oob_required, int page) 52062306a36Sopenharmony_ci{ 52162306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 52262306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 52362306a36Sopenharmony_ci int max_bitflips = 0, stat = 0, stat_max = 0, status_ecc; 52462306a36Sopenharmony_ci int stat_1, stat_2; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci nand_read_page_op(chip, page, 0, buf, mtd->writesize); 52762306a36Sopenharmony_ci chip->legacy.read_buf(chip, chip->oob_poi, mtd->oobsize); 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci /* errors which can not be corrected by ECC */ 53062306a36Sopenharmony_ci if (host->irq_status & HINFC504_INTS_UE) { 53162306a36Sopenharmony_ci mtd->ecc_stats.failed++; 53262306a36Sopenharmony_ci } else if (host->irq_status & HINFC504_INTS_CE) { 53362306a36Sopenharmony_ci /* TODO: need add other ECC modes! */ 53462306a36Sopenharmony_ci switch (chip->ecc.strength) { 53562306a36Sopenharmony_ci case 16: 53662306a36Sopenharmony_ci status_ecc = hinfc_read(host, HINFC504_ECC_STATUS) >> 53762306a36Sopenharmony_ci HINFC504_ECC_16_BIT_SHIFT & 0x0fff; 53862306a36Sopenharmony_ci stat_2 = status_ecc & 0x3f; 53962306a36Sopenharmony_ci stat_1 = status_ecc >> 6 & 0x3f; 54062306a36Sopenharmony_ci stat = stat_1 + stat_2; 54162306a36Sopenharmony_ci stat_max = max_t(int, stat_1, stat_2); 54262306a36Sopenharmony_ci } 54362306a36Sopenharmony_ci mtd->ecc_stats.corrected += stat; 54462306a36Sopenharmony_ci max_bitflips = max_t(int, max_bitflips, stat_max); 54562306a36Sopenharmony_ci } 54662306a36Sopenharmony_ci host->irq_status = 0; 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci return max_bitflips; 54962306a36Sopenharmony_ci} 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_cistatic int hisi_nand_read_oob(struct nand_chip *chip, int page) 55262306a36Sopenharmony_ci{ 55362306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 55462306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize); 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci if (host->irq_status & HINFC504_INTS_UE) { 55962306a36Sopenharmony_ci host->irq_status = 0; 56062306a36Sopenharmony_ci return -EBADMSG; 56162306a36Sopenharmony_ci } 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci host->irq_status = 0; 56462306a36Sopenharmony_ci return 0; 56562306a36Sopenharmony_ci} 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_cistatic int hisi_nand_write_page_hwecc(struct nand_chip *chip, 56862306a36Sopenharmony_ci const uint8_t *buf, int oob_required, 56962306a36Sopenharmony_ci int page) 57062306a36Sopenharmony_ci{ 57162306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize); 57462306a36Sopenharmony_ci if (oob_required) 57562306a36Sopenharmony_ci chip->legacy.write_buf(chip, chip->oob_poi, mtd->oobsize); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci return nand_prog_page_end_op(chip); 57862306a36Sopenharmony_ci} 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_cistatic void hisi_nfc_host_init(struct hinfc_host *host) 58162306a36Sopenharmony_ci{ 58262306a36Sopenharmony_ci struct nand_chip *chip = &host->chip; 58362306a36Sopenharmony_ci unsigned int flag = 0; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci host->version = hinfc_read(host, HINFC_VERSION); 58662306a36Sopenharmony_ci host->addr_cycle = 0; 58762306a36Sopenharmony_ci host->addr_value[0] = 0; 58862306a36Sopenharmony_ci host->addr_value[1] = 0; 58962306a36Sopenharmony_ci host->cache_addr_value[0] = ~0; 59062306a36Sopenharmony_ci host->cache_addr_value[1] = ~0; 59162306a36Sopenharmony_ci host->chipselect = 0; 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci /* default page size: 2K, ecc_none. need modify */ 59462306a36Sopenharmony_ci flag = HINFC504_CON_OP_MODE_NORMAL | HINFC504_CON_READY_BUSY_SEL 59562306a36Sopenharmony_ci | ((0x001 & HINFC504_CON_PAGESIZE_MASK) 59662306a36Sopenharmony_ci << HINFC504_CON_PAGEISZE_SHIFT) 59762306a36Sopenharmony_ci | ((0x0 & HINFC504_CON_ECCTYPE_MASK) 59862306a36Sopenharmony_ci << HINFC504_CON_ECCTYPE_SHIFT) 59962306a36Sopenharmony_ci | ((chip->options & NAND_BUSWIDTH_16) ? 60062306a36Sopenharmony_ci HINFC504_CON_BUS_WIDTH : 0); 60162306a36Sopenharmony_ci hinfc_write(host, flag, HINFC504_CON); 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci memset(host->mmio, 0xff, HINFC504_BUFFER_BASE_ADDRESS_LEN); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci hinfc_write(host, SET_HINFC504_PWIDTH(HINFC504_W_LATCH, 60662306a36Sopenharmony_ci HINFC504_R_LATCH, HINFC504_RW_LATCH), HINFC504_PWIDTH); 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci /* enable DMA irq */ 60962306a36Sopenharmony_ci hinfc_write(host, HINFC504_INTEN_DMA, HINFC504_INTEN); 61062306a36Sopenharmony_ci} 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_cistatic int hisi_ooblayout_ecc(struct mtd_info *mtd, int section, 61362306a36Sopenharmony_ci struct mtd_oob_region *oobregion) 61462306a36Sopenharmony_ci{ 61562306a36Sopenharmony_ci /* FIXME: add ECC bytes position */ 61662306a36Sopenharmony_ci return -ENOTSUPP; 61762306a36Sopenharmony_ci} 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_cistatic int hisi_ooblayout_free(struct mtd_info *mtd, int section, 62062306a36Sopenharmony_ci struct mtd_oob_region *oobregion) 62162306a36Sopenharmony_ci{ 62262306a36Sopenharmony_ci if (section) 62362306a36Sopenharmony_ci return -ERANGE; 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci oobregion->offset = 2; 62662306a36Sopenharmony_ci oobregion->length = 6; 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci return 0; 62962306a36Sopenharmony_ci} 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic const struct mtd_ooblayout_ops hisi_ooblayout_ops = { 63262306a36Sopenharmony_ci .ecc = hisi_ooblayout_ecc, 63362306a36Sopenharmony_ci .free = hisi_ooblayout_free, 63462306a36Sopenharmony_ci}; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_cistatic int hisi_nfc_ecc_probe(struct hinfc_host *host) 63762306a36Sopenharmony_ci{ 63862306a36Sopenharmony_ci unsigned int flag; 63962306a36Sopenharmony_ci int size, strength, ecc_bits; 64062306a36Sopenharmony_ci struct device *dev = host->dev; 64162306a36Sopenharmony_ci struct nand_chip *chip = &host->chip; 64262306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ci size = chip->ecc.size; 64562306a36Sopenharmony_ci strength = chip->ecc.strength; 64662306a36Sopenharmony_ci if (size != 1024) { 64762306a36Sopenharmony_ci dev_err(dev, "error ecc size: %d\n", size); 64862306a36Sopenharmony_ci return -EINVAL; 64962306a36Sopenharmony_ci } 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci if ((size == 1024) && ((strength != 8) && (strength != 16) && 65262306a36Sopenharmony_ci (strength != 24) && (strength != 40))) { 65362306a36Sopenharmony_ci dev_err(dev, "ecc size and strength do not match\n"); 65462306a36Sopenharmony_ci return -EINVAL; 65562306a36Sopenharmony_ci } 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci chip->ecc.size = size; 65862306a36Sopenharmony_ci chip->ecc.strength = strength; 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_ci chip->ecc.read_page = hisi_nand_read_page_hwecc; 66162306a36Sopenharmony_ci chip->ecc.read_oob = hisi_nand_read_oob; 66262306a36Sopenharmony_ci chip->ecc.write_page = hisi_nand_write_page_hwecc; 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci switch (chip->ecc.strength) { 66562306a36Sopenharmony_ci case 16: 66662306a36Sopenharmony_ci ecc_bits = 6; 66762306a36Sopenharmony_ci if (mtd->writesize == 2048) 66862306a36Sopenharmony_ci mtd_set_ooblayout(mtd, &hisi_ooblayout_ops); 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci /* TODO: add more page size support */ 67162306a36Sopenharmony_ci break; 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci /* TODO: add more ecc strength support */ 67462306a36Sopenharmony_ci default: 67562306a36Sopenharmony_ci dev_err(dev, "not support strength: %d\n", chip->ecc.strength); 67662306a36Sopenharmony_ci return -EINVAL; 67762306a36Sopenharmony_ci } 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci flag = hinfc_read(host, HINFC504_CON); 68062306a36Sopenharmony_ci /* add ecc type configure */ 68162306a36Sopenharmony_ci flag |= ((ecc_bits & HINFC504_CON_ECCTYPE_MASK) 68262306a36Sopenharmony_ci << HINFC504_CON_ECCTYPE_SHIFT); 68362306a36Sopenharmony_ci hinfc_write(host, flag, HINFC504_CON); 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci /* enable ecc irq */ 68662306a36Sopenharmony_ci flag = hinfc_read(host, HINFC504_INTEN) & 0xfff; 68762306a36Sopenharmony_ci hinfc_write(host, flag | HINFC504_INTEN_UE | HINFC504_INTEN_CE, 68862306a36Sopenharmony_ci HINFC504_INTEN); 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci return 0; 69162306a36Sopenharmony_ci} 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_cistatic int hisi_nfc_attach_chip(struct nand_chip *chip) 69462306a36Sopenharmony_ci{ 69562306a36Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 69662306a36Sopenharmony_ci struct hinfc_host *host = nand_get_controller_data(chip); 69762306a36Sopenharmony_ci int flag; 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci host->buffer = dmam_alloc_coherent(host->dev, 70062306a36Sopenharmony_ci mtd->writesize + mtd->oobsize, 70162306a36Sopenharmony_ci &host->dma_buffer, GFP_KERNEL); 70262306a36Sopenharmony_ci if (!host->buffer) 70362306a36Sopenharmony_ci return -ENOMEM; 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci host->dma_oob = host->dma_buffer + mtd->writesize; 70662306a36Sopenharmony_ci memset(host->buffer, 0xff, mtd->writesize + mtd->oobsize); 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci flag = hinfc_read(host, HINFC504_CON); 70962306a36Sopenharmony_ci flag &= ~(HINFC504_CON_PAGESIZE_MASK << HINFC504_CON_PAGEISZE_SHIFT); 71062306a36Sopenharmony_ci switch (mtd->writesize) { 71162306a36Sopenharmony_ci case 2048: 71262306a36Sopenharmony_ci flag |= (0x001 << HINFC504_CON_PAGEISZE_SHIFT); 71362306a36Sopenharmony_ci break; 71462306a36Sopenharmony_ci /* 71562306a36Sopenharmony_ci * TODO: add more pagesize support, 71662306a36Sopenharmony_ci * default pagesize has been set in hisi_nfc_host_init 71762306a36Sopenharmony_ci */ 71862306a36Sopenharmony_ci default: 71962306a36Sopenharmony_ci dev_err(host->dev, "NON-2KB page size nand flash\n"); 72062306a36Sopenharmony_ci return -EINVAL; 72162306a36Sopenharmony_ci } 72262306a36Sopenharmony_ci hinfc_write(host, flag, HINFC504_CON); 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_ON_HOST) 72562306a36Sopenharmony_ci hisi_nfc_ecc_probe(host); 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci return 0; 72862306a36Sopenharmony_ci} 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_cistatic const struct nand_controller_ops hisi_nfc_controller_ops = { 73162306a36Sopenharmony_ci .attach_chip = hisi_nfc_attach_chip, 73262306a36Sopenharmony_ci}; 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_cistatic int hisi_nfc_probe(struct platform_device *pdev) 73562306a36Sopenharmony_ci{ 73662306a36Sopenharmony_ci int ret = 0, irq, max_chips = HINFC504_MAX_CHIP; 73762306a36Sopenharmony_ci struct device *dev = &pdev->dev; 73862306a36Sopenharmony_ci struct hinfc_host *host; 73962306a36Sopenharmony_ci struct nand_chip *chip; 74062306a36Sopenharmony_ci struct mtd_info *mtd; 74162306a36Sopenharmony_ci struct device_node *np = dev->of_node; 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL); 74462306a36Sopenharmony_ci if (!host) 74562306a36Sopenharmony_ci return -ENOMEM; 74662306a36Sopenharmony_ci host->dev = dev; 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci platform_set_drvdata(pdev, host); 74962306a36Sopenharmony_ci chip = &host->chip; 75062306a36Sopenharmony_ci mtd = nand_to_mtd(chip); 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 75362306a36Sopenharmony_ci if (irq < 0) 75462306a36Sopenharmony_ci return -ENXIO; 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci host->iobase = devm_platform_ioremap_resource(pdev, 0); 75762306a36Sopenharmony_ci if (IS_ERR(host->iobase)) 75862306a36Sopenharmony_ci return PTR_ERR(host->iobase); 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci host->mmio = devm_platform_ioremap_resource(pdev, 1); 76162306a36Sopenharmony_ci if (IS_ERR(host->mmio)) 76262306a36Sopenharmony_ci return PTR_ERR(host->mmio); 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci mtd->name = "hisi_nand"; 76562306a36Sopenharmony_ci mtd->dev.parent = &pdev->dev; 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci nand_set_controller_data(chip, host); 76862306a36Sopenharmony_ci nand_set_flash_node(chip, np); 76962306a36Sopenharmony_ci chip->legacy.cmdfunc = hisi_nfc_cmdfunc; 77062306a36Sopenharmony_ci chip->legacy.select_chip = hisi_nfc_select_chip; 77162306a36Sopenharmony_ci chip->legacy.read_byte = hisi_nfc_read_byte; 77262306a36Sopenharmony_ci chip->legacy.write_buf = hisi_nfc_write_buf; 77362306a36Sopenharmony_ci chip->legacy.read_buf = hisi_nfc_read_buf; 77462306a36Sopenharmony_ci chip->legacy.chip_delay = HINFC504_CHIP_DELAY; 77562306a36Sopenharmony_ci chip->legacy.set_features = nand_get_set_features_notsupp; 77662306a36Sopenharmony_ci chip->legacy.get_features = nand_get_set_features_notsupp; 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_ci hisi_nfc_host_init(host); 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci ret = devm_request_irq(dev, irq, hinfc_irq_handle, 0x0, "nandc", host); 78162306a36Sopenharmony_ci if (ret) { 78262306a36Sopenharmony_ci dev_err(dev, "failed to request IRQ\n"); 78362306a36Sopenharmony_ci return ret; 78462306a36Sopenharmony_ci } 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci chip->legacy.dummy_controller.ops = &hisi_nfc_controller_ops; 78762306a36Sopenharmony_ci ret = nand_scan(chip, max_chips); 78862306a36Sopenharmony_ci if (ret) 78962306a36Sopenharmony_ci return ret; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci ret = mtd_device_register(mtd, NULL, 0); 79262306a36Sopenharmony_ci if (ret) { 79362306a36Sopenharmony_ci dev_err(dev, "Err MTD partition=%d\n", ret); 79462306a36Sopenharmony_ci nand_cleanup(chip); 79562306a36Sopenharmony_ci return ret; 79662306a36Sopenharmony_ci } 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci return 0; 79962306a36Sopenharmony_ci} 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_cistatic void hisi_nfc_remove(struct platform_device *pdev) 80262306a36Sopenharmony_ci{ 80362306a36Sopenharmony_ci struct hinfc_host *host = platform_get_drvdata(pdev); 80462306a36Sopenharmony_ci struct nand_chip *chip = &host->chip; 80562306a36Sopenharmony_ci int ret; 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_ci ret = mtd_device_unregister(nand_to_mtd(chip)); 80862306a36Sopenharmony_ci WARN_ON(ret); 80962306a36Sopenharmony_ci nand_cleanup(chip); 81062306a36Sopenharmony_ci} 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 81362306a36Sopenharmony_cistatic int hisi_nfc_suspend(struct device *dev) 81462306a36Sopenharmony_ci{ 81562306a36Sopenharmony_ci struct hinfc_host *host = dev_get_drvdata(dev); 81662306a36Sopenharmony_ci unsigned long timeout = jiffies + HINFC504_NFC_PM_TIMEOUT; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ci while (time_before(jiffies, timeout)) { 81962306a36Sopenharmony_ci if (((hinfc_read(host, HINFC504_STATUS) & 0x1) == 0x0) && 82062306a36Sopenharmony_ci (hinfc_read(host, HINFC504_DMA_CTRL) & 82162306a36Sopenharmony_ci HINFC504_DMA_CTRL_DMA_START)) { 82262306a36Sopenharmony_ci cond_resched(); 82362306a36Sopenharmony_ci return 0; 82462306a36Sopenharmony_ci } 82562306a36Sopenharmony_ci } 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_ci dev_err(host->dev, "nand controller suspend timeout.\n"); 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_ci return -EAGAIN; 83062306a36Sopenharmony_ci} 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_cistatic int hisi_nfc_resume(struct device *dev) 83362306a36Sopenharmony_ci{ 83462306a36Sopenharmony_ci int cs; 83562306a36Sopenharmony_ci struct hinfc_host *host = dev_get_drvdata(dev); 83662306a36Sopenharmony_ci struct nand_chip *chip = &host->chip; 83762306a36Sopenharmony_ci 83862306a36Sopenharmony_ci for (cs = 0; cs < nanddev_ntargets(&chip->base); cs++) 83962306a36Sopenharmony_ci hisi_nfc_send_cmd_reset(host, cs); 84062306a36Sopenharmony_ci hinfc_write(host, SET_HINFC504_PWIDTH(HINFC504_W_LATCH, 84162306a36Sopenharmony_ci HINFC504_R_LATCH, HINFC504_RW_LATCH), HINFC504_PWIDTH); 84262306a36Sopenharmony_ci 84362306a36Sopenharmony_ci return 0; 84462306a36Sopenharmony_ci} 84562306a36Sopenharmony_ci#endif 84662306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(hisi_nfc_pm_ops, hisi_nfc_suspend, hisi_nfc_resume); 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_cistatic const struct of_device_id nfc_id_table[] = { 84962306a36Sopenharmony_ci { .compatible = "hisilicon,504-nfc" }, 85062306a36Sopenharmony_ci {} 85162306a36Sopenharmony_ci}; 85262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, nfc_id_table); 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_cistatic struct platform_driver hisi_nfc_driver = { 85562306a36Sopenharmony_ci .driver = { 85662306a36Sopenharmony_ci .name = "hisi_nand", 85762306a36Sopenharmony_ci .of_match_table = nfc_id_table, 85862306a36Sopenharmony_ci .pm = &hisi_nfc_pm_ops, 85962306a36Sopenharmony_ci }, 86062306a36Sopenharmony_ci .probe = hisi_nfc_probe, 86162306a36Sopenharmony_ci .remove_new = hisi_nfc_remove, 86262306a36Sopenharmony_ci}; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_cimodule_platform_driver(hisi_nfc_driver); 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 86762306a36Sopenharmony_ciMODULE_AUTHOR("Zhou Wang"); 86862306a36Sopenharmony_ciMODULE_AUTHOR("Zhiyong Cai"); 86962306a36Sopenharmony_ciMODULE_DESCRIPTION("Hisilicon Nand Flash Controller Driver"); 870