162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Cadence NAND flash controller driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2019 Cadence
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Piotr Sroka <piotrs@cadence.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/bitfield.h>
1162306a36Sopenharmony_ci#include <linux/clk.h>
1262306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1362306a36Sopenharmony_ci#include <linux/dmaengine.h>
1462306a36Sopenharmony_ci#include <linux/interrupt.h>
1562306a36Sopenharmony_ci#include <linux/module.h>
1662306a36Sopenharmony_ci#include <linux/mtd/mtd.h>
1762306a36Sopenharmony_ci#include <linux/mtd/rawnand.h>
1862306a36Sopenharmony_ci#include <linux/of_device.h>
1962306a36Sopenharmony_ci#include <linux/iopoll.h>
2062306a36Sopenharmony_ci#include <linux/slab.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci/*
2362306a36Sopenharmony_ci * HPNFC can work in 3 modes:
2462306a36Sopenharmony_ci * -  PIO - can work in master or slave DMA
2562306a36Sopenharmony_ci * -  CDMA - needs Master DMA for accessing command descriptors.
2662306a36Sopenharmony_ci * -  Generic mode - can use only slave DMA.
2762306a36Sopenharmony_ci * CDMA and PIO modes can be used to execute only base commands.
2862306a36Sopenharmony_ci * Generic mode can be used to execute any command
2962306a36Sopenharmony_ci * on NAND flash memory. Driver uses CDMA mode for
3062306a36Sopenharmony_ci * block erasing, page reading, page programing.
3162306a36Sopenharmony_ci * Generic mode is used for executing rest of commands.
3262306a36Sopenharmony_ci */
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define MAX_ADDRESS_CYC		6
3562306a36Sopenharmony_ci#define MAX_ERASE_ADDRESS_CYC	3
3662306a36Sopenharmony_ci#define MAX_DATA_SIZE		0xFFFC
3762306a36Sopenharmony_ci#define DMA_DATA_SIZE_ALIGN	8
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* Register definition. */
4062306a36Sopenharmony_ci/*
4162306a36Sopenharmony_ci * Command register 0.
4262306a36Sopenharmony_ci * Writing data to this register will initiate a new transaction
4362306a36Sopenharmony_ci * of the NF controller.
4462306a36Sopenharmony_ci */
4562306a36Sopenharmony_ci#define CMD_REG0			0x0000
4662306a36Sopenharmony_ci/* Command type field mask. */
4762306a36Sopenharmony_ci#define		CMD_REG0_CT		GENMASK(31, 30)
4862306a36Sopenharmony_ci/* Command type CDMA. */
4962306a36Sopenharmony_ci#define		CMD_REG0_CT_CDMA	0uL
5062306a36Sopenharmony_ci/* Command type generic. */
5162306a36Sopenharmony_ci#define		CMD_REG0_CT_GEN		3uL
5262306a36Sopenharmony_ci/* Command thread number field mask. */
5362306a36Sopenharmony_ci#define		CMD_REG0_TN		GENMASK(27, 24)
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci/* Command register 2. */
5662306a36Sopenharmony_ci#define CMD_REG2			0x0008
5762306a36Sopenharmony_ci/* Command register 3. */
5862306a36Sopenharmony_ci#define CMD_REG3			0x000C
5962306a36Sopenharmony_ci/* Pointer register to select which thread status will be selected. */
6062306a36Sopenharmony_ci#define CMD_STATUS_PTR			0x0010
6162306a36Sopenharmony_ci/* Command status register for selected thread. */
6262306a36Sopenharmony_ci#define CMD_STATUS			0x0014
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci/* Interrupt status register. */
6562306a36Sopenharmony_ci#define INTR_STATUS			0x0110
6662306a36Sopenharmony_ci#define		INTR_STATUS_SDMA_ERR	BIT(22)
6762306a36Sopenharmony_ci#define		INTR_STATUS_SDMA_TRIGG	BIT(21)
6862306a36Sopenharmony_ci#define		INTR_STATUS_UNSUPP_CMD	BIT(19)
6962306a36Sopenharmony_ci#define		INTR_STATUS_DDMA_TERR	BIT(18)
7062306a36Sopenharmony_ci#define		INTR_STATUS_CDMA_TERR	BIT(17)
7162306a36Sopenharmony_ci#define		INTR_STATUS_CDMA_IDL	BIT(16)
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/* Interrupt enable register. */
7462306a36Sopenharmony_ci#define INTR_ENABLE				0x0114
7562306a36Sopenharmony_ci#define		INTR_ENABLE_INTR_EN		BIT(31)
7662306a36Sopenharmony_ci#define		INTR_ENABLE_SDMA_ERR_EN		BIT(22)
7762306a36Sopenharmony_ci#define		INTR_ENABLE_SDMA_TRIGG_EN	BIT(21)
7862306a36Sopenharmony_ci#define		INTR_ENABLE_UNSUPP_CMD_EN	BIT(19)
7962306a36Sopenharmony_ci#define		INTR_ENABLE_DDMA_TERR_EN	BIT(18)
8062306a36Sopenharmony_ci#define		INTR_ENABLE_CDMA_TERR_EN	BIT(17)
8162306a36Sopenharmony_ci#define		INTR_ENABLE_CDMA_IDLE_EN	BIT(16)
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci/* Controller internal state. */
8462306a36Sopenharmony_ci#define CTRL_STATUS				0x0118
8562306a36Sopenharmony_ci#define		CTRL_STATUS_INIT_COMP		BIT(9)
8662306a36Sopenharmony_ci#define		CTRL_STATUS_CTRL_BUSY		BIT(8)
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci/* Command Engine threads state. */
8962306a36Sopenharmony_ci#define TRD_STATUS				0x0120
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/* Command Engine interrupt thread error status. */
9262306a36Sopenharmony_ci#define TRD_ERR_INT_STATUS			0x0128
9362306a36Sopenharmony_ci/* Command Engine interrupt thread error enable. */
9462306a36Sopenharmony_ci#define TRD_ERR_INT_STATUS_EN			0x0130
9562306a36Sopenharmony_ci/* Command Engine interrupt thread complete status. */
9662306a36Sopenharmony_ci#define TRD_COMP_INT_STATUS			0x0138
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci/*
9962306a36Sopenharmony_ci * Transfer config 0 register.
10062306a36Sopenharmony_ci * Configures data transfer parameters.
10162306a36Sopenharmony_ci */
10262306a36Sopenharmony_ci#define TRAN_CFG_0				0x0400
10362306a36Sopenharmony_ci/* Offset value from the beginning of the page. */
10462306a36Sopenharmony_ci#define		TRAN_CFG_0_OFFSET		GENMASK(31, 16)
10562306a36Sopenharmony_ci/* Numbers of sectors to transfer within singlNF device's page. */
10662306a36Sopenharmony_ci#define		TRAN_CFG_0_SEC_CNT		GENMASK(7, 0)
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci/*
10962306a36Sopenharmony_ci * Transfer config 1 register.
11062306a36Sopenharmony_ci * Configures data transfer parameters.
11162306a36Sopenharmony_ci */
11262306a36Sopenharmony_ci#define TRAN_CFG_1				0x0404
11362306a36Sopenharmony_ci/* Size of last data sector. */
11462306a36Sopenharmony_ci#define		TRAN_CFG_1_LAST_SEC_SIZE	GENMASK(31, 16)
11562306a36Sopenharmony_ci/* Size of not-last data sector. */
11662306a36Sopenharmony_ci#define		TRAN_CFG_1_SECTOR_SIZE		GENMASK(15, 0)
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci/* ECC engine configuration register 0. */
11962306a36Sopenharmony_ci#define ECC_CONFIG_0				0x0428
12062306a36Sopenharmony_ci/* Correction strength. */
12162306a36Sopenharmony_ci#define		ECC_CONFIG_0_CORR_STR		GENMASK(10, 8)
12262306a36Sopenharmony_ci/* Enable erased pages detection mechanism. */
12362306a36Sopenharmony_ci#define		ECC_CONFIG_0_ERASE_DET_EN	BIT(1)
12462306a36Sopenharmony_ci/* Enable controller ECC check bits generation and correction. */
12562306a36Sopenharmony_ci#define		ECC_CONFIG_0_ECC_EN		BIT(0)
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* ECC engine configuration register 1. */
12862306a36Sopenharmony_ci#define ECC_CONFIG_1				0x042C
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci/* Multiplane settings register. */
13162306a36Sopenharmony_ci#define MULTIPLANE_CFG				0x0434
13262306a36Sopenharmony_ci/* Cache operation settings. */
13362306a36Sopenharmony_ci#define CACHE_CFG				0x0438
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci/* DMA settings register. */
13662306a36Sopenharmony_ci#define DMA_SETINGS				0x043C
13762306a36Sopenharmony_ci/* Enable SDMA error report on access unprepared slave DMA interface. */
13862306a36Sopenharmony_ci#define		DMA_SETINGS_SDMA_ERR_RSP	BIT(17)
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci/* Transferred data block size for the slave DMA module. */
14162306a36Sopenharmony_ci#define SDMA_SIZE				0x0440
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci/* Thread number associated with transferred data block
14462306a36Sopenharmony_ci * for the slave DMA module.
14562306a36Sopenharmony_ci */
14662306a36Sopenharmony_ci#define SDMA_TRD_NUM				0x0444
14762306a36Sopenharmony_ci/* Thread number mask. */
14862306a36Sopenharmony_ci#define		SDMA_TRD_NUM_SDMA_TRD		GENMASK(2, 0)
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci#define CONTROL_DATA_CTRL			0x0494
15162306a36Sopenharmony_ci/* Thread number mask. */
15262306a36Sopenharmony_ci#define		CONTROL_DATA_CTRL_SIZE		GENMASK(15, 0)
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci#define CTRL_VERSION				0x800
15562306a36Sopenharmony_ci#define		CTRL_VERSION_REV		GENMASK(7, 0)
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci/* Available hardware features of the controller. */
15862306a36Sopenharmony_ci#define CTRL_FEATURES				0x804
15962306a36Sopenharmony_ci/* Support for NV-DDR2/3 work mode. */
16062306a36Sopenharmony_ci#define		CTRL_FEATURES_NVDDR_2_3		BIT(28)
16162306a36Sopenharmony_ci/* Support for NV-DDR work mode. */
16262306a36Sopenharmony_ci#define		CTRL_FEATURES_NVDDR		BIT(27)
16362306a36Sopenharmony_ci/* Support for asynchronous work mode. */
16462306a36Sopenharmony_ci#define		CTRL_FEATURES_ASYNC		BIT(26)
16562306a36Sopenharmony_ci/* Support for asynchronous work mode. */
16662306a36Sopenharmony_ci#define		CTRL_FEATURES_N_BANKS		GENMASK(25, 24)
16762306a36Sopenharmony_ci/* Slave and Master DMA data width. */
16862306a36Sopenharmony_ci#define		CTRL_FEATURES_DMA_DWITH64	BIT(21)
16962306a36Sopenharmony_ci/* Availability of Control Data feature.*/
17062306a36Sopenharmony_ci#define		CTRL_FEATURES_CONTROL_DATA	BIT(10)
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci/* BCH Engine identification register 0 - correction strengths. */
17362306a36Sopenharmony_ci#define BCH_CFG_0				0x838
17462306a36Sopenharmony_ci#define		BCH_CFG_0_CORR_CAP_0		GENMASK(7, 0)
17562306a36Sopenharmony_ci#define		BCH_CFG_0_CORR_CAP_1		GENMASK(15, 8)
17662306a36Sopenharmony_ci#define		BCH_CFG_0_CORR_CAP_2		GENMASK(23, 16)
17762306a36Sopenharmony_ci#define		BCH_CFG_0_CORR_CAP_3		GENMASK(31, 24)
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci/* BCH Engine identification register 1 - correction strengths. */
18062306a36Sopenharmony_ci#define BCH_CFG_1				0x83C
18162306a36Sopenharmony_ci#define		BCH_CFG_1_CORR_CAP_4		GENMASK(7, 0)
18262306a36Sopenharmony_ci#define		BCH_CFG_1_CORR_CAP_5		GENMASK(15, 8)
18362306a36Sopenharmony_ci#define		BCH_CFG_1_CORR_CAP_6		GENMASK(23, 16)
18462306a36Sopenharmony_ci#define		BCH_CFG_1_CORR_CAP_7		GENMASK(31, 24)
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci/* BCH Engine identification register 2 - sector sizes. */
18762306a36Sopenharmony_ci#define BCH_CFG_2				0x840
18862306a36Sopenharmony_ci#define		BCH_CFG_2_SECT_0		GENMASK(15, 0)
18962306a36Sopenharmony_ci#define		BCH_CFG_2_SECT_1		GENMASK(31, 16)
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci/* BCH Engine identification register 3. */
19262306a36Sopenharmony_ci#define BCH_CFG_3				0x844
19362306a36Sopenharmony_ci#define		BCH_CFG_3_METADATA_SIZE		GENMASK(23, 16)
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci/* Ready/Busy# line status. */
19662306a36Sopenharmony_ci#define RBN_SETINGS				0x1004
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci/* Common settings. */
19962306a36Sopenharmony_ci#define COMMON_SET				0x1008
20062306a36Sopenharmony_ci/* 16 bit device connected to the NAND Flash interface. */
20162306a36Sopenharmony_ci#define		COMMON_SET_DEVICE_16BIT		BIT(8)
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci/* Skip_bytes registers. */
20462306a36Sopenharmony_ci#define SKIP_BYTES_CONF				0x100C
20562306a36Sopenharmony_ci#define		SKIP_BYTES_MARKER_VALUE		GENMASK(31, 16)
20662306a36Sopenharmony_ci#define		SKIP_BYTES_NUM_OF_BYTES		GENMASK(7, 0)
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci#define SKIP_BYTES_OFFSET			0x1010
20962306a36Sopenharmony_ci#define		 SKIP_BYTES_OFFSET_VALUE	GENMASK(23, 0)
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci/* Timings configuration. */
21262306a36Sopenharmony_ci#define ASYNC_TOGGLE_TIMINGS			0x101c
21362306a36Sopenharmony_ci#define		ASYNC_TOGGLE_TIMINGS_TRH	GENMASK(28, 24)
21462306a36Sopenharmony_ci#define		ASYNC_TOGGLE_TIMINGS_TRP	GENMASK(20, 16)
21562306a36Sopenharmony_ci#define		ASYNC_TOGGLE_TIMINGS_TWH	GENMASK(12, 8)
21662306a36Sopenharmony_ci#define		ASYNC_TOGGLE_TIMINGS_TWP	GENMASK(4, 0)
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci#define	TIMINGS0				0x1024
21962306a36Sopenharmony_ci#define		TIMINGS0_TADL			GENMASK(31, 24)
22062306a36Sopenharmony_ci#define		TIMINGS0_TCCS			GENMASK(23, 16)
22162306a36Sopenharmony_ci#define		TIMINGS0_TWHR			GENMASK(15, 8)
22262306a36Sopenharmony_ci#define		TIMINGS0_TRHW			GENMASK(7, 0)
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci#define	TIMINGS1				0x1028
22562306a36Sopenharmony_ci#define		TIMINGS1_TRHZ			GENMASK(31, 24)
22662306a36Sopenharmony_ci#define		TIMINGS1_TWB			GENMASK(23, 16)
22762306a36Sopenharmony_ci#define		TIMINGS1_TVDLY			GENMASK(7, 0)
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci#define	TIMINGS2				0x102c
23062306a36Sopenharmony_ci#define		TIMINGS2_TFEAT			GENMASK(25, 16)
23162306a36Sopenharmony_ci#define		TIMINGS2_CS_HOLD_TIME		GENMASK(13, 8)
23262306a36Sopenharmony_ci#define		TIMINGS2_CS_SETUP_TIME		GENMASK(5, 0)
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci/* Configuration of the resynchronization of slave DLL of PHY. */
23562306a36Sopenharmony_ci#define DLL_PHY_CTRL				0x1034
23662306a36Sopenharmony_ci#define		DLL_PHY_CTRL_DLL_RST_N		BIT(24)
23762306a36Sopenharmony_ci#define		DLL_PHY_CTRL_EXTENDED_WR_MODE	BIT(17)
23862306a36Sopenharmony_ci#define		DLL_PHY_CTRL_EXTENDED_RD_MODE	BIT(16)
23962306a36Sopenharmony_ci#define		DLL_PHY_CTRL_RS_HIGH_WAIT_CNT	GENMASK(11, 8)
24062306a36Sopenharmony_ci#define		DLL_PHY_CTRL_RS_IDLE_CNT	GENMASK(7, 0)
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci/* Register controlling DQ related timing. */
24362306a36Sopenharmony_ci#define PHY_DQ_TIMING				0x2000
24462306a36Sopenharmony_ci/* Register controlling DSQ related timing.  */
24562306a36Sopenharmony_ci#define PHY_DQS_TIMING				0x2004
24662306a36Sopenharmony_ci#define		PHY_DQS_TIMING_DQS_SEL_OE_END	GENMASK(3, 0)
24762306a36Sopenharmony_ci#define		PHY_DQS_TIMING_PHONY_DQS_SEL	BIT(16)
24862306a36Sopenharmony_ci#define		PHY_DQS_TIMING_USE_PHONY_DQS	BIT(20)
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci/* Register controlling the gate and loopback control related timing. */
25162306a36Sopenharmony_ci#define PHY_GATE_LPBK_CTRL			0x2008
25262306a36Sopenharmony_ci#define		PHY_GATE_LPBK_CTRL_RDS		GENMASK(24, 19)
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci/* Register holds the control for the master DLL logic. */
25562306a36Sopenharmony_ci#define PHY_DLL_MASTER_CTRL			0x200C
25662306a36Sopenharmony_ci#define		PHY_DLL_MASTER_CTRL_BYPASS_MODE	BIT(23)
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci/* Register holds the control for the slave DLL logic. */
25962306a36Sopenharmony_ci#define PHY_DLL_SLAVE_CTRL			0x2010
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci/* This register handles the global control settings for the PHY. */
26262306a36Sopenharmony_ci#define PHY_CTRL				0x2080
26362306a36Sopenharmony_ci#define		PHY_CTRL_SDR_DQS		BIT(14)
26462306a36Sopenharmony_ci#define		PHY_CTRL_PHONY_DQS		GENMASK(9, 4)
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci/*
26762306a36Sopenharmony_ci * This register handles the global control settings
26862306a36Sopenharmony_ci * for the termination selects for reads.
26962306a36Sopenharmony_ci */
27062306a36Sopenharmony_ci#define PHY_TSEL				0x2084
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci/* Generic command layout. */
27362306a36Sopenharmony_ci#define GCMD_LAY_CS			GENMASK_ULL(11, 8)
27462306a36Sopenharmony_ci/*
27562306a36Sopenharmony_ci * This bit informs the minicotroller if it has to wait for tWB
27662306a36Sopenharmony_ci * after sending the last CMD/ADDR/DATA in the sequence.
27762306a36Sopenharmony_ci */
27862306a36Sopenharmony_ci#define GCMD_LAY_TWB			BIT_ULL(6)
27962306a36Sopenharmony_ci/* Type of generic instruction. */
28062306a36Sopenharmony_ci#define GCMD_LAY_INSTR			GENMASK_ULL(5, 0)
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci/* Generic CMD sequence type. */
28362306a36Sopenharmony_ci#define		GCMD_LAY_INSTR_CMD	0
28462306a36Sopenharmony_ci/* Generic ADDR sequence type. */
28562306a36Sopenharmony_ci#define		GCMD_LAY_INSTR_ADDR	1
28662306a36Sopenharmony_ci/* Generic data transfer sequence type. */
28762306a36Sopenharmony_ci#define		GCMD_LAY_INSTR_DATA	2
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci/* Input part of generic command type of input is command. */
29062306a36Sopenharmony_ci#define GCMD_LAY_INPUT_CMD		GENMASK_ULL(23, 16)
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci/* Generic command address sequence - address fields. */
29362306a36Sopenharmony_ci#define GCMD_LAY_INPUT_ADDR		GENMASK_ULL(63, 16)
29462306a36Sopenharmony_ci/* Generic command address sequence - address size. */
29562306a36Sopenharmony_ci#define GCMD_LAY_INPUT_ADDR_SIZE	GENMASK_ULL(13, 11)
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci/* Transfer direction field of generic command data sequence. */
29862306a36Sopenharmony_ci#define GCMD_DIR			BIT_ULL(11)
29962306a36Sopenharmony_ci/* Read transfer direction of generic command data sequence. */
30062306a36Sopenharmony_ci#define		GCMD_DIR_READ		0
30162306a36Sopenharmony_ci/* Write transfer direction of generic command data sequence. */
30262306a36Sopenharmony_ci#define		GCMD_DIR_WRITE		1
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci/* ECC enabled flag of generic command data sequence - ECC enabled. */
30562306a36Sopenharmony_ci#define GCMD_ECC_EN			BIT_ULL(12)
30662306a36Sopenharmony_ci/* Generic command data sequence - sector size. */
30762306a36Sopenharmony_ci#define GCMD_SECT_SIZE			GENMASK_ULL(31, 16)
30862306a36Sopenharmony_ci/* Generic command data sequence - sector count. */
30962306a36Sopenharmony_ci#define GCMD_SECT_CNT			GENMASK_ULL(39, 32)
31062306a36Sopenharmony_ci/* Generic command data sequence - last sector size. */
31162306a36Sopenharmony_ci#define GCMD_LAST_SIZE			GENMASK_ULL(55, 40)
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci/* CDMA descriptor fields. */
31462306a36Sopenharmony_ci/* Erase command type of CDMA descriptor. */
31562306a36Sopenharmony_ci#define CDMA_CT_ERASE		0x1000
31662306a36Sopenharmony_ci/* Program page command type of CDMA descriptor. */
31762306a36Sopenharmony_ci#define CDMA_CT_WR		0x2100
31862306a36Sopenharmony_ci/* Read page command type of CDMA descriptor. */
31962306a36Sopenharmony_ci#define CDMA_CT_RD		0x2200
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci/* Flash pointer memory shift. */
32262306a36Sopenharmony_ci#define CDMA_CFPTR_MEM_SHIFT	24
32362306a36Sopenharmony_ci/* Flash pointer memory mask. */
32462306a36Sopenharmony_ci#define CDMA_CFPTR_MEM		GENMASK(26, 24)
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci/*
32762306a36Sopenharmony_ci * Command DMA descriptor flags. If set causes issue interrupt after
32862306a36Sopenharmony_ci * the completion of descriptor processing.
32962306a36Sopenharmony_ci */
33062306a36Sopenharmony_ci#define CDMA_CF_INT		BIT(8)
33162306a36Sopenharmony_ci/*
33262306a36Sopenharmony_ci * Command DMA descriptor flags - the next descriptor
33362306a36Sopenharmony_ci * address field is valid and descriptor processing should continue.
33462306a36Sopenharmony_ci */
33562306a36Sopenharmony_ci#define CDMA_CF_CONT		BIT(9)
33662306a36Sopenharmony_ci/* DMA master flag of command DMA descriptor. */
33762306a36Sopenharmony_ci#define CDMA_CF_DMA_MASTER	BIT(10)
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci/* Operation complete status of command descriptor. */
34062306a36Sopenharmony_ci#define CDMA_CS_COMP		BIT(15)
34162306a36Sopenharmony_ci/* Operation complete status of command descriptor. */
34262306a36Sopenharmony_ci/* Command descriptor status - operation fail. */
34362306a36Sopenharmony_ci#define CDMA_CS_FAIL		BIT(14)
34462306a36Sopenharmony_ci/* Command descriptor status - page erased. */
34562306a36Sopenharmony_ci#define CDMA_CS_ERP		BIT(11)
34662306a36Sopenharmony_ci/* Command descriptor status - timeout occurred. */
34762306a36Sopenharmony_ci#define CDMA_CS_TOUT		BIT(10)
34862306a36Sopenharmony_ci/*
34962306a36Sopenharmony_ci * Maximum amount of correction applied to one ECC sector.
35062306a36Sopenharmony_ci * It is part of command descriptor status.
35162306a36Sopenharmony_ci */
35262306a36Sopenharmony_ci#define CDMA_CS_MAXERR		GENMASK(9, 2)
35362306a36Sopenharmony_ci/* Command descriptor status - uncorrectable ECC error. */
35462306a36Sopenharmony_ci#define CDMA_CS_UNCE		BIT(1)
35562306a36Sopenharmony_ci/* Command descriptor status - descriptor error. */
35662306a36Sopenharmony_ci#define CDMA_CS_ERR		BIT(0)
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci/* Status of operation - OK. */
35962306a36Sopenharmony_ci#define STAT_OK			0
36062306a36Sopenharmony_ci/* Status of operation - FAIL. */
36162306a36Sopenharmony_ci#define STAT_FAIL		2
36262306a36Sopenharmony_ci/* Status of operation - uncorrectable ECC error. */
36362306a36Sopenharmony_ci#define STAT_ECC_UNCORR		3
36462306a36Sopenharmony_ci/* Status of operation - page erased. */
36562306a36Sopenharmony_ci#define STAT_ERASED		5
36662306a36Sopenharmony_ci/* Status of operation - correctable ECC error. */
36762306a36Sopenharmony_ci#define STAT_ECC_CORR		6
36862306a36Sopenharmony_ci/* Status of operation - unsuspected state. */
36962306a36Sopenharmony_ci#define STAT_UNKNOWN		7
37062306a36Sopenharmony_ci/* Status of operation - operation is not completed yet. */
37162306a36Sopenharmony_ci#define STAT_BUSY		0xFF
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci#define BCH_MAX_NUM_CORR_CAPS		8
37462306a36Sopenharmony_ci#define BCH_MAX_NUM_SECTOR_SIZES	2
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistruct cadence_nand_timings {
37762306a36Sopenharmony_ci	u32 async_toggle_timings;
37862306a36Sopenharmony_ci	u32 timings0;
37962306a36Sopenharmony_ci	u32 timings1;
38062306a36Sopenharmony_ci	u32 timings2;
38162306a36Sopenharmony_ci	u32 dll_phy_ctrl;
38262306a36Sopenharmony_ci	u32 phy_ctrl;
38362306a36Sopenharmony_ci	u32 phy_dqs_timing;
38462306a36Sopenharmony_ci	u32 phy_gate_lpbk_ctrl;
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci/* Command DMA descriptor. */
38862306a36Sopenharmony_cistruct cadence_nand_cdma_desc {
38962306a36Sopenharmony_ci	/* Next descriptor address. */
39062306a36Sopenharmony_ci	u64 next_pointer;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	/* Flash address is a 32-bit address comprising of BANK and ROW ADDR. */
39362306a36Sopenharmony_ci	u32 flash_pointer;
39462306a36Sopenharmony_ci	/*field appears in HPNFC version 13*/
39562306a36Sopenharmony_ci	u16 bank;
39662306a36Sopenharmony_ci	u16 rsvd0;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	/* Operation the controller needs to perform. */
39962306a36Sopenharmony_ci	u16 command_type;
40062306a36Sopenharmony_ci	u16 rsvd1;
40162306a36Sopenharmony_ci	/* Flags for operation of this command. */
40262306a36Sopenharmony_ci	u16 command_flags;
40362306a36Sopenharmony_ci	u16 rsvd2;
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	/* System/host memory address required for data DMA commands. */
40662306a36Sopenharmony_ci	u64 memory_pointer;
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	/* Status of operation. */
40962306a36Sopenharmony_ci	u32 status;
41062306a36Sopenharmony_ci	u32 rsvd3;
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	/* Address pointer to sync buffer location. */
41362306a36Sopenharmony_ci	u64 sync_flag_pointer;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/* Controls the buffer sync mechanism. */
41662306a36Sopenharmony_ci	u32 sync_arguments;
41762306a36Sopenharmony_ci	u32 rsvd4;
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	/* Control data pointer. */
42062306a36Sopenharmony_ci	u64 ctrl_data_ptr;
42162306a36Sopenharmony_ci};
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_ci/* Interrupt status. */
42462306a36Sopenharmony_cistruct cadence_nand_irq_status {
42562306a36Sopenharmony_ci	/* Thread operation complete status. */
42662306a36Sopenharmony_ci	u32 trd_status;
42762306a36Sopenharmony_ci	/* Thread operation error. */
42862306a36Sopenharmony_ci	u32 trd_error;
42962306a36Sopenharmony_ci	/* Controller status. */
43062306a36Sopenharmony_ci	u32 status;
43162306a36Sopenharmony_ci};
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci/* Cadence NAND flash controller capabilities get from driver data. */
43462306a36Sopenharmony_cistruct cadence_nand_dt_devdata {
43562306a36Sopenharmony_ci	/* Skew value of the output signals of the NAND Flash interface. */
43662306a36Sopenharmony_ci	u32 if_skew;
43762306a36Sopenharmony_ci	/* It informs if slave DMA interface is connected to DMA engine. */
43862306a36Sopenharmony_ci	unsigned int has_dma:1;
43962306a36Sopenharmony_ci};
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci/* Cadence NAND flash controller capabilities read from registers. */
44262306a36Sopenharmony_cistruct cdns_nand_caps {
44362306a36Sopenharmony_ci	/* Maximum number of banks supported by hardware. */
44462306a36Sopenharmony_ci	u8 max_banks;
44562306a36Sopenharmony_ci	/* Slave and Master DMA data width in bytes (4 or 8). */
44662306a36Sopenharmony_ci	u8 data_dma_width;
44762306a36Sopenharmony_ci	/* Control Data feature supported. */
44862306a36Sopenharmony_ci	bool data_control_supp;
44962306a36Sopenharmony_ci	/* Is PHY type DLL. */
45062306a36Sopenharmony_ci	bool is_phy_type_dll;
45162306a36Sopenharmony_ci};
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_cistruct cdns_nand_ctrl {
45462306a36Sopenharmony_ci	struct device *dev;
45562306a36Sopenharmony_ci	struct nand_controller controller;
45662306a36Sopenharmony_ci	struct cadence_nand_cdma_desc *cdma_desc;
45762306a36Sopenharmony_ci	/* IP capability. */
45862306a36Sopenharmony_ci	const struct cadence_nand_dt_devdata *caps1;
45962306a36Sopenharmony_ci	struct cdns_nand_caps caps2;
46062306a36Sopenharmony_ci	u8 ctrl_rev;
46162306a36Sopenharmony_ci	dma_addr_t dma_cdma_desc;
46262306a36Sopenharmony_ci	u8 *buf;
46362306a36Sopenharmony_ci	u32 buf_size;
46462306a36Sopenharmony_ci	u8 curr_corr_str_idx;
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	/* Register interface. */
46762306a36Sopenharmony_ci	void __iomem *reg;
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	struct {
47062306a36Sopenharmony_ci		void __iomem *virt;
47162306a36Sopenharmony_ci		dma_addr_t dma;
47262306a36Sopenharmony_ci	} io;
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	int irq;
47562306a36Sopenharmony_ci	/* Interrupts that have happened. */
47662306a36Sopenharmony_ci	struct cadence_nand_irq_status irq_status;
47762306a36Sopenharmony_ci	/* Interrupts we are waiting for. */
47862306a36Sopenharmony_ci	struct cadence_nand_irq_status irq_mask;
47962306a36Sopenharmony_ci	struct completion complete;
48062306a36Sopenharmony_ci	/* Protect irq_mask and irq_status. */
48162306a36Sopenharmony_ci	spinlock_t irq_lock;
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	int ecc_strengths[BCH_MAX_NUM_CORR_CAPS];
48462306a36Sopenharmony_ci	struct nand_ecc_step_info ecc_stepinfos[BCH_MAX_NUM_SECTOR_SIZES];
48562306a36Sopenharmony_ci	struct nand_ecc_caps ecc_caps;
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_ci	int curr_trans_type;
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	struct dma_chan *dmac;
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	u32 nf_clk_rate;
49262306a36Sopenharmony_ci	/*
49362306a36Sopenharmony_ci	 * Estimated Board delay. The value includes the total
49462306a36Sopenharmony_ci	 * round trip delay for the signals and is used for deciding on values
49562306a36Sopenharmony_ci	 * associated with data read capture.
49662306a36Sopenharmony_ci	 */
49762306a36Sopenharmony_ci	u32 board_delay;
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	struct nand_chip *selected_chip;
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	unsigned long assigned_cs;
50262306a36Sopenharmony_ci	struct list_head chips;
50362306a36Sopenharmony_ci	u8 bch_metadata_size;
50462306a36Sopenharmony_ci};
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistruct cdns_nand_chip {
50762306a36Sopenharmony_ci	struct cadence_nand_timings timings;
50862306a36Sopenharmony_ci	struct nand_chip chip;
50962306a36Sopenharmony_ci	u8 nsels;
51062306a36Sopenharmony_ci	struct list_head node;
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ci	/*
51362306a36Sopenharmony_ci	 * part of oob area of NAND flash memory page.
51462306a36Sopenharmony_ci	 * This part is available for user to read or write.
51562306a36Sopenharmony_ci	 */
51662306a36Sopenharmony_ci	u32 avail_oob_size;
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	/* Sector size. There are few sectors per mtd->writesize */
51962306a36Sopenharmony_ci	u32 sector_size;
52062306a36Sopenharmony_ci	u32 sector_count;
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	/* Offset of BBM. */
52362306a36Sopenharmony_ci	u8 bbm_offs;
52462306a36Sopenharmony_ci	/* Number of bytes reserved for BBM. */
52562306a36Sopenharmony_ci	u8 bbm_len;
52662306a36Sopenharmony_ci	/* ECC strength index. */
52762306a36Sopenharmony_ci	u8 corr_str_idx;
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_ci	u8 cs[];
53062306a36Sopenharmony_ci};
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_cistruct ecc_info {
53362306a36Sopenharmony_ci	int (*calc_ecc_bytes)(int step_size, int strength);
53462306a36Sopenharmony_ci	int max_step_size;
53562306a36Sopenharmony_ci};
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_cistatic inline struct
53862306a36Sopenharmony_cicdns_nand_chip *to_cdns_nand_chip(struct nand_chip *chip)
53962306a36Sopenharmony_ci{
54062306a36Sopenharmony_ci	return container_of(chip, struct cdns_nand_chip, chip);
54162306a36Sopenharmony_ci}
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic inline struct
54462306a36Sopenharmony_cicdns_nand_ctrl *to_cdns_nand_ctrl(struct nand_controller *controller)
54562306a36Sopenharmony_ci{
54662306a36Sopenharmony_ci	return container_of(controller, struct cdns_nand_ctrl, controller);
54762306a36Sopenharmony_ci}
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic bool
55062306a36Sopenharmony_cicadence_nand_dma_buf_ok(struct cdns_nand_ctrl *cdns_ctrl, const void *buf,
55162306a36Sopenharmony_ci			u32 buf_len)
55262306a36Sopenharmony_ci{
55362306a36Sopenharmony_ci	u8 data_dma_width = cdns_ctrl->caps2.data_dma_width;
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	return buf && virt_addr_valid(buf) &&
55662306a36Sopenharmony_ci		likely(IS_ALIGNED((uintptr_t)buf, data_dma_width)) &&
55762306a36Sopenharmony_ci		likely(IS_ALIGNED(buf_len, DMA_DATA_SIZE_ALIGN));
55862306a36Sopenharmony_ci}
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_cistatic int cadence_nand_wait_for_value(struct cdns_nand_ctrl *cdns_ctrl,
56162306a36Sopenharmony_ci				       u32 reg_offset, u32 timeout_us,
56262306a36Sopenharmony_ci				       u32 mask, bool is_clear)
56362306a36Sopenharmony_ci{
56462306a36Sopenharmony_ci	u32 val;
56562306a36Sopenharmony_ci	int ret;
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	ret = readl_relaxed_poll_timeout(cdns_ctrl->reg + reg_offset,
56862306a36Sopenharmony_ci					 val, !(val & mask) == is_clear,
56962306a36Sopenharmony_ci					 10, timeout_us);
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	if (ret < 0) {
57262306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
57362306a36Sopenharmony_ci			"Timeout while waiting for reg %x with mask %x is clear %d\n",
57462306a36Sopenharmony_ci			reg_offset, mask, is_clear);
57562306a36Sopenharmony_ci	}
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_ci	return ret;
57862306a36Sopenharmony_ci}
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_cistatic int cadence_nand_set_ecc_enable(struct cdns_nand_ctrl *cdns_ctrl,
58162306a36Sopenharmony_ci				       bool enable)
58262306a36Sopenharmony_ci{
58362306a36Sopenharmony_ci	u32 reg;
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
58662306a36Sopenharmony_ci					1000000,
58762306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
58862306a36Sopenharmony_ci		return -ETIMEDOUT;
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + ECC_CONFIG_0);
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	if (enable)
59362306a36Sopenharmony_ci		reg |= ECC_CONFIG_0_ECC_EN;
59462306a36Sopenharmony_ci	else
59562306a36Sopenharmony_ci		reg &= ~ECC_CONFIG_0_ECC_EN;
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + ECC_CONFIG_0);
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	return 0;
60062306a36Sopenharmony_ci}
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_cistatic void cadence_nand_set_ecc_strength(struct cdns_nand_ctrl *cdns_ctrl,
60362306a36Sopenharmony_ci					  u8 corr_str_idx)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	u32 reg;
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	if (cdns_ctrl->curr_corr_str_idx == corr_str_idx)
60862306a36Sopenharmony_ci		return;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + ECC_CONFIG_0);
61162306a36Sopenharmony_ci	reg &= ~ECC_CONFIG_0_CORR_STR;
61262306a36Sopenharmony_ci	reg |= FIELD_PREP(ECC_CONFIG_0_CORR_STR, corr_str_idx);
61362306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + ECC_CONFIG_0);
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	cdns_ctrl->curr_corr_str_idx = corr_str_idx;
61662306a36Sopenharmony_ci}
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_cistatic int cadence_nand_get_ecc_strength_idx(struct cdns_nand_ctrl *cdns_ctrl,
61962306a36Sopenharmony_ci					     u8 strength)
62062306a36Sopenharmony_ci{
62162306a36Sopenharmony_ci	int i, corr_str_idx = -1;
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_ci	for (i = 0; i < BCH_MAX_NUM_CORR_CAPS; i++) {
62462306a36Sopenharmony_ci		if (cdns_ctrl->ecc_strengths[i] == strength) {
62562306a36Sopenharmony_ci			corr_str_idx = i;
62662306a36Sopenharmony_ci			break;
62762306a36Sopenharmony_ci		}
62862306a36Sopenharmony_ci	}
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci	return corr_str_idx;
63162306a36Sopenharmony_ci}
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic int cadence_nand_set_skip_marker_val(struct cdns_nand_ctrl *cdns_ctrl,
63462306a36Sopenharmony_ci					    u16 marker_value)
63562306a36Sopenharmony_ci{
63662306a36Sopenharmony_ci	u32 reg;
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
63962306a36Sopenharmony_ci					1000000,
64062306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
64162306a36Sopenharmony_ci		return -ETIMEDOUT;
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + SKIP_BYTES_CONF);
64462306a36Sopenharmony_ci	reg &= ~SKIP_BYTES_MARKER_VALUE;
64562306a36Sopenharmony_ci	reg |= FIELD_PREP(SKIP_BYTES_MARKER_VALUE,
64662306a36Sopenharmony_ci			  marker_value);
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + SKIP_BYTES_CONF);
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci	return 0;
65162306a36Sopenharmony_ci}
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cistatic int cadence_nand_set_skip_bytes_conf(struct cdns_nand_ctrl *cdns_ctrl,
65462306a36Sopenharmony_ci					    u8 num_of_bytes,
65562306a36Sopenharmony_ci					    u32 offset_value,
65662306a36Sopenharmony_ci					    int enable)
65762306a36Sopenharmony_ci{
65862306a36Sopenharmony_ci	u32 reg, skip_bytes_offset;
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
66162306a36Sopenharmony_ci					1000000,
66262306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
66362306a36Sopenharmony_ci		return -ETIMEDOUT;
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	if (!enable) {
66662306a36Sopenharmony_ci		num_of_bytes = 0;
66762306a36Sopenharmony_ci		offset_value = 0;
66862306a36Sopenharmony_ci	}
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + SKIP_BYTES_CONF);
67162306a36Sopenharmony_ci	reg &= ~SKIP_BYTES_NUM_OF_BYTES;
67262306a36Sopenharmony_ci	reg |= FIELD_PREP(SKIP_BYTES_NUM_OF_BYTES,
67362306a36Sopenharmony_ci			  num_of_bytes);
67462306a36Sopenharmony_ci	skip_bytes_offset = FIELD_PREP(SKIP_BYTES_OFFSET_VALUE,
67562306a36Sopenharmony_ci				       offset_value);
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + SKIP_BYTES_CONF);
67862306a36Sopenharmony_ci	writel_relaxed(skip_bytes_offset, cdns_ctrl->reg + SKIP_BYTES_OFFSET);
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	return 0;
68162306a36Sopenharmony_ci}
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci/* Functions enables/disables hardware detection of erased data */
68462306a36Sopenharmony_cistatic void cadence_nand_set_erase_detection(struct cdns_nand_ctrl *cdns_ctrl,
68562306a36Sopenharmony_ci					     bool enable,
68662306a36Sopenharmony_ci					     u8 bitflips_threshold)
68762306a36Sopenharmony_ci{
68862306a36Sopenharmony_ci	u32 reg;
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + ECC_CONFIG_0);
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	if (enable)
69362306a36Sopenharmony_ci		reg |= ECC_CONFIG_0_ERASE_DET_EN;
69462306a36Sopenharmony_ci	else
69562306a36Sopenharmony_ci		reg &= ~ECC_CONFIG_0_ERASE_DET_EN;
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + ECC_CONFIG_0);
69862306a36Sopenharmony_ci	writel_relaxed(bitflips_threshold, cdns_ctrl->reg + ECC_CONFIG_1);
69962306a36Sopenharmony_ci}
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic int cadence_nand_set_access_width16(struct cdns_nand_ctrl *cdns_ctrl,
70262306a36Sopenharmony_ci					   bool bit_bus16)
70362306a36Sopenharmony_ci{
70462306a36Sopenharmony_ci	u32 reg;
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
70762306a36Sopenharmony_ci					1000000,
70862306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
70962306a36Sopenharmony_ci		return -ETIMEDOUT;
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + COMMON_SET);
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_ci	if (!bit_bus16)
71462306a36Sopenharmony_ci		reg &= ~COMMON_SET_DEVICE_16BIT;
71562306a36Sopenharmony_ci	else
71662306a36Sopenharmony_ci		reg |= COMMON_SET_DEVICE_16BIT;
71762306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + COMMON_SET);
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci	return 0;
72062306a36Sopenharmony_ci}
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_cistatic void
72362306a36Sopenharmony_cicadence_nand_clear_interrupt(struct cdns_nand_ctrl *cdns_ctrl,
72462306a36Sopenharmony_ci			     struct cadence_nand_irq_status *irq_status)
72562306a36Sopenharmony_ci{
72662306a36Sopenharmony_ci	writel_relaxed(irq_status->status, cdns_ctrl->reg + INTR_STATUS);
72762306a36Sopenharmony_ci	writel_relaxed(irq_status->trd_status,
72862306a36Sopenharmony_ci		       cdns_ctrl->reg + TRD_COMP_INT_STATUS);
72962306a36Sopenharmony_ci	writel_relaxed(irq_status->trd_error,
73062306a36Sopenharmony_ci		       cdns_ctrl->reg + TRD_ERR_INT_STATUS);
73162306a36Sopenharmony_ci}
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_cistatic void
73462306a36Sopenharmony_cicadence_nand_read_int_status(struct cdns_nand_ctrl *cdns_ctrl,
73562306a36Sopenharmony_ci			     struct cadence_nand_irq_status *irq_status)
73662306a36Sopenharmony_ci{
73762306a36Sopenharmony_ci	irq_status->status = readl_relaxed(cdns_ctrl->reg + INTR_STATUS);
73862306a36Sopenharmony_ci	irq_status->trd_status = readl_relaxed(cdns_ctrl->reg
73962306a36Sopenharmony_ci					       + TRD_COMP_INT_STATUS);
74062306a36Sopenharmony_ci	irq_status->trd_error = readl_relaxed(cdns_ctrl->reg
74162306a36Sopenharmony_ci					      + TRD_ERR_INT_STATUS);
74262306a36Sopenharmony_ci}
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_cistatic u32 irq_detected(struct cdns_nand_ctrl *cdns_ctrl,
74562306a36Sopenharmony_ci			struct cadence_nand_irq_status *irq_status)
74662306a36Sopenharmony_ci{
74762306a36Sopenharmony_ci	cadence_nand_read_int_status(cdns_ctrl, irq_status);
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	return irq_status->status || irq_status->trd_status ||
75062306a36Sopenharmony_ci		irq_status->trd_error;
75162306a36Sopenharmony_ci}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic void cadence_nand_reset_irq(struct cdns_nand_ctrl *cdns_ctrl)
75462306a36Sopenharmony_ci{
75562306a36Sopenharmony_ci	unsigned long flags;
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	spin_lock_irqsave(&cdns_ctrl->irq_lock, flags);
75862306a36Sopenharmony_ci	memset(&cdns_ctrl->irq_status, 0, sizeof(cdns_ctrl->irq_status));
75962306a36Sopenharmony_ci	memset(&cdns_ctrl->irq_mask, 0, sizeof(cdns_ctrl->irq_mask));
76062306a36Sopenharmony_ci	spin_unlock_irqrestore(&cdns_ctrl->irq_lock, flags);
76162306a36Sopenharmony_ci}
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_ci/*
76462306a36Sopenharmony_ci * This is the interrupt service routine. It handles all interrupts
76562306a36Sopenharmony_ci * sent to this device.
76662306a36Sopenharmony_ci */
76762306a36Sopenharmony_cistatic irqreturn_t cadence_nand_isr(int irq, void *dev_id)
76862306a36Sopenharmony_ci{
76962306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = dev_id;
77062306a36Sopenharmony_ci	struct cadence_nand_irq_status irq_status;
77162306a36Sopenharmony_ci	irqreturn_t result = IRQ_NONE;
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	spin_lock(&cdns_ctrl->irq_lock);
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_ci	if (irq_detected(cdns_ctrl, &irq_status)) {
77662306a36Sopenharmony_ci		/* Handle interrupt. */
77762306a36Sopenharmony_ci		/* First acknowledge it. */
77862306a36Sopenharmony_ci		cadence_nand_clear_interrupt(cdns_ctrl, &irq_status);
77962306a36Sopenharmony_ci		/* Status in the device context for someone to read. */
78062306a36Sopenharmony_ci		cdns_ctrl->irq_status.status |= irq_status.status;
78162306a36Sopenharmony_ci		cdns_ctrl->irq_status.trd_status |= irq_status.trd_status;
78262306a36Sopenharmony_ci		cdns_ctrl->irq_status.trd_error |= irq_status.trd_error;
78362306a36Sopenharmony_ci		/* Notify anyone who cares that it happened. */
78462306a36Sopenharmony_ci		complete(&cdns_ctrl->complete);
78562306a36Sopenharmony_ci		/* Tell the OS that we've handled this. */
78662306a36Sopenharmony_ci		result = IRQ_HANDLED;
78762306a36Sopenharmony_ci	}
78862306a36Sopenharmony_ci	spin_unlock(&cdns_ctrl->irq_lock);
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	return result;
79162306a36Sopenharmony_ci}
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_cistatic void cadence_nand_set_irq_mask(struct cdns_nand_ctrl *cdns_ctrl,
79462306a36Sopenharmony_ci				      struct cadence_nand_irq_status *irq_mask)
79562306a36Sopenharmony_ci{
79662306a36Sopenharmony_ci	writel_relaxed(INTR_ENABLE_INTR_EN | irq_mask->status,
79762306a36Sopenharmony_ci		       cdns_ctrl->reg + INTR_ENABLE);
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci	writel_relaxed(irq_mask->trd_error,
80062306a36Sopenharmony_ci		       cdns_ctrl->reg + TRD_ERR_INT_STATUS_EN);
80162306a36Sopenharmony_ci}
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_cistatic void
80462306a36Sopenharmony_cicadence_nand_wait_for_irq(struct cdns_nand_ctrl *cdns_ctrl,
80562306a36Sopenharmony_ci			  struct cadence_nand_irq_status *irq_mask,
80662306a36Sopenharmony_ci			  struct cadence_nand_irq_status *irq_status)
80762306a36Sopenharmony_ci{
80862306a36Sopenharmony_ci	unsigned long timeout = msecs_to_jiffies(10000);
80962306a36Sopenharmony_ci	unsigned long time_left;
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_ci	time_left = wait_for_completion_timeout(&cdns_ctrl->complete,
81262306a36Sopenharmony_ci						timeout);
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	*irq_status = cdns_ctrl->irq_status;
81562306a36Sopenharmony_ci	if (time_left == 0) {
81662306a36Sopenharmony_ci		/* Timeout error. */
81762306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "timeout occurred:\n");
81862306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "\tstatus = 0x%x, mask = 0x%x\n",
81962306a36Sopenharmony_ci			irq_status->status, irq_mask->status);
82062306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
82162306a36Sopenharmony_ci			"\ttrd_status = 0x%x, trd_status mask = 0x%x\n",
82262306a36Sopenharmony_ci			irq_status->trd_status, irq_mask->trd_status);
82362306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
82462306a36Sopenharmony_ci			"\t trd_error = 0x%x, trd_error mask = 0x%x\n",
82562306a36Sopenharmony_ci			irq_status->trd_error, irq_mask->trd_error);
82662306a36Sopenharmony_ci	}
82762306a36Sopenharmony_ci}
82862306a36Sopenharmony_ci
82962306a36Sopenharmony_ci/* Execute generic command on NAND controller. */
83062306a36Sopenharmony_cistatic int cadence_nand_generic_cmd_send(struct cdns_nand_ctrl *cdns_ctrl,
83162306a36Sopenharmony_ci					 u8 chip_nr,
83262306a36Sopenharmony_ci					 u64 mini_ctrl_cmd)
83362306a36Sopenharmony_ci{
83462306a36Sopenharmony_ci	u32 mini_ctrl_cmd_l, mini_ctrl_cmd_h, reg;
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_CS, chip_nr);
83762306a36Sopenharmony_ci	mini_ctrl_cmd_l = mini_ctrl_cmd & 0xFFFFFFFF;
83862306a36Sopenharmony_ci	mini_ctrl_cmd_h = mini_ctrl_cmd >> 32;
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
84162306a36Sopenharmony_ci					1000000,
84262306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
84362306a36Sopenharmony_ci		return -ETIMEDOUT;
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ci	cadence_nand_reset_irq(cdns_ctrl);
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_ci	writel_relaxed(mini_ctrl_cmd_l, cdns_ctrl->reg + CMD_REG2);
84862306a36Sopenharmony_ci	writel_relaxed(mini_ctrl_cmd_h, cdns_ctrl->reg + CMD_REG3);
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_ci	/* Select generic command. */
85162306a36Sopenharmony_ci	reg = FIELD_PREP(CMD_REG0_CT, CMD_REG0_CT_GEN);
85262306a36Sopenharmony_ci	/* Thread number. */
85362306a36Sopenharmony_ci	reg |= FIELD_PREP(CMD_REG0_TN, 0);
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci	/* Issue command. */
85662306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + CMD_REG0);
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci	return 0;
85962306a36Sopenharmony_ci}
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci/* Wait for data on slave DMA interface. */
86262306a36Sopenharmony_cistatic int cadence_nand_wait_on_sdma(struct cdns_nand_ctrl *cdns_ctrl,
86362306a36Sopenharmony_ci				     u8 *out_sdma_trd,
86462306a36Sopenharmony_ci				     u32 *out_sdma_size)
86562306a36Sopenharmony_ci{
86662306a36Sopenharmony_ci	struct cadence_nand_irq_status irq_mask, irq_status;
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci	irq_mask.trd_status = 0;
86962306a36Sopenharmony_ci	irq_mask.trd_error = 0;
87062306a36Sopenharmony_ci	irq_mask.status = INTR_STATUS_SDMA_TRIGG
87162306a36Sopenharmony_ci		| INTR_STATUS_SDMA_ERR
87262306a36Sopenharmony_ci		| INTR_STATUS_UNSUPP_CMD;
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ci	cadence_nand_set_irq_mask(cdns_ctrl, &irq_mask);
87562306a36Sopenharmony_ci	cadence_nand_wait_for_irq(cdns_ctrl, &irq_mask, &irq_status);
87662306a36Sopenharmony_ci	if (irq_status.status == 0) {
87762306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Timeout while waiting for SDMA\n");
87862306a36Sopenharmony_ci		return -ETIMEDOUT;
87962306a36Sopenharmony_ci	}
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	if (irq_status.status & INTR_STATUS_SDMA_TRIGG) {
88262306a36Sopenharmony_ci		*out_sdma_size = readl_relaxed(cdns_ctrl->reg + SDMA_SIZE);
88362306a36Sopenharmony_ci		*out_sdma_trd  = readl_relaxed(cdns_ctrl->reg + SDMA_TRD_NUM);
88462306a36Sopenharmony_ci		*out_sdma_trd =
88562306a36Sopenharmony_ci			FIELD_GET(SDMA_TRD_NUM_SDMA_TRD, *out_sdma_trd);
88662306a36Sopenharmony_ci	} else {
88762306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "SDMA error - irq_status %x\n",
88862306a36Sopenharmony_ci			irq_status.status);
88962306a36Sopenharmony_ci		return -EIO;
89062306a36Sopenharmony_ci	}
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_ci	return 0;
89362306a36Sopenharmony_ci}
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_cistatic void cadence_nand_get_caps(struct cdns_nand_ctrl *cdns_ctrl)
89662306a36Sopenharmony_ci{
89762306a36Sopenharmony_ci	u32  reg;
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + CTRL_FEATURES);
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci	cdns_ctrl->caps2.max_banks = 1 << FIELD_GET(CTRL_FEATURES_N_BANKS, reg);
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci	if (FIELD_GET(CTRL_FEATURES_DMA_DWITH64, reg))
90462306a36Sopenharmony_ci		cdns_ctrl->caps2.data_dma_width = 8;
90562306a36Sopenharmony_ci	else
90662306a36Sopenharmony_ci		cdns_ctrl->caps2.data_dma_width = 4;
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_ci	if (reg & CTRL_FEATURES_CONTROL_DATA)
90962306a36Sopenharmony_ci		cdns_ctrl->caps2.data_control_supp = true;
91062306a36Sopenharmony_ci
91162306a36Sopenharmony_ci	if (reg & (CTRL_FEATURES_NVDDR_2_3
91262306a36Sopenharmony_ci		   | CTRL_FEATURES_NVDDR))
91362306a36Sopenharmony_ci		cdns_ctrl->caps2.is_phy_type_dll = true;
91462306a36Sopenharmony_ci}
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_ci/* Prepare CDMA descriptor. */
91762306a36Sopenharmony_cistatic void
91862306a36Sopenharmony_cicadence_nand_cdma_desc_prepare(struct cdns_nand_ctrl *cdns_ctrl,
91962306a36Sopenharmony_ci			       char nf_mem, u32 flash_ptr, dma_addr_t mem_ptr,
92062306a36Sopenharmony_ci				   dma_addr_t ctrl_data_ptr, u16 ctype)
92162306a36Sopenharmony_ci{
92262306a36Sopenharmony_ci	struct cadence_nand_cdma_desc *cdma_desc = cdns_ctrl->cdma_desc;
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_ci	memset(cdma_desc, 0, sizeof(struct cadence_nand_cdma_desc));
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_ci	/* Set fields for one descriptor. */
92762306a36Sopenharmony_ci	cdma_desc->flash_pointer = flash_ptr;
92862306a36Sopenharmony_ci	if (cdns_ctrl->ctrl_rev >= 13)
92962306a36Sopenharmony_ci		cdma_desc->bank = nf_mem;
93062306a36Sopenharmony_ci	else
93162306a36Sopenharmony_ci		cdma_desc->flash_pointer |= (nf_mem << CDMA_CFPTR_MEM_SHIFT);
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_ci	cdma_desc->command_flags |= CDMA_CF_DMA_MASTER;
93462306a36Sopenharmony_ci	cdma_desc->command_flags  |= CDMA_CF_INT;
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_ci	cdma_desc->memory_pointer = mem_ptr;
93762306a36Sopenharmony_ci	cdma_desc->status = 0;
93862306a36Sopenharmony_ci	cdma_desc->sync_flag_pointer = 0;
93962306a36Sopenharmony_ci	cdma_desc->sync_arguments = 0;
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_ci	cdma_desc->command_type = ctype;
94262306a36Sopenharmony_ci	cdma_desc->ctrl_data_ptr = ctrl_data_ptr;
94362306a36Sopenharmony_ci}
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_cistatic u8 cadence_nand_check_desc_error(struct cdns_nand_ctrl *cdns_ctrl,
94662306a36Sopenharmony_ci					u32 desc_status)
94762306a36Sopenharmony_ci{
94862306a36Sopenharmony_ci	if (desc_status & CDMA_CS_ERP)
94962306a36Sopenharmony_ci		return STAT_ERASED;
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_ci	if (desc_status & CDMA_CS_UNCE)
95262306a36Sopenharmony_ci		return STAT_ECC_UNCORR;
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_ci	if (desc_status & CDMA_CS_ERR) {
95562306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, ":CDMA desc error flag detected.\n");
95662306a36Sopenharmony_ci		return STAT_FAIL;
95762306a36Sopenharmony_ci	}
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	if (FIELD_GET(CDMA_CS_MAXERR, desc_status))
96062306a36Sopenharmony_ci		return STAT_ECC_CORR;
96162306a36Sopenharmony_ci
96262306a36Sopenharmony_ci	return STAT_FAIL;
96362306a36Sopenharmony_ci}
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_cistatic int cadence_nand_cdma_finish(struct cdns_nand_ctrl *cdns_ctrl)
96662306a36Sopenharmony_ci{
96762306a36Sopenharmony_ci	struct cadence_nand_cdma_desc *desc_ptr = cdns_ctrl->cdma_desc;
96862306a36Sopenharmony_ci	u8 status = STAT_BUSY;
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_ci	if (desc_ptr->status & CDMA_CS_FAIL) {
97162306a36Sopenharmony_ci		status = cadence_nand_check_desc_error(cdns_ctrl,
97262306a36Sopenharmony_ci						       desc_ptr->status);
97362306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, ":CDMA error %x\n", desc_ptr->status);
97462306a36Sopenharmony_ci	} else if (desc_ptr->status & CDMA_CS_COMP) {
97562306a36Sopenharmony_ci		/* Descriptor finished with no errors. */
97662306a36Sopenharmony_ci		if (desc_ptr->command_flags & CDMA_CF_CONT) {
97762306a36Sopenharmony_ci			dev_info(cdns_ctrl->dev, "DMA unsupported flag is set");
97862306a36Sopenharmony_ci			status = STAT_UNKNOWN;
97962306a36Sopenharmony_ci		} else {
98062306a36Sopenharmony_ci			/* Last descriptor.  */
98162306a36Sopenharmony_ci			status = STAT_OK;
98262306a36Sopenharmony_ci		}
98362306a36Sopenharmony_ci	}
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_ci	return status;
98662306a36Sopenharmony_ci}
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_cistatic int cadence_nand_cdma_send(struct cdns_nand_ctrl *cdns_ctrl,
98962306a36Sopenharmony_ci				  u8 thread)
99062306a36Sopenharmony_ci{
99162306a36Sopenharmony_ci	u32 reg;
99262306a36Sopenharmony_ci	int status;
99362306a36Sopenharmony_ci
99462306a36Sopenharmony_ci	/* Wait for thread ready. */
99562306a36Sopenharmony_ci	status = cadence_nand_wait_for_value(cdns_ctrl, TRD_STATUS,
99662306a36Sopenharmony_ci					     1000000,
99762306a36Sopenharmony_ci					     BIT(thread), true);
99862306a36Sopenharmony_ci	if (status)
99962306a36Sopenharmony_ci		return status;
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci	cadence_nand_reset_irq(cdns_ctrl);
100262306a36Sopenharmony_ci	reinit_completion(&cdns_ctrl->complete);
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_ci	writel_relaxed((u32)cdns_ctrl->dma_cdma_desc,
100562306a36Sopenharmony_ci		       cdns_ctrl->reg + CMD_REG2);
100662306a36Sopenharmony_ci	writel_relaxed(0, cdns_ctrl->reg + CMD_REG3);
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci	/* Select CDMA mode. */
100962306a36Sopenharmony_ci	reg = FIELD_PREP(CMD_REG0_CT, CMD_REG0_CT_CDMA);
101062306a36Sopenharmony_ci	/* Thread number. */
101162306a36Sopenharmony_ci	reg |= FIELD_PREP(CMD_REG0_TN, thread);
101262306a36Sopenharmony_ci	/* Issue command. */
101362306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + CMD_REG0);
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	return 0;
101662306a36Sopenharmony_ci}
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_ci/* Send SDMA command and wait for finish. */
101962306a36Sopenharmony_cistatic u32
102062306a36Sopenharmony_cicadence_nand_cdma_send_and_wait(struct cdns_nand_ctrl *cdns_ctrl,
102162306a36Sopenharmony_ci				u8 thread)
102262306a36Sopenharmony_ci{
102362306a36Sopenharmony_ci	struct cadence_nand_irq_status irq_mask, irq_status = {0};
102462306a36Sopenharmony_ci	int status;
102562306a36Sopenharmony_ci
102662306a36Sopenharmony_ci	irq_mask.trd_status = BIT(thread);
102762306a36Sopenharmony_ci	irq_mask.trd_error = BIT(thread);
102862306a36Sopenharmony_ci	irq_mask.status = INTR_STATUS_CDMA_TERR;
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_ci	cadence_nand_set_irq_mask(cdns_ctrl, &irq_mask);
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_ci	status = cadence_nand_cdma_send(cdns_ctrl, thread);
103362306a36Sopenharmony_ci	if (status)
103462306a36Sopenharmony_ci		return status;
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci	cadence_nand_wait_for_irq(cdns_ctrl, &irq_mask, &irq_status);
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_ci	if (irq_status.status == 0 && irq_status.trd_status == 0 &&
103962306a36Sopenharmony_ci	    irq_status.trd_error == 0) {
104062306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "CDMA command timeout\n");
104162306a36Sopenharmony_ci		return -ETIMEDOUT;
104262306a36Sopenharmony_ci	}
104362306a36Sopenharmony_ci	if (irq_status.status & irq_mask.status) {
104462306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "CDMA command failed\n");
104562306a36Sopenharmony_ci		return -EIO;
104662306a36Sopenharmony_ci	}
104762306a36Sopenharmony_ci
104862306a36Sopenharmony_ci	return 0;
104962306a36Sopenharmony_ci}
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_ci/*
105262306a36Sopenharmony_ci * ECC size depends on configured ECC strength and on maximum supported
105362306a36Sopenharmony_ci * ECC step size.
105462306a36Sopenharmony_ci */
105562306a36Sopenharmony_cistatic int cadence_nand_calc_ecc_bytes(int max_step_size, int strength)
105662306a36Sopenharmony_ci{
105762306a36Sopenharmony_ci	int nbytes = DIV_ROUND_UP(fls(8 * max_step_size) * strength, 8);
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_ci	return ALIGN(nbytes, 2);
106062306a36Sopenharmony_ci}
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_ci#define CADENCE_NAND_CALC_ECC_BYTES(max_step_size) \
106362306a36Sopenharmony_ci	static int \
106462306a36Sopenharmony_ci	cadence_nand_calc_ecc_bytes_##max_step_size(int step_size, \
106562306a36Sopenharmony_ci						    int strength)\
106662306a36Sopenharmony_ci	{\
106762306a36Sopenharmony_ci		return cadence_nand_calc_ecc_bytes(max_step_size, strength);\
106862306a36Sopenharmony_ci	}
106962306a36Sopenharmony_ci
107062306a36Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(256)
107162306a36Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(512)
107262306a36Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(1024)
107362306a36Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(2048)
107462306a36Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(4096)
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_ci/* Function reads BCH capabilities. */
107762306a36Sopenharmony_cistatic int cadence_nand_read_bch_caps(struct cdns_nand_ctrl *cdns_ctrl)
107862306a36Sopenharmony_ci{
107962306a36Sopenharmony_ci	struct nand_ecc_caps *ecc_caps = &cdns_ctrl->ecc_caps;
108062306a36Sopenharmony_ci	int max_step_size = 0, nstrengths, i;
108162306a36Sopenharmony_ci	u32 reg;
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_3);
108462306a36Sopenharmony_ci	cdns_ctrl->bch_metadata_size = FIELD_GET(BCH_CFG_3_METADATA_SIZE, reg);
108562306a36Sopenharmony_ci	if (cdns_ctrl->bch_metadata_size < 4) {
108662306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
108762306a36Sopenharmony_ci			"Driver needs at least 4 bytes of BCH meta data\n");
108862306a36Sopenharmony_ci		return -EIO;
108962306a36Sopenharmony_ci	}
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_0);
109262306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[0] = FIELD_GET(BCH_CFG_0_CORR_CAP_0, reg);
109362306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[1] = FIELD_GET(BCH_CFG_0_CORR_CAP_1, reg);
109462306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[2] = FIELD_GET(BCH_CFG_0_CORR_CAP_2, reg);
109562306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[3] = FIELD_GET(BCH_CFG_0_CORR_CAP_3, reg);
109662306a36Sopenharmony_ci
109762306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_1);
109862306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[4] = FIELD_GET(BCH_CFG_1_CORR_CAP_4, reg);
109962306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[5] = FIELD_GET(BCH_CFG_1_CORR_CAP_5, reg);
110062306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[6] = FIELD_GET(BCH_CFG_1_CORR_CAP_6, reg);
110162306a36Sopenharmony_ci	cdns_ctrl->ecc_strengths[7] = FIELD_GET(BCH_CFG_1_CORR_CAP_7, reg);
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_2);
110462306a36Sopenharmony_ci	cdns_ctrl->ecc_stepinfos[0].stepsize =
110562306a36Sopenharmony_ci		FIELD_GET(BCH_CFG_2_SECT_0, reg);
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_ci	cdns_ctrl->ecc_stepinfos[1].stepsize =
110862306a36Sopenharmony_ci		FIELD_GET(BCH_CFG_2_SECT_1, reg);
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_ci	nstrengths = 0;
111162306a36Sopenharmony_ci	for (i = 0; i < BCH_MAX_NUM_CORR_CAPS; i++) {
111262306a36Sopenharmony_ci		if (cdns_ctrl->ecc_strengths[i] != 0)
111362306a36Sopenharmony_ci			nstrengths++;
111462306a36Sopenharmony_ci	}
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_ci	ecc_caps->nstepinfos = 0;
111762306a36Sopenharmony_ci	for (i = 0; i < BCH_MAX_NUM_SECTOR_SIZES; i++) {
111862306a36Sopenharmony_ci		/* ECC strengths are common for all step infos. */
111962306a36Sopenharmony_ci		cdns_ctrl->ecc_stepinfos[i].nstrengths = nstrengths;
112062306a36Sopenharmony_ci		cdns_ctrl->ecc_stepinfos[i].strengths =
112162306a36Sopenharmony_ci			cdns_ctrl->ecc_strengths;
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_ci		if (cdns_ctrl->ecc_stepinfos[i].stepsize != 0)
112462306a36Sopenharmony_ci			ecc_caps->nstepinfos++;
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_ci		if (cdns_ctrl->ecc_stepinfos[i].stepsize > max_step_size)
112762306a36Sopenharmony_ci			max_step_size = cdns_ctrl->ecc_stepinfos[i].stepsize;
112862306a36Sopenharmony_ci	}
112962306a36Sopenharmony_ci	ecc_caps->stepinfos = &cdns_ctrl->ecc_stepinfos[0];
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_ci	switch (max_step_size) {
113262306a36Sopenharmony_ci	case 256:
113362306a36Sopenharmony_ci		ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_256;
113462306a36Sopenharmony_ci		break;
113562306a36Sopenharmony_ci	case 512:
113662306a36Sopenharmony_ci		ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_512;
113762306a36Sopenharmony_ci		break;
113862306a36Sopenharmony_ci	case 1024:
113962306a36Sopenharmony_ci		ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_1024;
114062306a36Sopenharmony_ci		break;
114162306a36Sopenharmony_ci	case 2048:
114262306a36Sopenharmony_ci		ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_2048;
114362306a36Sopenharmony_ci		break;
114462306a36Sopenharmony_ci	case 4096:
114562306a36Sopenharmony_ci		ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_4096;
114662306a36Sopenharmony_ci		break;
114762306a36Sopenharmony_ci	default:
114862306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
114962306a36Sopenharmony_ci			"Unsupported sector size(ecc step size) %d\n",
115062306a36Sopenharmony_ci			max_step_size);
115162306a36Sopenharmony_ci		return -EIO;
115262306a36Sopenharmony_ci	}
115362306a36Sopenharmony_ci
115462306a36Sopenharmony_ci	return 0;
115562306a36Sopenharmony_ci}
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_ci/* Hardware initialization. */
115862306a36Sopenharmony_cistatic int cadence_nand_hw_init(struct cdns_nand_ctrl *cdns_ctrl)
115962306a36Sopenharmony_ci{
116062306a36Sopenharmony_ci	int status;
116162306a36Sopenharmony_ci	u32 reg;
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_ci	status = cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
116462306a36Sopenharmony_ci					     1000000,
116562306a36Sopenharmony_ci					     CTRL_STATUS_INIT_COMP, false);
116662306a36Sopenharmony_ci	if (status)
116762306a36Sopenharmony_ci		return status;
116862306a36Sopenharmony_ci
116962306a36Sopenharmony_ci	reg = readl_relaxed(cdns_ctrl->reg + CTRL_VERSION);
117062306a36Sopenharmony_ci	cdns_ctrl->ctrl_rev = FIELD_GET(CTRL_VERSION_REV, reg);
117162306a36Sopenharmony_ci
117262306a36Sopenharmony_ci	dev_info(cdns_ctrl->dev,
117362306a36Sopenharmony_ci		 "%s: cadence nand controller version reg %x\n",
117462306a36Sopenharmony_ci		 __func__, reg);
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_ci	/* Disable cache and multiplane. */
117762306a36Sopenharmony_ci	writel_relaxed(0, cdns_ctrl->reg + MULTIPLANE_CFG);
117862306a36Sopenharmony_ci	writel_relaxed(0, cdns_ctrl->reg + CACHE_CFG);
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_ci	/* Clear all interrupts. */
118162306a36Sopenharmony_ci	writel_relaxed(0xFFFFFFFF, cdns_ctrl->reg + INTR_STATUS);
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_ci	cadence_nand_get_caps(cdns_ctrl);
118462306a36Sopenharmony_ci	if (cadence_nand_read_bch_caps(cdns_ctrl))
118562306a36Sopenharmony_ci		return -EIO;
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_ci#ifndef CONFIG_64BIT
118862306a36Sopenharmony_ci	if (cdns_ctrl->caps2.data_dma_width == 8) {
118962306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
119062306a36Sopenharmony_ci			"cannot access 64-bit dma on !64-bit architectures");
119162306a36Sopenharmony_ci		return -EIO;
119262306a36Sopenharmony_ci	}
119362306a36Sopenharmony_ci#endif
119462306a36Sopenharmony_ci
119562306a36Sopenharmony_ci	/*
119662306a36Sopenharmony_ci	 * Set IO width access to 8.
119762306a36Sopenharmony_ci	 * It is because during SW device discovering width access
119862306a36Sopenharmony_ci	 * is expected to be 8.
119962306a36Sopenharmony_ci	 */
120062306a36Sopenharmony_ci	status = cadence_nand_set_access_width16(cdns_ctrl, false);
120162306a36Sopenharmony_ci
120262306a36Sopenharmony_ci	return status;
120362306a36Sopenharmony_ci}
120462306a36Sopenharmony_ci
120562306a36Sopenharmony_ci#define TT_MAIN_OOB_AREAS	2
120662306a36Sopenharmony_ci#define TT_RAW_PAGE		3
120762306a36Sopenharmony_ci#define TT_BBM			4
120862306a36Sopenharmony_ci#define TT_MAIN_OOB_AREA_EXT	5
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_ci/* Prepare size of data to transfer. */
121162306a36Sopenharmony_cistatic void
121262306a36Sopenharmony_cicadence_nand_prepare_data_size(struct nand_chip *chip,
121362306a36Sopenharmony_ci			       int transfer_type)
121462306a36Sopenharmony_ci{
121562306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
121662306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
121762306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
121862306a36Sopenharmony_ci	u32 sec_size = 0, offset = 0, sec_cnt = 1;
121962306a36Sopenharmony_ci	u32 last_sec_size = cdns_chip->sector_size;
122062306a36Sopenharmony_ci	u32 data_ctrl_size = 0;
122162306a36Sopenharmony_ci	u32 reg = 0;
122262306a36Sopenharmony_ci
122362306a36Sopenharmony_ci	if (cdns_ctrl->curr_trans_type == transfer_type)
122462306a36Sopenharmony_ci		return;
122562306a36Sopenharmony_ci
122662306a36Sopenharmony_ci	switch (transfer_type) {
122762306a36Sopenharmony_ci	case TT_MAIN_OOB_AREA_EXT:
122862306a36Sopenharmony_ci		sec_cnt = cdns_chip->sector_count;
122962306a36Sopenharmony_ci		sec_size = cdns_chip->sector_size;
123062306a36Sopenharmony_ci		data_ctrl_size = cdns_chip->avail_oob_size;
123162306a36Sopenharmony_ci		break;
123262306a36Sopenharmony_ci	case TT_MAIN_OOB_AREAS:
123362306a36Sopenharmony_ci		sec_cnt = cdns_chip->sector_count;
123462306a36Sopenharmony_ci		last_sec_size = cdns_chip->sector_size
123562306a36Sopenharmony_ci			+ cdns_chip->avail_oob_size;
123662306a36Sopenharmony_ci		sec_size = cdns_chip->sector_size;
123762306a36Sopenharmony_ci		break;
123862306a36Sopenharmony_ci	case TT_RAW_PAGE:
123962306a36Sopenharmony_ci		last_sec_size = mtd->writesize + mtd->oobsize;
124062306a36Sopenharmony_ci		break;
124162306a36Sopenharmony_ci	case TT_BBM:
124262306a36Sopenharmony_ci		offset = mtd->writesize + cdns_chip->bbm_offs;
124362306a36Sopenharmony_ci		last_sec_size = 8;
124462306a36Sopenharmony_ci		break;
124562306a36Sopenharmony_ci	}
124662306a36Sopenharmony_ci
124762306a36Sopenharmony_ci	reg = 0;
124862306a36Sopenharmony_ci	reg |= FIELD_PREP(TRAN_CFG_0_OFFSET, offset);
124962306a36Sopenharmony_ci	reg |= FIELD_PREP(TRAN_CFG_0_SEC_CNT, sec_cnt);
125062306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + TRAN_CFG_0);
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_ci	reg = 0;
125362306a36Sopenharmony_ci	reg |= FIELD_PREP(TRAN_CFG_1_LAST_SEC_SIZE, last_sec_size);
125462306a36Sopenharmony_ci	reg |= FIELD_PREP(TRAN_CFG_1_SECTOR_SIZE, sec_size);
125562306a36Sopenharmony_ci	writel_relaxed(reg, cdns_ctrl->reg + TRAN_CFG_1);
125662306a36Sopenharmony_ci
125762306a36Sopenharmony_ci	if (cdns_ctrl->caps2.data_control_supp) {
125862306a36Sopenharmony_ci		reg = readl_relaxed(cdns_ctrl->reg + CONTROL_DATA_CTRL);
125962306a36Sopenharmony_ci		reg &= ~CONTROL_DATA_CTRL_SIZE;
126062306a36Sopenharmony_ci		reg |= FIELD_PREP(CONTROL_DATA_CTRL_SIZE, data_ctrl_size);
126162306a36Sopenharmony_ci		writel_relaxed(reg, cdns_ctrl->reg + CONTROL_DATA_CTRL);
126262306a36Sopenharmony_ci	}
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_ci	cdns_ctrl->curr_trans_type = transfer_type;
126562306a36Sopenharmony_ci}
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_cistatic int
126862306a36Sopenharmony_cicadence_nand_cdma_transfer(struct cdns_nand_ctrl *cdns_ctrl, u8 chip_nr,
126962306a36Sopenharmony_ci			   int page, void *buf, void *ctrl_dat, u32 buf_size,
127062306a36Sopenharmony_ci			   u32 ctrl_dat_size, enum dma_data_direction dir,
127162306a36Sopenharmony_ci			   bool with_ecc)
127262306a36Sopenharmony_ci{
127362306a36Sopenharmony_ci	dma_addr_t dma_buf, dma_ctrl_dat = 0;
127462306a36Sopenharmony_ci	u8 thread_nr = chip_nr;
127562306a36Sopenharmony_ci	int status;
127662306a36Sopenharmony_ci	u16 ctype;
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_ci	if (dir == DMA_FROM_DEVICE)
127962306a36Sopenharmony_ci		ctype = CDMA_CT_RD;
128062306a36Sopenharmony_ci	else
128162306a36Sopenharmony_ci		ctype = CDMA_CT_WR;
128262306a36Sopenharmony_ci
128362306a36Sopenharmony_ci	cadence_nand_set_ecc_enable(cdns_ctrl, with_ecc);
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_ci	dma_buf = dma_map_single(cdns_ctrl->dev, buf, buf_size, dir);
128662306a36Sopenharmony_ci	if (dma_mapping_error(cdns_ctrl->dev, dma_buf)) {
128762306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Failed to map DMA buffer\n");
128862306a36Sopenharmony_ci		return -EIO;
128962306a36Sopenharmony_ci	}
129062306a36Sopenharmony_ci
129162306a36Sopenharmony_ci	if (ctrl_dat && ctrl_dat_size) {
129262306a36Sopenharmony_ci		dma_ctrl_dat = dma_map_single(cdns_ctrl->dev, ctrl_dat,
129362306a36Sopenharmony_ci					      ctrl_dat_size, dir);
129462306a36Sopenharmony_ci		if (dma_mapping_error(cdns_ctrl->dev, dma_ctrl_dat)) {
129562306a36Sopenharmony_ci			dma_unmap_single(cdns_ctrl->dev, dma_buf,
129662306a36Sopenharmony_ci					 buf_size, dir);
129762306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev, "Failed to map DMA buffer\n");
129862306a36Sopenharmony_ci			return -EIO;
129962306a36Sopenharmony_ci		}
130062306a36Sopenharmony_ci	}
130162306a36Sopenharmony_ci
130262306a36Sopenharmony_ci	cadence_nand_cdma_desc_prepare(cdns_ctrl, chip_nr, page,
130362306a36Sopenharmony_ci				       dma_buf, dma_ctrl_dat, ctype);
130462306a36Sopenharmony_ci
130562306a36Sopenharmony_ci	status = cadence_nand_cdma_send_and_wait(cdns_ctrl, thread_nr);
130662306a36Sopenharmony_ci
130762306a36Sopenharmony_ci	dma_unmap_single(cdns_ctrl->dev, dma_buf,
130862306a36Sopenharmony_ci			 buf_size, dir);
130962306a36Sopenharmony_ci
131062306a36Sopenharmony_ci	if (ctrl_dat && ctrl_dat_size)
131162306a36Sopenharmony_ci		dma_unmap_single(cdns_ctrl->dev, dma_ctrl_dat,
131262306a36Sopenharmony_ci				 ctrl_dat_size, dir);
131362306a36Sopenharmony_ci	if (status)
131462306a36Sopenharmony_ci		return status;
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_ci	return cadence_nand_cdma_finish(cdns_ctrl);
131762306a36Sopenharmony_ci}
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_cistatic void cadence_nand_set_timings(struct cdns_nand_ctrl *cdns_ctrl,
132062306a36Sopenharmony_ci				     struct cadence_nand_timings *t)
132162306a36Sopenharmony_ci{
132262306a36Sopenharmony_ci	writel_relaxed(t->async_toggle_timings,
132362306a36Sopenharmony_ci		       cdns_ctrl->reg + ASYNC_TOGGLE_TIMINGS);
132462306a36Sopenharmony_ci	writel_relaxed(t->timings0, cdns_ctrl->reg + TIMINGS0);
132562306a36Sopenharmony_ci	writel_relaxed(t->timings1, cdns_ctrl->reg + TIMINGS1);
132662306a36Sopenharmony_ci	writel_relaxed(t->timings2, cdns_ctrl->reg + TIMINGS2);
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_ci	if (cdns_ctrl->caps2.is_phy_type_dll)
132962306a36Sopenharmony_ci		writel_relaxed(t->dll_phy_ctrl, cdns_ctrl->reg + DLL_PHY_CTRL);
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_ci	writel_relaxed(t->phy_ctrl, cdns_ctrl->reg + PHY_CTRL);
133262306a36Sopenharmony_ci
133362306a36Sopenharmony_ci	if (cdns_ctrl->caps2.is_phy_type_dll) {
133462306a36Sopenharmony_ci		writel_relaxed(0, cdns_ctrl->reg + PHY_TSEL);
133562306a36Sopenharmony_ci		writel_relaxed(2, cdns_ctrl->reg + PHY_DQ_TIMING);
133662306a36Sopenharmony_ci		writel_relaxed(t->phy_dqs_timing,
133762306a36Sopenharmony_ci			       cdns_ctrl->reg + PHY_DQS_TIMING);
133862306a36Sopenharmony_ci		writel_relaxed(t->phy_gate_lpbk_ctrl,
133962306a36Sopenharmony_ci			       cdns_ctrl->reg + PHY_GATE_LPBK_CTRL);
134062306a36Sopenharmony_ci		writel_relaxed(PHY_DLL_MASTER_CTRL_BYPASS_MODE,
134162306a36Sopenharmony_ci			       cdns_ctrl->reg + PHY_DLL_MASTER_CTRL);
134262306a36Sopenharmony_ci		writel_relaxed(0, cdns_ctrl->reg + PHY_DLL_SLAVE_CTRL);
134362306a36Sopenharmony_ci	}
134462306a36Sopenharmony_ci}
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_cistatic int cadence_nand_select_target(struct nand_chip *chip)
134762306a36Sopenharmony_ci{
134862306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
134962306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
135062306a36Sopenharmony_ci
135162306a36Sopenharmony_ci	if (chip == cdns_ctrl->selected_chip)
135262306a36Sopenharmony_ci		return 0;
135362306a36Sopenharmony_ci
135462306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
135562306a36Sopenharmony_ci					1000000,
135662306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
135762306a36Sopenharmony_ci		return -ETIMEDOUT;
135862306a36Sopenharmony_ci
135962306a36Sopenharmony_ci	cadence_nand_set_timings(cdns_ctrl, &cdns_chip->timings);
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_ci	cadence_nand_set_ecc_strength(cdns_ctrl,
136262306a36Sopenharmony_ci				      cdns_chip->corr_str_idx);
136362306a36Sopenharmony_ci
136462306a36Sopenharmony_ci	cadence_nand_set_erase_detection(cdns_ctrl, true,
136562306a36Sopenharmony_ci					 chip->ecc.strength);
136662306a36Sopenharmony_ci
136762306a36Sopenharmony_ci	cdns_ctrl->curr_trans_type = -1;
136862306a36Sopenharmony_ci	cdns_ctrl->selected_chip = chip;
136962306a36Sopenharmony_ci
137062306a36Sopenharmony_ci	return 0;
137162306a36Sopenharmony_ci}
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_cistatic int cadence_nand_erase(struct nand_chip *chip, u32 page)
137462306a36Sopenharmony_ci{
137562306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
137662306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
137762306a36Sopenharmony_ci	int status;
137862306a36Sopenharmony_ci	u8 thread_nr = cdns_chip->cs[chip->cur_cs];
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_ci	cadence_nand_cdma_desc_prepare(cdns_ctrl,
138162306a36Sopenharmony_ci				       cdns_chip->cs[chip->cur_cs],
138262306a36Sopenharmony_ci				       page, 0, 0,
138362306a36Sopenharmony_ci				       CDMA_CT_ERASE);
138462306a36Sopenharmony_ci	status = cadence_nand_cdma_send_and_wait(cdns_ctrl, thread_nr);
138562306a36Sopenharmony_ci	if (status) {
138662306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "erase operation failed\n");
138762306a36Sopenharmony_ci		return -EIO;
138862306a36Sopenharmony_ci	}
138962306a36Sopenharmony_ci
139062306a36Sopenharmony_ci	status = cadence_nand_cdma_finish(cdns_ctrl);
139162306a36Sopenharmony_ci	if (status)
139262306a36Sopenharmony_ci		return status;
139362306a36Sopenharmony_ci
139462306a36Sopenharmony_ci	return 0;
139562306a36Sopenharmony_ci}
139662306a36Sopenharmony_ci
139762306a36Sopenharmony_cistatic int cadence_nand_read_bbm(struct nand_chip *chip, int page, u8 *buf)
139862306a36Sopenharmony_ci{
139962306a36Sopenharmony_ci	int status;
140062306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
140162306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
140262306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_ci	cadence_nand_prepare_data_size(chip, TT_BBM);
140562306a36Sopenharmony_ci
140662306a36Sopenharmony_ci	cadence_nand_set_skip_bytes_conf(cdns_ctrl, 0, 0, 0);
140762306a36Sopenharmony_ci
140862306a36Sopenharmony_ci	/*
140962306a36Sopenharmony_ci	 * Read only bad block marker from offset
141062306a36Sopenharmony_ci	 * defined by a memory manufacturer.
141162306a36Sopenharmony_ci	 */
141262306a36Sopenharmony_ci	status = cadence_nand_cdma_transfer(cdns_ctrl,
141362306a36Sopenharmony_ci					    cdns_chip->cs[chip->cur_cs],
141462306a36Sopenharmony_ci					    page, cdns_ctrl->buf, NULL,
141562306a36Sopenharmony_ci					    mtd->oobsize,
141662306a36Sopenharmony_ci					    0, DMA_FROM_DEVICE, false);
141762306a36Sopenharmony_ci	if (status) {
141862306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "read BBM failed\n");
141962306a36Sopenharmony_ci		return -EIO;
142062306a36Sopenharmony_ci	}
142162306a36Sopenharmony_ci
142262306a36Sopenharmony_ci	memcpy(buf + cdns_chip->bbm_offs, cdns_ctrl->buf, cdns_chip->bbm_len);
142362306a36Sopenharmony_ci
142462306a36Sopenharmony_ci	return 0;
142562306a36Sopenharmony_ci}
142662306a36Sopenharmony_ci
142762306a36Sopenharmony_cistatic int cadence_nand_write_page(struct nand_chip *chip,
142862306a36Sopenharmony_ci				   const u8 *buf, int oob_required,
142962306a36Sopenharmony_ci				   int page)
143062306a36Sopenharmony_ci{
143162306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
143262306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
143362306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
143462306a36Sopenharmony_ci	int status;
143562306a36Sopenharmony_ci	u16 marker_val = 0xFFFF;
143662306a36Sopenharmony_ci
143762306a36Sopenharmony_ci	status = cadence_nand_select_target(chip);
143862306a36Sopenharmony_ci	if (status)
143962306a36Sopenharmony_ci		return status;
144062306a36Sopenharmony_ci
144162306a36Sopenharmony_ci	cadence_nand_set_skip_bytes_conf(cdns_ctrl, cdns_chip->bbm_len,
144262306a36Sopenharmony_ci					 mtd->writesize
144362306a36Sopenharmony_ci					 + cdns_chip->bbm_offs,
144462306a36Sopenharmony_ci					 1);
144562306a36Sopenharmony_ci
144662306a36Sopenharmony_ci	if (oob_required) {
144762306a36Sopenharmony_ci		marker_val = *(u16 *)(chip->oob_poi
144862306a36Sopenharmony_ci				      + cdns_chip->bbm_offs);
144962306a36Sopenharmony_ci	} else {
145062306a36Sopenharmony_ci		/* Set oob data to 0xFF. */
145162306a36Sopenharmony_ci		memset(cdns_ctrl->buf + mtd->writesize, 0xFF,
145262306a36Sopenharmony_ci		       cdns_chip->avail_oob_size);
145362306a36Sopenharmony_ci	}
145462306a36Sopenharmony_ci
145562306a36Sopenharmony_ci	cadence_nand_set_skip_marker_val(cdns_ctrl, marker_val);
145662306a36Sopenharmony_ci
145762306a36Sopenharmony_ci	cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREA_EXT);
145862306a36Sopenharmony_ci
145962306a36Sopenharmony_ci	if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, mtd->writesize) &&
146062306a36Sopenharmony_ci	    cdns_ctrl->caps2.data_control_supp) {
146162306a36Sopenharmony_ci		u8 *oob;
146262306a36Sopenharmony_ci
146362306a36Sopenharmony_ci		if (oob_required)
146462306a36Sopenharmony_ci			oob = chip->oob_poi;
146562306a36Sopenharmony_ci		else
146662306a36Sopenharmony_ci			oob = cdns_ctrl->buf + mtd->writesize;
146762306a36Sopenharmony_ci
146862306a36Sopenharmony_ci		status = cadence_nand_cdma_transfer(cdns_ctrl,
146962306a36Sopenharmony_ci						    cdns_chip->cs[chip->cur_cs],
147062306a36Sopenharmony_ci						    page, (void *)buf, oob,
147162306a36Sopenharmony_ci						    mtd->writesize,
147262306a36Sopenharmony_ci						    cdns_chip->avail_oob_size,
147362306a36Sopenharmony_ci						    DMA_TO_DEVICE, true);
147462306a36Sopenharmony_ci		if (status) {
147562306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev, "write page failed\n");
147662306a36Sopenharmony_ci			return -EIO;
147762306a36Sopenharmony_ci		}
147862306a36Sopenharmony_ci
147962306a36Sopenharmony_ci		return 0;
148062306a36Sopenharmony_ci	}
148162306a36Sopenharmony_ci
148262306a36Sopenharmony_ci	if (oob_required) {
148362306a36Sopenharmony_ci		/* Transfer the data to the oob area. */
148462306a36Sopenharmony_ci		memcpy(cdns_ctrl->buf + mtd->writesize, chip->oob_poi,
148562306a36Sopenharmony_ci		       cdns_chip->avail_oob_size);
148662306a36Sopenharmony_ci	}
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_ci	memcpy(cdns_ctrl->buf, buf, mtd->writesize);
148962306a36Sopenharmony_ci
149062306a36Sopenharmony_ci	cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREAS);
149162306a36Sopenharmony_ci
149262306a36Sopenharmony_ci	return cadence_nand_cdma_transfer(cdns_ctrl,
149362306a36Sopenharmony_ci					  cdns_chip->cs[chip->cur_cs],
149462306a36Sopenharmony_ci					  page, cdns_ctrl->buf, NULL,
149562306a36Sopenharmony_ci					  mtd->writesize
149662306a36Sopenharmony_ci					  + cdns_chip->avail_oob_size,
149762306a36Sopenharmony_ci					  0, DMA_TO_DEVICE, true);
149862306a36Sopenharmony_ci}
149962306a36Sopenharmony_ci
150062306a36Sopenharmony_cistatic int cadence_nand_write_oob(struct nand_chip *chip, int page)
150162306a36Sopenharmony_ci{
150262306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
150362306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
150462306a36Sopenharmony_ci
150562306a36Sopenharmony_ci	memset(cdns_ctrl->buf, 0xFF, mtd->writesize);
150662306a36Sopenharmony_ci
150762306a36Sopenharmony_ci	return cadence_nand_write_page(chip, cdns_ctrl->buf, 1, page);
150862306a36Sopenharmony_ci}
150962306a36Sopenharmony_ci
151062306a36Sopenharmony_cistatic int cadence_nand_write_page_raw(struct nand_chip *chip,
151162306a36Sopenharmony_ci				       const u8 *buf, int oob_required,
151262306a36Sopenharmony_ci				       int page)
151362306a36Sopenharmony_ci{
151462306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
151562306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
151662306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
151762306a36Sopenharmony_ci	int writesize = mtd->writesize;
151862306a36Sopenharmony_ci	int oobsize = mtd->oobsize;
151962306a36Sopenharmony_ci	int ecc_steps = chip->ecc.steps;
152062306a36Sopenharmony_ci	int ecc_size = chip->ecc.size;
152162306a36Sopenharmony_ci	int ecc_bytes = chip->ecc.bytes;
152262306a36Sopenharmony_ci	void *tmp_buf = cdns_ctrl->buf;
152362306a36Sopenharmony_ci	int oob_skip = cdns_chip->bbm_len;
152462306a36Sopenharmony_ci	size_t size = writesize + oobsize;
152562306a36Sopenharmony_ci	int i, pos, len;
152662306a36Sopenharmony_ci	int status = 0;
152762306a36Sopenharmony_ci
152862306a36Sopenharmony_ci	status = cadence_nand_select_target(chip);
152962306a36Sopenharmony_ci	if (status)
153062306a36Sopenharmony_ci		return status;
153162306a36Sopenharmony_ci
153262306a36Sopenharmony_ci	/*
153362306a36Sopenharmony_ci	 * Fill the buffer with 0xff first except the full page transfer.
153462306a36Sopenharmony_ci	 * This simplifies the logic.
153562306a36Sopenharmony_ci	 */
153662306a36Sopenharmony_ci	if (!buf || !oob_required)
153762306a36Sopenharmony_ci		memset(tmp_buf, 0xff, size);
153862306a36Sopenharmony_ci
153962306a36Sopenharmony_ci	cadence_nand_set_skip_bytes_conf(cdns_ctrl, 0, 0, 0);
154062306a36Sopenharmony_ci
154162306a36Sopenharmony_ci	/* Arrange the buffer for syndrome payload/ecc layout. */
154262306a36Sopenharmony_ci	if (buf) {
154362306a36Sopenharmony_ci		for (i = 0; i < ecc_steps; i++) {
154462306a36Sopenharmony_ci			pos = i * (ecc_size + ecc_bytes);
154562306a36Sopenharmony_ci			len = ecc_size;
154662306a36Sopenharmony_ci
154762306a36Sopenharmony_ci			if (pos >= writesize)
154862306a36Sopenharmony_ci				pos += oob_skip;
154962306a36Sopenharmony_ci			else if (pos + len > writesize)
155062306a36Sopenharmony_ci				len = writesize - pos;
155162306a36Sopenharmony_ci
155262306a36Sopenharmony_ci			memcpy(tmp_buf + pos, buf, len);
155362306a36Sopenharmony_ci			buf += len;
155462306a36Sopenharmony_ci			if (len < ecc_size) {
155562306a36Sopenharmony_ci				len = ecc_size - len;
155662306a36Sopenharmony_ci				memcpy(tmp_buf + writesize + oob_skip, buf,
155762306a36Sopenharmony_ci				       len);
155862306a36Sopenharmony_ci				buf += len;
155962306a36Sopenharmony_ci			}
156062306a36Sopenharmony_ci		}
156162306a36Sopenharmony_ci	}
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_ci	if (oob_required) {
156462306a36Sopenharmony_ci		const u8 *oob = chip->oob_poi;
156562306a36Sopenharmony_ci		u32 oob_data_offset = (cdns_chip->sector_count - 1) *
156662306a36Sopenharmony_ci			(cdns_chip->sector_size + chip->ecc.bytes)
156762306a36Sopenharmony_ci			+ cdns_chip->sector_size + oob_skip;
156862306a36Sopenharmony_ci
156962306a36Sopenharmony_ci		/* BBM at the beginning of the OOB area. */
157062306a36Sopenharmony_ci		memcpy(tmp_buf + writesize, oob, oob_skip);
157162306a36Sopenharmony_ci
157262306a36Sopenharmony_ci		/* OOB free. */
157362306a36Sopenharmony_ci		memcpy(tmp_buf + oob_data_offset, oob,
157462306a36Sopenharmony_ci		       cdns_chip->avail_oob_size);
157562306a36Sopenharmony_ci		oob += cdns_chip->avail_oob_size;
157662306a36Sopenharmony_ci
157762306a36Sopenharmony_ci		/* OOB ECC. */
157862306a36Sopenharmony_ci		for (i = 0; i < ecc_steps; i++) {
157962306a36Sopenharmony_ci			pos = ecc_size + i * (ecc_size + ecc_bytes);
158062306a36Sopenharmony_ci			if (i == (ecc_steps - 1))
158162306a36Sopenharmony_ci				pos += cdns_chip->avail_oob_size;
158262306a36Sopenharmony_ci
158362306a36Sopenharmony_ci			len = ecc_bytes;
158462306a36Sopenharmony_ci
158562306a36Sopenharmony_ci			if (pos >= writesize)
158662306a36Sopenharmony_ci				pos += oob_skip;
158762306a36Sopenharmony_ci			else if (pos + len > writesize)
158862306a36Sopenharmony_ci				len = writesize - pos;
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_ci			memcpy(tmp_buf + pos, oob, len);
159162306a36Sopenharmony_ci			oob += len;
159262306a36Sopenharmony_ci			if (len < ecc_bytes) {
159362306a36Sopenharmony_ci				len = ecc_bytes - len;
159462306a36Sopenharmony_ci				memcpy(tmp_buf + writesize + oob_skip, oob,
159562306a36Sopenharmony_ci				       len);
159662306a36Sopenharmony_ci				oob += len;
159762306a36Sopenharmony_ci			}
159862306a36Sopenharmony_ci		}
159962306a36Sopenharmony_ci	}
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_ci	cadence_nand_prepare_data_size(chip, TT_RAW_PAGE);
160262306a36Sopenharmony_ci
160362306a36Sopenharmony_ci	return cadence_nand_cdma_transfer(cdns_ctrl,
160462306a36Sopenharmony_ci					  cdns_chip->cs[chip->cur_cs],
160562306a36Sopenharmony_ci					  page, cdns_ctrl->buf, NULL,
160662306a36Sopenharmony_ci					  mtd->writesize +
160762306a36Sopenharmony_ci					  mtd->oobsize,
160862306a36Sopenharmony_ci					  0, DMA_TO_DEVICE, false);
160962306a36Sopenharmony_ci}
161062306a36Sopenharmony_ci
161162306a36Sopenharmony_cistatic int cadence_nand_write_oob_raw(struct nand_chip *chip,
161262306a36Sopenharmony_ci				      int page)
161362306a36Sopenharmony_ci{
161462306a36Sopenharmony_ci	return cadence_nand_write_page_raw(chip, NULL, true, page);
161562306a36Sopenharmony_ci}
161662306a36Sopenharmony_ci
161762306a36Sopenharmony_cistatic int cadence_nand_read_page(struct nand_chip *chip,
161862306a36Sopenharmony_ci				  u8 *buf, int oob_required, int page)
161962306a36Sopenharmony_ci{
162062306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
162162306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
162262306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
162362306a36Sopenharmony_ci	int status = 0;
162462306a36Sopenharmony_ci	int ecc_err_count = 0;
162562306a36Sopenharmony_ci
162662306a36Sopenharmony_ci	status = cadence_nand_select_target(chip);
162762306a36Sopenharmony_ci	if (status)
162862306a36Sopenharmony_ci		return status;
162962306a36Sopenharmony_ci
163062306a36Sopenharmony_ci	cadence_nand_set_skip_bytes_conf(cdns_ctrl, cdns_chip->bbm_len,
163162306a36Sopenharmony_ci					 mtd->writesize
163262306a36Sopenharmony_ci					 + cdns_chip->bbm_offs, 1);
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_ci	/*
163562306a36Sopenharmony_ci	 * If data buffer can be accessed by DMA and data_control feature
163662306a36Sopenharmony_ci	 * is supported then transfer data and oob directly.
163762306a36Sopenharmony_ci	 */
163862306a36Sopenharmony_ci	if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, mtd->writesize) &&
163962306a36Sopenharmony_ci	    cdns_ctrl->caps2.data_control_supp) {
164062306a36Sopenharmony_ci		u8 *oob;
164162306a36Sopenharmony_ci
164262306a36Sopenharmony_ci		if (oob_required)
164362306a36Sopenharmony_ci			oob = chip->oob_poi;
164462306a36Sopenharmony_ci		else
164562306a36Sopenharmony_ci			oob = cdns_ctrl->buf + mtd->writesize;
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_ci		cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREA_EXT);
164862306a36Sopenharmony_ci		status = cadence_nand_cdma_transfer(cdns_ctrl,
164962306a36Sopenharmony_ci						    cdns_chip->cs[chip->cur_cs],
165062306a36Sopenharmony_ci						    page, buf, oob,
165162306a36Sopenharmony_ci						    mtd->writesize,
165262306a36Sopenharmony_ci						    cdns_chip->avail_oob_size,
165362306a36Sopenharmony_ci						    DMA_FROM_DEVICE, true);
165462306a36Sopenharmony_ci	/* Otherwise use bounce buffer. */
165562306a36Sopenharmony_ci	} else {
165662306a36Sopenharmony_ci		cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREAS);
165762306a36Sopenharmony_ci		status = cadence_nand_cdma_transfer(cdns_ctrl,
165862306a36Sopenharmony_ci						    cdns_chip->cs[chip->cur_cs],
165962306a36Sopenharmony_ci						    page, cdns_ctrl->buf,
166062306a36Sopenharmony_ci						    NULL, mtd->writesize
166162306a36Sopenharmony_ci						    + cdns_chip->avail_oob_size,
166262306a36Sopenharmony_ci						    0, DMA_FROM_DEVICE, true);
166362306a36Sopenharmony_ci
166462306a36Sopenharmony_ci		memcpy(buf, cdns_ctrl->buf, mtd->writesize);
166562306a36Sopenharmony_ci		if (oob_required)
166662306a36Sopenharmony_ci			memcpy(chip->oob_poi,
166762306a36Sopenharmony_ci			       cdns_ctrl->buf + mtd->writesize,
166862306a36Sopenharmony_ci			       mtd->oobsize);
166962306a36Sopenharmony_ci	}
167062306a36Sopenharmony_ci
167162306a36Sopenharmony_ci	switch (status) {
167262306a36Sopenharmony_ci	case STAT_ECC_UNCORR:
167362306a36Sopenharmony_ci		mtd->ecc_stats.failed++;
167462306a36Sopenharmony_ci		ecc_err_count++;
167562306a36Sopenharmony_ci		break;
167662306a36Sopenharmony_ci	case STAT_ECC_CORR:
167762306a36Sopenharmony_ci		ecc_err_count = FIELD_GET(CDMA_CS_MAXERR,
167862306a36Sopenharmony_ci					  cdns_ctrl->cdma_desc->status);
167962306a36Sopenharmony_ci		mtd->ecc_stats.corrected += ecc_err_count;
168062306a36Sopenharmony_ci		break;
168162306a36Sopenharmony_ci	case STAT_ERASED:
168262306a36Sopenharmony_ci	case STAT_OK:
168362306a36Sopenharmony_ci		break;
168462306a36Sopenharmony_ci	default:
168562306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "read page failed\n");
168662306a36Sopenharmony_ci		return -EIO;
168762306a36Sopenharmony_ci	}
168862306a36Sopenharmony_ci
168962306a36Sopenharmony_ci	if (oob_required)
169062306a36Sopenharmony_ci		if (cadence_nand_read_bbm(chip, page, chip->oob_poi))
169162306a36Sopenharmony_ci			return -EIO;
169262306a36Sopenharmony_ci
169362306a36Sopenharmony_ci	return ecc_err_count;
169462306a36Sopenharmony_ci}
169562306a36Sopenharmony_ci
169662306a36Sopenharmony_ci/* Reads OOB data from the device. */
169762306a36Sopenharmony_cistatic int cadence_nand_read_oob(struct nand_chip *chip, int page)
169862306a36Sopenharmony_ci{
169962306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_ci	return cadence_nand_read_page(chip, cdns_ctrl->buf, 1, page);
170262306a36Sopenharmony_ci}
170362306a36Sopenharmony_ci
170462306a36Sopenharmony_cistatic int cadence_nand_read_page_raw(struct nand_chip *chip,
170562306a36Sopenharmony_ci				      u8 *buf, int oob_required, int page)
170662306a36Sopenharmony_ci{
170762306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
170862306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
170962306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
171062306a36Sopenharmony_ci	int oob_skip = cdns_chip->bbm_len;
171162306a36Sopenharmony_ci	int writesize = mtd->writesize;
171262306a36Sopenharmony_ci	int ecc_steps = chip->ecc.steps;
171362306a36Sopenharmony_ci	int ecc_size = chip->ecc.size;
171462306a36Sopenharmony_ci	int ecc_bytes = chip->ecc.bytes;
171562306a36Sopenharmony_ci	void *tmp_buf = cdns_ctrl->buf;
171662306a36Sopenharmony_ci	int i, pos, len;
171762306a36Sopenharmony_ci	int status = 0;
171862306a36Sopenharmony_ci
171962306a36Sopenharmony_ci	status = cadence_nand_select_target(chip);
172062306a36Sopenharmony_ci	if (status)
172162306a36Sopenharmony_ci		return status;
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_ci	cadence_nand_set_skip_bytes_conf(cdns_ctrl, 0, 0, 0);
172462306a36Sopenharmony_ci
172562306a36Sopenharmony_ci	cadence_nand_prepare_data_size(chip, TT_RAW_PAGE);
172662306a36Sopenharmony_ci	status = cadence_nand_cdma_transfer(cdns_ctrl,
172762306a36Sopenharmony_ci					    cdns_chip->cs[chip->cur_cs],
172862306a36Sopenharmony_ci					    page, cdns_ctrl->buf, NULL,
172962306a36Sopenharmony_ci					    mtd->writesize
173062306a36Sopenharmony_ci					    + mtd->oobsize,
173162306a36Sopenharmony_ci					    0, DMA_FROM_DEVICE, false);
173262306a36Sopenharmony_ci
173362306a36Sopenharmony_ci	switch (status) {
173462306a36Sopenharmony_ci	case STAT_ERASED:
173562306a36Sopenharmony_ci	case STAT_OK:
173662306a36Sopenharmony_ci		break;
173762306a36Sopenharmony_ci	default:
173862306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "read raw page failed\n");
173962306a36Sopenharmony_ci		return -EIO;
174062306a36Sopenharmony_ci	}
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci	/* Arrange the buffer for syndrome payload/ecc layout. */
174362306a36Sopenharmony_ci	if (buf) {
174462306a36Sopenharmony_ci		for (i = 0; i < ecc_steps; i++) {
174562306a36Sopenharmony_ci			pos = i * (ecc_size + ecc_bytes);
174662306a36Sopenharmony_ci			len = ecc_size;
174762306a36Sopenharmony_ci
174862306a36Sopenharmony_ci			if (pos >= writesize)
174962306a36Sopenharmony_ci				pos += oob_skip;
175062306a36Sopenharmony_ci			else if (pos + len > writesize)
175162306a36Sopenharmony_ci				len = writesize - pos;
175262306a36Sopenharmony_ci
175362306a36Sopenharmony_ci			memcpy(buf, tmp_buf + pos, len);
175462306a36Sopenharmony_ci			buf += len;
175562306a36Sopenharmony_ci			if (len < ecc_size) {
175662306a36Sopenharmony_ci				len = ecc_size - len;
175762306a36Sopenharmony_ci				memcpy(buf, tmp_buf + writesize + oob_skip,
175862306a36Sopenharmony_ci				       len);
175962306a36Sopenharmony_ci				buf += len;
176062306a36Sopenharmony_ci			}
176162306a36Sopenharmony_ci		}
176262306a36Sopenharmony_ci	}
176362306a36Sopenharmony_ci
176462306a36Sopenharmony_ci	if (oob_required) {
176562306a36Sopenharmony_ci		u8 *oob = chip->oob_poi;
176662306a36Sopenharmony_ci		u32 oob_data_offset = (cdns_chip->sector_count - 1) *
176762306a36Sopenharmony_ci			(cdns_chip->sector_size + chip->ecc.bytes)
176862306a36Sopenharmony_ci			+ cdns_chip->sector_size + oob_skip;
176962306a36Sopenharmony_ci
177062306a36Sopenharmony_ci		/* OOB free. */
177162306a36Sopenharmony_ci		memcpy(oob, tmp_buf + oob_data_offset,
177262306a36Sopenharmony_ci		       cdns_chip->avail_oob_size);
177362306a36Sopenharmony_ci
177462306a36Sopenharmony_ci		/* BBM at the beginning of the OOB area. */
177562306a36Sopenharmony_ci		memcpy(oob, tmp_buf + writesize, oob_skip);
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_ci		oob += cdns_chip->avail_oob_size;
177862306a36Sopenharmony_ci
177962306a36Sopenharmony_ci		/* OOB ECC */
178062306a36Sopenharmony_ci		for (i = 0; i < ecc_steps; i++) {
178162306a36Sopenharmony_ci			pos = ecc_size + i * (ecc_size + ecc_bytes);
178262306a36Sopenharmony_ci			len = ecc_bytes;
178362306a36Sopenharmony_ci
178462306a36Sopenharmony_ci			if (i == (ecc_steps - 1))
178562306a36Sopenharmony_ci				pos += cdns_chip->avail_oob_size;
178662306a36Sopenharmony_ci
178762306a36Sopenharmony_ci			if (pos >= writesize)
178862306a36Sopenharmony_ci				pos += oob_skip;
178962306a36Sopenharmony_ci			else if (pos + len > writesize)
179062306a36Sopenharmony_ci				len = writesize - pos;
179162306a36Sopenharmony_ci
179262306a36Sopenharmony_ci			memcpy(oob, tmp_buf + pos, len);
179362306a36Sopenharmony_ci			oob += len;
179462306a36Sopenharmony_ci			if (len < ecc_bytes) {
179562306a36Sopenharmony_ci				len = ecc_bytes - len;
179662306a36Sopenharmony_ci				memcpy(oob, tmp_buf + writesize + oob_skip,
179762306a36Sopenharmony_ci				       len);
179862306a36Sopenharmony_ci				oob += len;
179962306a36Sopenharmony_ci			}
180062306a36Sopenharmony_ci		}
180162306a36Sopenharmony_ci	}
180262306a36Sopenharmony_ci
180362306a36Sopenharmony_ci	return 0;
180462306a36Sopenharmony_ci}
180562306a36Sopenharmony_ci
180662306a36Sopenharmony_cistatic int cadence_nand_read_oob_raw(struct nand_chip *chip,
180762306a36Sopenharmony_ci				     int page)
180862306a36Sopenharmony_ci{
180962306a36Sopenharmony_ci	return cadence_nand_read_page_raw(chip, NULL, true, page);
181062306a36Sopenharmony_ci}
181162306a36Sopenharmony_ci
181262306a36Sopenharmony_cistatic void cadence_nand_slave_dma_transfer_finished(void *data)
181362306a36Sopenharmony_ci{
181462306a36Sopenharmony_ci	struct completion *finished = data;
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_ci	complete(finished);
181762306a36Sopenharmony_ci}
181862306a36Sopenharmony_ci
181962306a36Sopenharmony_cistatic int cadence_nand_slave_dma_transfer(struct cdns_nand_ctrl *cdns_ctrl,
182062306a36Sopenharmony_ci					   void *buf,
182162306a36Sopenharmony_ci					   dma_addr_t dev_dma, size_t len,
182262306a36Sopenharmony_ci					   enum dma_data_direction dir)
182362306a36Sopenharmony_ci{
182462306a36Sopenharmony_ci	DECLARE_COMPLETION_ONSTACK(finished);
182562306a36Sopenharmony_ci	struct dma_chan *chan;
182662306a36Sopenharmony_ci	struct dma_device *dma_dev;
182762306a36Sopenharmony_ci	dma_addr_t src_dma, dst_dma, buf_dma;
182862306a36Sopenharmony_ci	struct dma_async_tx_descriptor *tx;
182962306a36Sopenharmony_ci	dma_cookie_t cookie;
183062306a36Sopenharmony_ci
183162306a36Sopenharmony_ci	chan = cdns_ctrl->dmac;
183262306a36Sopenharmony_ci	dma_dev = chan->device;
183362306a36Sopenharmony_ci
183462306a36Sopenharmony_ci	buf_dma = dma_map_single(dma_dev->dev, buf, len, dir);
183562306a36Sopenharmony_ci	if (dma_mapping_error(dma_dev->dev, buf_dma)) {
183662306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Failed to map DMA buffer\n");
183762306a36Sopenharmony_ci		goto err;
183862306a36Sopenharmony_ci	}
183962306a36Sopenharmony_ci
184062306a36Sopenharmony_ci	if (dir == DMA_FROM_DEVICE) {
184162306a36Sopenharmony_ci		src_dma = cdns_ctrl->io.dma;
184262306a36Sopenharmony_ci		dst_dma = buf_dma;
184362306a36Sopenharmony_ci	} else {
184462306a36Sopenharmony_ci		src_dma = buf_dma;
184562306a36Sopenharmony_ci		dst_dma = cdns_ctrl->io.dma;
184662306a36Sopenharmony_ci	}
184762306a36Sopenharmony_ci
184862306a36Sopenharmony_ci	tx = dmaengine_prep_dma_memcpy(cdns_ctrl->dmac, dst_dma, src_dma, len,
184962306a36Sopenharmony_ci				       DMA_CTRL_ACK | DMA_PREP_INTERRUPT);
185062306a36Sopenharmony_ci	if (!tx) {
185162306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Failed to prepare DMA memcpy\n");
185262306a36Sopenharmony_ci		goto err_unmap;
185362306a36Sopenharmony_ci	}
185462306a36Sopenharmony_ci
185562306a36Sopenharmony_ci	tx->callback = cadence_nand_slave_dma_transfer_finished;
185662306a36Sopenharmony_ci	tx->callback_param = &finished;
185762306a36Sopenharmony_ci
185862306a36Sopenharmony_ci	cookie = dmaengine_submit(tx);
185962306a36Sopenharmony_ci	if (dma_submit_error(cookie)) {
186062306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Failed to do DMA tx_submit\n");
186162306a36Sopenharmony_ci		goto err_unmap;
186262306a36Sopenharmony_ci	}
186362306a36Sopenharmony_ci
186462306a36Sopenharmony_ci	dma_async_issue_pending(cdns_ctrl->dmac);
186562306a36Sopenharmony_ci	wait_for_completion(&finished);
186662306a36Sopenharmony_ci
186762306a36Sopenharmony_ci	dma_unmap_single(cdns_ctrl->dev, buf_dma, len, dir);
186862306a36Sopenharmony_ci
186962306a36Sopenharmony_ci	return 0;
187062306a36Sopenharmony_ci
187162306a36Sopenharmony_cierr_unmap:
187262306a36Sopenharmony_ci	dma_unmap_single(cdns_ctrl->dev, buf_dma, len, dir);
187362306a36Sopenharmony_ci
187462306a36Sopenharmony_cierr:
187562306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev, "Fall back to CPU I/O\n");
187662306a36Sopenharmony_ci
187762306a36Sopenharmony_ci	return -EIO;
187862306a36Sopenharmony_ci}
187962306a36Sopenharmony_ci
188062306a36Sopenharmony_cistatic int cadence_nand_read_buf(struct cdns_nand_ctrl *cdns_ctrl,
188162306a36Sopenharmony_ci				 u8 *buf, int len)
188262306a36Sopenharmony_ci{
188362306a36Sopenharmony_ci	u8 thread_nr = 0;
188462306a36Sopenharmony_ci	u32 sdma_size;
188562306a36Sopenharmony_ci	int status;
188662306a36Sopenharmony_ci
188762306a36Sopenharmony_ci	/* Wait until slave DMA interface is ready to data transfer. */
188862306a36Sopenharmony_ci	status = cadence_nand_wait_on_sdma(cdns_ctrl, &thread_nr, &sdma_size);
188962306a36Sopenharmony_ci	if (status)
189062306a36Sopenharmony_ci		return status;
189162306a36Sopenharmony_ci
189262306a36Sopenharmony_ci	if (!cdns_ctrl->caps1->has_dma) {
189362306a36Sopenharmony_ci		u8 data_dma_width = cdns_ctrl->caps2.data_dma_width;
189462306a36Sopenharmony_ci
189562306a36Sopenharmony_ci		int len_in_words = (data_dma_width == 4) ? len >> 2 : len >> 3;
189662306a36Sopenharmony_ci
189762306a36Sopenharmony_ci		/* read alingment data */
189862306a36Sopenharmony_ci		if (data_dma_width == 4)
189962306a36Sopenharmony_ci			ioread32_rep(cdns_ctrl->io.virt, buf, len_in_words);
190062306a36Sopenharmony_ci#ifdef CONFIG_64BIT
190162306a36Sopenharmony_ci		else
190262306a36Sopenharmony_ci			readsq(cdns_ctrl->io.virt, buf, len_in_words);
190362306a36Sopenharmony_ci#endif
190462306a36Sopenharmony_ci
190562306a36Sopenharmony_ci		if (sdma_size > len) {
190662306a36Sopenharmony_ci			int read_bytes = (data_dma_width == 4) ?
190762306a36Sopenharmony_ci				len_in_words << 2 : len_in_words << 3;
190862306a36Sopenharmony_ci
190962306a36Sopenharmony_ci			/* read rest data from slave DMA interface if any */
191062306a36Sopenharmony_ci			if (data_dma_width == 4)
191162306a36Sopenharmony_ci				ioread32_rep(cdns_ctrl->io.virt,
191262306a36Sopenharmony_ci					     cdns_ctrl->buf,
191362306a36Sopenharmony_ci					     sdma_size / 4 - len_in_words);
191462306a36Sopenharmony_ci#ifdef CONFIG_64BIT
191562306a36Sopenharmony_ci			else
191662306a36Sopenharmony_ci				readsq(cdns_ctrl->io.virt, cdns_ctrl->buf,
191762306a36Sopenharmony_ci				       sdma_size / 8 - len_in_words);
191862306a36Sopenharmony_ci#endif
191962306a36Sopenharmony_ci
192062306a36Sopenharmony_ci			/* copy rest of data */
192162306a36Sopenharmony_ci			memcpy(buf + read_bytes, cdns_ctrl->buf,
192262306a36Sopenharmony_ci			       len - read_bytes);
192362306a36Sopenharmony_ci		}
192462306a36Sopenharmony_ci		return 0;
192562306a36Sopenharmony_ci	}
192662306a36Sopenharmony_ci
192762306a36Sopenharmony_ci	if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, len)) {
192862306a36Sopenharmony_ci		status = cadence_nand_slave_dma_transfer(cdns_ctrl, buf,
192962306a36Sopenharmony_ci							 cdns_ctrl->io.dma,
193062306a36Sopenharmony_ci							 len, DMA_FROM_DEVICE);
193162306a36Sopenharmony_ci		if (status == 0)
193262306a36Sopenharmony_ci			return 0;
193362306a36Sopenharmony_ci
193462306a36Sopenharmony_ci		dev_warn(cdns_ctrl->dev,
193562306a36Sopenharmony_ci			 "Slave DMA transfer failed. Try again using bounce buffer.");
193662306a36Sopenharmony_ci	}
193762306a36Sopenharmony_ci
193862306a36Sopenharmony_ci	/* If DMA transfer is not possible or failed then use bounce buffer. */
193962306a36Sopenharmony_ci	status = cadence_nand_slave_dma_transfer(cdns_ctrl, cdns_ctrl->buf,
194062306a36Sopenharmony_ci						 cdns_ctrl->io.dma,
194162306a36Sopenharmony_ci						 sdma_size, DMA_FROM_DEVICE);
194262306a36Sopenharmony_ci
194362306a36Sopenharmony_ci	if (status) {
194462306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Slave DMA transfer failed");
194562306a36Sopenharmony_ci		return status;
194662306a36Sopenharmony_ci	}
194762306a36Sopenharmony_ci
194862306a36Sopenharmony_ci	memcpy(buf, cdns_ctrl->buf, len);
194962306a36Sopenharmony_ci
195062306a36Sopenharmony_ci	return 0;
195162306a36Sopenharmony_ci}
195262306a36Sopenharmony_ci
195362306a36Sopenharmony_cistatic int cadence_nand_write_buf(struct cdns_nand_ctrl *cdns_ctrl,
195462306a36Sopenharmony_ci				  const u8 *buf, int len)
195562306a36Sopenharmony_ci{
195662306a36Sopenharmony_ci	u8 thread_nr = 0;
195762306a36Sopenharmony_ci	u32 sdma_size;
195862306a36Sopenharmony_ci	int status;
195962306a36Sopenharmony_ci
196062306a36Sopenharmony_ci	/* Wait until slave DMA interface is ready to data transfer. */
196162306a36Sopenharmony_ci	status = cadence_nand_wait_on_sdma(cdns_ctrl, &thread_nr, &sdma_size);
196262306a36Sopenharmony_ci	if (status)
196362306a36Sopenharmony_ci		return status;
196462306a36Sopenharmony_ci
196562306a36Sopenharmony_ci	if (!cdns_ctrl->caps1->has_dma) {
196662306a36Sopenharmony_ci		u8 data_dma_width = cdns_ctrl->caps2.data_dma_width;
196762306a36Sopenharmony_ci
196862306a36Sopenharmony_ci		int len_in_words = (data_dma_width == 4) ? len >> 2 : len >> 3;
196962306a36Sopenharmony_ci
197062306a36Sopenharmony_ci		if (data_dma_width == 4)
197162306a36Sopenharmony_ci			iowrite32_rep(cdns_ctrl->io.virt, buf, len_in_words);
197262306a36Sopenharmony_ci#ifdef CONFIG_64BIT
197362306a36Sopenharmony_ci		else
197462306a36Sopenharmony_ci			writesq(cdns_ctrl->io.virt, buf, len_in_words);
197562306a36Sopenharmony_ci#endif
197662306a36Sopenharmony_ci
197762306a36Sopenharmony_ci		if (sdma_size > len) {
197862306a36Sopenharmony_ci			int written_bytes = (data_dma_width == 4) ?
197962306a36Sopenharmony_ci				len_in_words << 2 : len_in_words << 3;
198062306a36Sopenharmony_ci
198162306a36Sopenharmony_ci			/* copy rest of data */
198262306a36Sopenharmony_ci			memcpy(cdns_ctrl->buf, buf + written_bytes,
198362306a36Sopenharmony_ci			       len - written_bytes);
198462306a36Sopenharmony_ci
198562306a36Sopenharmony_ci			/* write all expected by nand controller data */
198662306a36Sopenharmony_ci			if (data_dma_width == 4)
198762306a36Sopenharmony_ci				iowrite32_rep(cdns_ctrl->io.virt,
198862306a36Sopenharmony_ci					      cdns_ctrl->buf,
198962306a36Sopenharmony_ci					      sdma_size / 4 - len_in_words);
199062306a36Sopenharmony_ci#ifdef CONFIG_64BIT
199162306a36Sopenharmony_ci			else
199262306a36Sopenharmony_ci				writesq(cdns_ctrl->io.virt, cdns_ctrl->buf,
199362306a36Sopenharmony_ci					sdma_size / 8 - len_in_words);
199462306a36Sopenharmony_ci#endif
199562306a36Sopenharmony_ci		}
199662306a36Sopenharmony_ci
199762306a36Sopenharmony_ci		return 0;
199862306a36Sopenharmony_ci	}
199962306a36Sopenharmony_ci
200062306a36Sopenharmony_ci	if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, len)) {
200162306a36Sopenharmony_ci		status = cadence_nand_slave_dma_transfer(cdns_ctrl, (void *)buf,
200262306a36Sopenharmony_ci							 cdns_ctrl->io.dma,
200362306a36Sopenharmony_ci							 len, DMA_TO_DEVICE);
200462306a36Sopenharmony_ci		if (status == 0)
200562306a36Sopenharmony_ci			return 0;
200662306a36Sopenharmony_ci
200762306a36Sopenharmony_ci		dev_warn(cdns_ctrl->dev,
200862306a36Sopenharmony_ci			 "Slave DMA transfer failed. Try again using bounce buffer.");
200962306a36Sopenharmony_ci	}
201062306a36Sopenharmony_ci
201162306a36Sopenharmony_ci	/* If DMA transfer is not possible or failed then use bounce buffer. */
201262306a36Sopenharmony_ci	memcpy(cdns_ctrl->buf, buf, len);
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_ci	status = cadence_nand_slave_dma_transfer(cdns_ctrl, cdns_ctrl->buf,
201562306a36Sopenharmony_ci						 cdns_ctrl->io.dma,
201662306a36Sopenharmony_ci						 sdma_size, DMA_TO_DEVICE);
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_ci	if (status)
201962306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Slave DMA transfer failed");
202062306a36Sopenharmony_ci
202162306a36Sopenharmony_ci	return status;
202262306a36Sopenharmony_ci}
202362306a36Sopenharmony_ci
202462306a36Sopenharmony_cistatic int cadence_nand_force_byte_access(struct nand_chip *chip,
202562306a36Sopenharmony_ci					  bool force_8bit)
202662306a36Sopenharmony_ci{
202762306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
202862306a36Sopenharmony_ci
202962306a36Sopenharmony_ci	/*
203062306a36Sopenharmony_ci	 * Callers of this function do not verify if the NAND is using a 16-bit
203162306a36Sopenharmony_ci	 * an 8-bit bus for normal operations, so we need to take care of that
203262306a36Sopenharmony_ci	 * here by leaving the configuration unchanged if the NAND does not have
203362306a36Sopenharmony_ci	 * the NAND_BUSWIDTH_16 flag set.
203462306a36Sopenharmony_ci	 */
203562306a36Sopenharmony_ci	if (!(chip->options & NAND_BUSWIDTH_16))
203662306a36Sopenharmony_ci		return 0;
203762306a36Sopenharmony_ci
203862306a36Sopenharmony_ci	return cadence_nand_set_access_width16(cdns_ctrl, !force_8bit);
203962306a36Sopenharmony_ci}
204062306a36Sopenharmony_ci
204162306a36Sopenharmony_cistatic int cadence_nand_cmd_opcode(struct nand_chip *chip,
204262306a36Sopenharmony_ci				   const struct nand_subop *subop)
204362306a36Sopenharmony_ci{
204462306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
204562306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
204662306a36Sopenharmony_ci	const struct nand_op_instr *instr;
204762306a36Sopenharmony_ci	unsigned int op_id = 0;
204862306a36Sopenharmony_ci	u64 mini_ctrl_cmd = 0;
204962306a36Sopenharmony_ci	int ret;
205062306a36Sopenharmony_ci
205162306a36Sopenharmony_ci	instr = &subop->instrs[op_id];
205262306a36Sopenharmony_ci
205362306a36Sopenharmony_ci	if (instr->delay_ns > 0)
205462306a36Sopenharmony_ci		mini_ctrl_cmd |= GCMD_LAY_TWB;
205562306a36Sopenharmony_ci
205662306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INSTR,
205762306a36Sopenharmony_ci				    GCMD_LAY_INSTR_CMD);
205862306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INPUT_CMD,
205962306a36Sopenharmony_ci				    instr->ctx.cmd.opcode);
206062306a36Sopenharmony_ci
206162306a36Sopenharmony_ci	ret = cadence_nand_generic_cmd_send(cdns_ctrl,
206262306a36Sopenharmony_ci					    cdns_chip->cs[chip->cur_cs],
206362306a36Sopenharmony_ci					    mini_ctrl_cmd);
206462306a36Sopenharmony_ci	if (ret)
206562306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "send cmd %x failed\n",
206662306a36Sopenharmony_ci			instr->ctx.cmd.opcode);
206762306a36Sopenharmony_ci
206862306a36Sopenharmony_ci	return ret;
206962306a36Sopenharmony_ci}
207062306a36Sopenharmony_ci
207162306a36Sopenharmony_cistatic int cadence_nand_cmd_address(struct nand_chip *chip,
207262306a36Sopenharmony_ci				    const struct nand_subop *subop)
207362306a36Sopenharmony_ci{
207462306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
207562306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
207662306a36Sopenharmony_ci	const struct nand_op_instr *instr;
207762306a36Sopenharmony_ci	unsigned int op_id = 0;
207862306a36Sopenharmony_ci	u64 mini_ctrl_cmd = 0;
207962306a36Sopenharmony_ci	unsigned int offset, naddrs;
208062306a36Sopenharmony_ci	u64 address = 0;
208162306a36Sopenharmony_ci	const u8 *addrs;
208262306a36Sopenharmony_ci	int ret;
208362306a36Sopenharmony_ci	int i;
208462306a36Sopenharmony_ci
208562306a36Sopenharmony_ci	instr = &subop->instrs[op_id];
208662306a36Sopenharmony_ci
208762306a36Sopenharmony_ci	if (instr->delay_ns > 0)
208862306a36Sopenharmony_ci		mini_ctrl_cmd |= GCMD_LAY_TWB;
208962306a36Sopenharmony_ci
209062306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INSTR,
209162306a36Sopenharmony_ci				    GCMD_LAY_INSTR_ADDR);
209262306a36Sopenharmony_ci
209362306a36Sopenharmony_ci	offset = nand_subop_get_addr_start_off(subop, op_id);
209462306a36Sopenharmony_ci	naddrs = nand_subop_get_num_addr_cyc(subop, op_id);
209562306a36Sopenharmony_ci	addrs = &instr->ctx.addr.addrs[offset];
209662306a36Sopenharmony_ci
209762306a36Sopenharmony_ci	for (i = 0; i < naddrs; i++)
209862306a36Sopenharmony_ci		address |= (u64)addrs[i] << (8 * i);
209962306a36Sopenharmony_ci
210062306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INPUT_ADDR,
210162306a36Sopenharmony_ci				    address);
210262306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INPUT_ADDR_SIZE,
210362306a36Sopenharmony_ci				    naddrs - 1);
210462306a36Sopenharmony_ci
210562306a36Sopenharmony_ci	ret = cadence_nand_generic_cmd_send(cdns_ctrl,
210662306a36Sopenharmony_ci					    cdns_chip->cs[chip->cur_cs],
210762306a36Sopenharmony_ci					    mini_ctrl_cmd);
210862306a36Sopenharmony_ci	if (ret)
210962306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "send address %llx failed\n", address);
211062306a36Sopenharmony_ci
211162306a36Sopenharmony_ci	return ret;
211262306a36Sopenharmony_ci}
211362306a36Sopenharmony_ci
211462306a36Sopenharmony_cistatic int cadence_nand_cmd_erase(struct nand_chip *chip,
211562306a36Sopenharmony_ci				  const struct nand_subop *subop)
211662306a36Sopenharmony_ci{
211762306a36Sopenharmony_ci	unsigned int op_id;
211862306a36Sopenharmony_ci
211962306a36Sopenharmony_ci	if (subop->instrs[0].ctx.cmd.opcode == NAND_CMD_ERASE1) {
212062306a36Sopenharmony_ci		int i;
212162306a36Sopenharmony_ci		const struct nand_op_instr *instr = NULL;
212262306a36Sopenharmony_ci		unsigned int offset, naddrs;
212362306a36Sopenharmony_ci		const u8 *addrs;
212462306a36Sopenharmony_ci		u32 page = 0;
212562306a36Sopenharmony_ci
212662306a36Sopenharmony_ci		instr = &subop->instrs[1];
212762306a36Sopenharmony_ci		offset = nand_subop_get_addr_start_off(subop, 1);
212862306a36Sopenharmony_ci		naddrs = nand_subop_get_num_addr_cyc(subop, 1);
212962306a36Sopenharmony_ci		addrs = &instr->ctx.addr.addrs[offset];
213062306a36Sopenharmony_ci
213162306a36Sopenharmony_ci		for (i = 0; i < naddrs; i++)
213262306a36Sopenharmony_ci			page |= (u32)addrs[i] << (8 * i);
213362306a36Sopenharmony_ci
213462306a36Sopenharmony_ci		return cadence_nand_erase(chip, page);
213562306a36Sopenharmony_ci	}
213662306a36Sopenharmony_ci
213762306a36Sopenharmony_ci	/*
213862306a36Sopenharmony_ci	 * If it is not an erase operation then handle operation
213962306a36Sopenharmony_ci	 * by calling exec_op function.
214062306a36Sopenharmony_ci	 */
214162306a36Sopenharmony_ci	for (op_id = 0; op_id < subop->ninstrs; op_id++) {
214262306a36Sopenharmony_ci		int ret;
214362306a36Sopenharmony_ci		const struct nand_operation nand_op = {
214462306a36Sopenharmony_ci			.cs = chip->cur_cs,
214562306a36Sopenharmony_ci			.instrs =  &subop->instrs[op_id],
214662306a36Sopenharmony_ci			.ninstrs = 1};
214762306a36Sopenharmony_ci		ret = chip->controller->ops->exec_op(chip, &nand_op, false);
214862306a36Sopenharmony_ci		if (ret)
214962306a36Sopenharmony_ci			return ret;
215062306a36Sopenharmony_ci	}
215162306a36Sopenharmony_ci
215262306a36Sopenharmony_ci	return 0;
215362306a36Sopenharmony_ci}
215462306a36Sopenharmony_ci
215562306a36Sopenharmony_cistatic int cadence_nand_cmd_data(struct nand_chip *chip,
215662306a36Sopenharmony_ci				 const struct nand_subop *subop)
215762306a36Sopenharmony_ci{
215862306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
215962306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
216062306a36Sopenharmony_ci	const struct nand_op_instr *instr;
216162306a36Sopenharmony_ci	unsigned int offset, op_id = 0;
216262306a36Sopenharmony_ci	u64 mini_ctrl_cmd = 0;
216362306a36Sopenharmony_ci	int len = 0;
216462306a36Sopenharmony_ci	int ret;
216562306a36Sopenharmony_ci
216662306a36Sopenharmony_ci	instr = &subop->instrs[op_id];
216762306a36Sopenharmony_ci
216862306a36Sopenharmony_ci	if (instr->delay_ns > 0)
216962306a36Sopenharmony_ci		mini_ctrl_cmd |= GCMD_LAY_TWB;
217062306a36Sopenharmony_ci
217162306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INSTR,
217262306a36Sopenharmony_ci				    GCMD_LAY_INSTR_DATA);
217362306a36Sopenharmony_ci
217462306a36Sopenharmony_ci	if (instr->type == NAND_OP_DATA_OUT_INSTR)
217562306a36Sopenharmony_ci		mini_ctrl_cmd |= FIELD_PREP(GCMD_DIR,
217662306a36Sopenharmony_ci					    GCMD_DIR_WRITE);
217762306a36Sopenharmony_ci
217862306a36Sopenharmony_ci	len = nand_subop_get_data_len(subop, op_id);
217962306a36Sopenharmony_ci	offset = nand_subop_get_data_start_off(subop, op_id);
218062306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_SECT_CNT, 1);
218162306a36Sopenharmony_ci	mini_ctrl_cmd |= FIELD_PREP(GCMD_LAST_SIZE, len);
218262306a36Sopenharmony_ci	if (instr->ctx.data.force_8bit) {
218362306a36Sopenharmony_ci		ret = cadence_nand_force_byte_access(chip, true);
218462306a36Sopenharmony_ci		if (ret) {
218562306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev,
218662306a36Sopenharmony_ci				"cannot change byte access generic data cmd failed\n");
218762306a36Sopenharmony_ci			return ret;
218862306a36Sopenharmony_ci		}
218962306a36Sopenharmony_ci	}
219062306a36Sopenharmony_ci
219162306a36Sopenharmony_ci	ret = cadence_nand_generic_cmd_send(cdns_ctrl,
219262306a36Sopenharmony_ci					    cdns_chip->cs[chip->cur_cs],
219362306a36Sopenharmony_ci					    mini_ctrl_cmd);
219462306a36Sopenharmony_ci	if (ret) {
219562306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "send generic data cmd failed\n");
219662306a36Sopenharmony_ci		return ret;
219762306a36Sopenharmony_ci	}
219862306a36Sopenharmony_ci
219962306a36Sopenharmony_ci	if (instr->type == NAND_OP_DATA_IN_INSTR) {
220062306a36Sopenharmony_ci		void *buf = instr->ctx.data.buf.in + offset;
220162306a36Sopenharmony_ci
220262306a36Sopenharmony_ci		ret = cadence_nand_read_buf(cdns_ctrl, buf, len);
220362306a36Sopenharmony_ci	} else {
220462306a36Sopenharmony_ci		const void *buf = instr->ctx.data.buf.out + offset;
220562306a36Sopenharmony_ci
220662306a36Sopenharmony_ci		ret = cadence_nand_write_buf(cdns_ctrl, buf, len);
220762306a36Sopenharmony_ci	}
220862306a36Sopenharmony_ci
220962306a36Sopenharmony_ci	if (ret) {
221062306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "data transfer failed for generic command\n");
221162306a36Sopenharmony_ci		return ret;
221262306a36Sopenharmony_ci	}
221362306a36Sopenharmony_ci
221462306a36Sopenharmony_ci	if (instr->ctx.data.force_8bit) {
221562306a36Sopenharmony_ci		ret = cadence_nand_force_byte_access(chip, false);
221662306a36Sopenharmony_ci		if (ret) {
221762306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev,
221862306a36Sopenharmony_ci				"cannot change byte access generic data cmd failed\n");
221962306a36Sopenharmony_ci		}
222062306a36Sopenharmony_ci	}
222162306a36Sopenharmony_ci
222262306a36Sopenharmony_ci	return ret;
222362306a36Sopenharmony_ci}
222462306a36Sopenharmony_ci
222562306a36Sopenharmony_cistatic int cadence_nand_cmd_waitrdy(struct nand_chip *chip,
222662306a36Sopenharmony_ci				    const struct nand_subop *subop)
222762306a36Sopenharmony_ci{
222862306a36Sopenharmony_ci	int status;
222962306a36Sopenharmony_ci	unsigned int op_id = 0;
223062306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
223162306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
223262306a36Sopenharmony_ci	const struct nand_op_instr *instr = &subop->instrs[op_id];
223362306a36Sopenharmony_ci	u32 timeout_us = instr->ctx.waitrdy.timeout_ms * 1000;
223462306a36Sopenharmony_ci
223562306a36Sopenharmony_ci	status = cadence_nand_wait_for_value(cdns_ctrl, RBN_SETINGS,
223662306a36Sopenharmony_ci					     timeout_us,
223762306a36Sopenharmony_ci					     BIT(cdns_chip->cs[chip->cur_cs]),
223862306a36Sopenharmony_ci					     false);
223962306a36Sopenharmony_ci	return status;
224062306a36Sopenharmony_ci}
224162306a36Sopenharmony_ci
224262306a36Sopenharmony_cistatic const struct nand_op_parser cadence_nand_op_parser = NAND_OP_PARSER(
224362306a36Sopenharmony_ci	NAND_OP_PARSER_PATTERN(
224462306a36Sopenharmony_ci		cadence_nand_cmd_erase,
224562306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_CMD_ELEM(false),
224662306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_ADDR_ELEM(false, MAX_ERASE_ADDRESS_CYC),
224762306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_CMD_ELEM(false),
224862306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_WAITRDY_ELEM(false)),
224962306a36Sopenharmony_ci	NAND_OP_PARSER_PATTERN(
225062306a36Sopenharmony_ci		cadence_nand_cmd_opcode,
225162306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_CMD_ELEM(false)),
225262306a36Sopenharmony_ci	NAND_OP_PARSER_PATTERN(
225362306a36Sopenharmony_ci		cadence_nand_cmd_address,
225462306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_ADDR_ELEM(false, MAX_ADDRESS_CYC)),
225562306a36Sopenharmony_ci	NAND_OP_PARSER_PATTERN(
225662306a36Sopenharmony_ci		cadence_nand_cmd_data,
225762306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_DATA_IN_ELEM(false, MAX_DATA_SIZE)),
225862306a36Sopenharmony_ci	NAND_OP_PARSER_PATTERN(
225962306a36Sopenharmony_ci		cadence_nand_cmd_data,
226062306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_DATA_OUT_ELEM(false, MAX_DATA_SIZE)),
226162306a36Sopenharmony_ci	NAND_OP_PARSER_PATTERN(
226262306a36Sopenharmony_ci		cadence_nand_cmd_waitrdy,
226362306a36Sopenharmony_ci		NAND_OP_PARSER_PAT_WAITRDY_ELEM(false))
226462306a36Sopenharmony_ci	);
226562306a36Sopenharmony_ci
226662306a36Sopenharmony_cistatic int cadence_nand_exec_op(struct nand_chip *chip,
226762306a36Sopenharmony_ci				const struct nand_operation *op,
226862306a36Sopenharmony_ci				bool check_only)
226962306a36Sopenharmony_ci{
227062306a36Sopenharmony_ci	if (!check_only) {
227162306a36Sopenharmony_ci		int status = cadence_nand_select_target(chip);
227262306a36Sopenharmony_ci
227362306a36Sopenharmony_ci		if (status)
227462306a36Sopenharmony_ci			return status;
227562306a36Sopenharmony_ci	}
227662306a36Sopenharmony_ci
227762306a36Sopenharmony_ci	return nand_op_parser_exec_op(chip, &cadence_nand_op_parser, op,
227862306a36Sopenharmony_ci				      check_only);
227962306a36Sopenharmony_ci}
228062306a36Sopenharmony_ci
228162306a36Sopenharmony_cistatic int cadence_nand_ooblayout_free(struct mtd_info *mtd, int section,
228262306a36Sopenharmony_ci				       struct mtd_oob_region *oobregion)
228362306a36Sopenharmony_ci{
228462306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
228562306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
228662306a36Sopenharmony_ci
228762306a36Sopenharmony_ci	if (section)
228862306a36Sopenharmony_ci		return -ERANGE;
228962306a36Sopenharmony_ci
229062306a36Sopenharmony_ci	oobregion->offset = cdns_chip->bbm_len;
229162306a36Sopenharmony_ci	oobregion->length = cdns_chip->avail_oob_size
229262306a36Sopenharmony_ci		- cdns_chip->bbm_len;
229362306a36Sopenharmony_ci
229462306a36Sopenharmony_ci	return 0;
229562306a36Sopenharmony_ci}
229662306a36Sopenharmony_ci
229762306a36Sopenharmony_cistatic int cadence_nand_ooblayout_ecc(struct mtd_info *mtd, int section,
229862306a36Sopenharmony_ci				      struct mtd_oob_region *oobregion)
229962306a36Sopenharmony_ci{
230062306a36Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
230162306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
230262306a36Sopenharmony_ci
230362306a36Sopenharmony_ci	if (section)
230462306a36Sopenharmony_ci		return -ERANGE;
230562306a36Sopenharmony_ci
230662306a36Sopenharmony_ci	oobregion->offset = cdns_chip->avail_oob_size;
230762306a36Sopenharmony_ci	oobregion->length = chip->ecc.total;
230862306a36Sopenharmony_ci
230962306a36Sopenharmony_ci	return 0;
231062306a36Sopenharmony_ci}
231162306a36Sopenharmony_ci
231262306a36Sopenharmony_cistatic const struct mtd_ooblayout_ops cadence_nand_ooblayout_ops = {
231362306a36Sopenharmony_ci	.free = cadence_nand_ooblayout_free,
231462306a36Sopenharmony_ci	.ecc = cadence_nand_ooblayout_ecc,
231562306a36Sopenharmony_ci};
231662306a36Sopenharmony_ci
231762306a36Sopenharmony_cistatic int calc_cycl(u32 timing, u32 clock)
231862306a36Sopenharmony_ci{
231962306a36Sopenharmony_ci	if (timing == 0 || clock == 0)
232062306a36Sopenharmony_ci		return 0;
232162306a36Sopenharmony_ci
232262306a36Sopenharmony_ci	if ((timing % clock) > 0)
232362306a36Sopenharmony_ci		return timing / clock;
232462306a36Sopenharmony_ci	else
232562306a36Sopenharmony_ci		return timing / clock - 1;
232662306a36Sopenharmony_ci}
232762306a36Sopenharmony_ci
232862306a36Sopenharmony_ci/* Calculate max data valid window. */
232962306a36Sopenharmony_cistatic inline u32 calc_tdvw_max(u32 trp_cnt, u32 clk_period, u32 trhoh_min,
233062306a36Sopenharmony_ci				u32 board_delay_skew_min, u32 ext_mode)
233162306a36Sopenharmony_ci{
233262306a36Sopenharmony_ci	if (ext_mode == 0)
233362306a36Sopenharmony_ci		clk_period /= 2;
233462306a36Sopenharmony_ci
233562306a36Sopenharmony_ci	return (trp_cnt + 1) * clk_period + trhoh_min +
233662306a36Sopenharmony_ci		board_delay_skew_min;
233762306a36Sopenharmony_ci}
233862306a36Sopenharmony_ci
233962306a36Sopenharmony_ci/* Calculate data valid window. */
234062306a36Sopenharmony_cistatic inline u32 calc_tdvw(u32 trp_cnt, u32 clk_period, u32 trhoh_min,
234162306a36Sopenharmony_ci			    u32 trea_max, u32 ext_mode)
234262306a36Sopenharmony_ci{
234362306a36Sopenharmony_ci	if (ext_mode == 0)
234462306a36Sopenharmony_ci		clk_period /= 2;
234562306a36Sopenharmony_ci
234662306a36Sopenharmony_ci	return (trp_cnt + 1) * clk_period + trhoh_min - trea_max;
234762306a36Sopenharmony_ci}
234862306a36Sopenharmony_ci
234962306a36Sopenharmony_cistatic int
235062306a36Sopenharmony_cicadence_nand_setup_interface(struct nand_chip *chip, int chipnr,
235162306a36Sopenharmony_ci			     const struct nand_interface_config *conf)
235262306a36Sopenharmony_ci{
235362306a36Sopenharmony_ci	const struct nand_sdr_timings *sdr;
235462306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
235562306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
235662306a36Sopenharmony_ci	struct cadence_nand_timings *t = &cdns_chip->timings;
235762306a36Sopenharmony_ci	u32 reg;
235862306a36Sopenharmony_ci	u32 board_delay = cdns_ctrl->board_delay;
235962306a36Sopenharmony_ci	u32 clk_period = DIV_ROUND_DOWN_ULL(1000000000000ULL,
236062306a36Sopenharmony_ci					    cdns_ctrl->nf_clk_rate);
236162306a36Sopenharmony_ci	u32 tceh_cnt, tcs_cnt, tadl_cnt, tccs_cnt;
236262306a36Sopenharmony_ci	u32 tfeat_cnt, trhz_cnt, tvdly_cnt;
236362306a36Sopenharmony_ci	u32 trhw_cnt, twb_cnt, twh_cnt = 0, twhr_cnt;
236462306a36Sopenharmony_ci	u32 twp_cnt = 0, trp_cnt = 0, trh_cnt = 0;
236562306a36Sopenharmony_ci	u32 if_skew = cdns_ctrl->caps1->if_skew;
236662306a36Sopenharmony_ci	u32 board_delay_skew_min = board_delay - if_skew;
236762306a36Sopenharmony_ci	u32 board_delay_skew_max = board_delay + if_skew;
236862306a36Sopenharmony_ci	u32 dqs_sampl_res, phony_dqs_mod;
236962306a36Sopenharmony_ci	u32 tdvw, tdvw_min, tdvw_max;
237062306a36Sopenharmony_ci	u32 ext_rd_mode, ext_wr_mode;
237162306a36Sopenharmony_ci	u32 dll_phy_dqs_timing = 0, phony_dqs_timing = 0, rd_del_sel = 0;
237262306a36Sopenharmony_ci	u32 sampling_point;
237362306a36Sopenharmony_ci
237462306a36Sopenharmony_ci	sdr = nand_get_sdr_timings(conf);
237562306a36Sopenharmony_ci	if (IS_ERR(sdr))
237662306a36Sopenharmony_ci		return PTR_ERR(sdr);
237762306a36Sopenharmony_ci
237862306a36Sopenharmony_ci	memset(t, 0, sizeof(*t));
237962306a36Sopenharmony_ci	/* Sampling point calculation. */
238062306a36Sopenharmony_ci
238162306a36Sopenharmony_ci	if (cdns_ctrl->caps2.is_phy_type_dll)
238262306a36Sopenharmony_ci		phony_dqs_mod = 2;
238362306a36Sopenharmony_ci	else
238462306a36Sopenharmony_ci		phony_dqs_mod = 1;
238562306a36Sopenharmony_ci
238662306a36Sopenharmony_ci	dqs_sampl_res = clk_period / phony_dqs_mod;
238762306a36Sopenharmony_ci
238862306a36Sopenharmony_ci	tdvw_min = sdr->tREA_max + board_delay_skew_max;
238962306a36Sopenharmony_ci	/*
239062306a36Sopenharmony_ci	 * The idea of those calculation is to get the optimum value
239162306a36Sopenharmony_ci	 * for tRP and tRH timings. If it is NOT possible to sample data
239262306a36Sopenharmony_ci	 * with optimal tRP/tRH settings, the parameters will be extended.
239362306a36Sopenharmony_ci	 * If clk_period is 50ns (the lowest value) this condition is met
239462306a36Sopenharmony_ci	 * for SDR timing modes 1, 2, 3, 4 and 5.
239562306a36Sopenharmony_ci	 * If clk_period is 20ns the condition is met only for SDR timing
239662306a36Sopenharmony_ci	 * mode 5.
239762306a36Sopenharmony_ci	 */
239862306a36Sopenharmony_ci	if (sdr->tRC_min <= clk_period &&
239962306a36Sopenharmony_ci	    sdr->tRP_min <= (clk_period / 2) &&
240062306a36Sopenharmony_ci	    sdr->tREH_min <= (clk_period / 2)) {
240162306a36Sopenharmony_ci		/* Performance mode. */
240262306a36Sopenharmony_ci		ext_rd_mode = 0;
240362306a36Sopenharmony_ci		tdvw = calc_tdvw(trp_cnt, clk_period, sdr->tRHOH_min,
240462306a36Sopenharmony_ci				 sdr->tREA_max, ext_rd_mode);
240562306a36Sopenharmony_ci		tdvw_max = calc_tdvw_max(trp_cnt, clk_period, sdr->tRHOH_min,
240662306a36Sopenharmony_ci					 board_delay_skew_min,
240762306a36Sopenharmony_ci					 ext_rd_mode);
240862306a36Sopenharmony_ci		/*
240962306a36Sopenharmony_ci		 * Check if data valid window and sampling point can be found
241062306a36Sopenharmony_ci		 * and is not on the edge (ie. we have hold margin).
241162306a36Sopenharmony_ci		 * If not extend the tRP timings.
241262306a36Sopenharmony_ci		 */
241362306a36Sopenharmony_ci		if (tdvw > 0) {
241462306a36Sopenharmony_ci			if (tdvw_max <= tdvw_min ||
241562306a36Sopenharmony_ci			    (tdvw_max % dqs_sampl_res) == 0) {
241662306a36Sopenharmony_ci				/*
241762306a36Sopenharmony_ci				 * No valid sampling point so the RE pulse need
241862306a36Sopenharmony_ci				 * to be widen widening by half clock cycle.
241962306a36Sopenharmony_ci				 */
242062306a36Sopenharmony_ci				ext_rd_mode = 1;
242162306a36Sopenharmony_ci			}
242262306a36Sopenharmony_ci		} else {
242362306a36Sopenharmony_ci			/*
242462306a36Sopenharmony_ci			 * There is no valid window
242562306a36Sopenharmony_ci			 * to be able to sample data the tRP need to be widen.
242662306a36Sopenharmony_ci			 * Very safe calculations are performed here.
242762306a36Sopenharmony_ci			 */
242862306a36Sopenharmony_ci			trp_cnt = (sdr->tREA_max + board_delay_skew_max
242962306a36Sopenharmony_ci				   + dqs_sampl_res) / clk_period;
243062306a36Sopenharmony_ci			ext_rd_mode = 1;
243162306a36Sopenharmony_ci		}
243262306a36Sopenharmony_ci
243362306a36Sopenharmony_ci	} else {
243462306a36Sopenharmony_ci		/* Extended read mode. */
243562306a36Sopenharmony_ci		u32 trh;
243662306a36Sopenharmony_ci
243762306a36Sopenharmony_ci		ext_rd_mode = 1;
243862306a36Sopenharmony_ci		trp_cnt = calc_cycl(sdr->tRP_min, clk_period);
243962306a36Sopenharmony_ci		trh = sdr->tRC_min - ((trp_cnt + 1) * clk_period);
244062306a36Sopenharmony_ci		if (sdr->tREH_min >= trh)
244162306a36Sopenharmony_ci			trh_cnt = calc_cycl(sdr->tREH_min, clk_period);
244262306a36Sopenharmony_ci		else
244362306a36Sopenharmony_ci			trh_cnt = calc_cycl(trh, clk_period);
244462306a36Sopenharmony_ci
244562306a36Sopenharmony_ci		tdvw = calc_tdvw(trp_cnt, clk_period, sdr->tRHOH_min,
244662306a36Sopenharmony_ci				 sdr->tREA_max, ext_rd_mode);
244762306a36Sopenharmony_ci		/*
244862306a36Sopenharmony_ci		 * Check if data valid window and sampling point can be found
244962306a36Sopenharmony_ci		 * or if it is at the edge check if previous is valid
245062306a36Sopenharmony_ci		 * - if not extend the tRP timings.
245162306a36Sopenharmony_ci		 */
245262306a36Sopenharmony_ci		if (tdvw > 0) {
245362306a36Sopenharmony_ci			tdvw_max = calc_tdvw_max(trp_cnt, clk_period,
245462306a36Sopenharmony_ci						 sdr->tRHOH_min,
245562306a36Sopenharmony_ci						 board_delay_skew_min,
245662306a36Sopenharmony_ci						 ext_rd_mode);
245762306a36Sopenharmony_ci
245862306a36Sopenharmony_ci			if ((((tdvw_max / dqs_sampl_res)
245962306a36Sopenharmony_ci			      * dqs_sampl_res) <= tdvw_min) ||
246062306a36Sopenharmony_ci			    (((tdvw_max % dqs_sampl_res) == 0) &&
246162306a36Sopenharmony_ci			     (((tdvw_max / dqs_sampl_res - 1)
246262306a36Sopenharmony_ci			       * dqs_sampl_res) <= tdvw_min))) {
246362306a36Sopenharmony_ci				/*
246462306a36Sopenharmony_ci				 * Data valid window width is lower than
246562306a36Sopenharmony_ci				 * sampling resolution and do not hit any
246662306a36Sopenharmony_ci				 * sampling point to be sure the sampling point
246762306a36Sopenharmony_ci				 * will be found the RE low pulse width will be
246862306a36Sopenharmony_ci				 *  extended by one clock cycle.
246962306a36Sopenharmony_ci				 */
247062306a36Sopenharmony_ci				trp_cnt = trp_cnt + 1;
247162306a36Sopenharmony_ci			}
247262306a36Sopenharmony_ci		} else {
247362306a36Sopenharmony_ci			/*
247462306a36Sopenharmony_ci			 * There is no valid window to be able to sample data.
247562306a36Sopenharmony_ci			 * The tRP need to be widen.
247662306a36Sopenharmony_ci			 * Very safe calculations are performed here.
247762306a36Sopenharmony_ci			 */
247862306a36Sopenharmony_ci			trp_cnt = (sdr->tREA_max + board_delay_skew_max
247962306a36Sopenharmony_ci				   + dqs_sampl_res) / clk_period;
248062306a36Sopenharmony_ci		}
248162306a36Sopenharmony_ci	}
248262306a36Sopenharmony_ci
248362306a36Sopenharmony_ci	tdvw_max = calc_tdvw_max(trp_cnt, clk_period,
248462306a36Sopenharmony_ci				 sdr->tRHOH_min,
248562306a36Sopenharmony_ci				 board_delay_skew_min, ext_rd_mode);
248662306a36Sopenharmony_ci
248762306a36Sopenharmony_ci	if (sdr->tWC_min <= clk_period &&
248862306a36Sopenharmony_ci	    (sdr->tWP_min + if_skew) <= (clk_period / 2) &&
248962306a36Sopenharmony_ci	    (sdr->tWH_min + if_skew) <= (clk_period / 2)) {
249062306a36Sopenharmony_ci		ext_wr_mode = 0;
249162306a36Sopenharmony_ci	} else {
249262306a36Sopenharmony_ci		u32 twh;
249362306a36Sopenharmony_ci
249462306a36Sopenharmony_ci		ext_wr_mode = 1;
249562306a36Sopenharmony_ci		twp_cnt = calc_cycl(sdr->tWP_min + if_skew, clk_period);
249662306a36Sopenharmony_ci		if ((twp_cnt + 1) * clk_period < (sdr->tALS_min + if_skew))
249762306a36Sopenharmony_ci			twp_cnt = calc_cycl(sdr->tALS_min + if_skew,
249862306a36Sopenharmony_ci					    clk_period);
249962306a36Sopenharmony_ci
250062306a36Sopenharmony_ci		twh = (sdr->tWC_min - (twp_cnt + 1) * clk_period);
250162306a36Sopenharmony_ci		if (sdr->tWH_min >= twh)
250262306a36Sopenharmony_ci			twh = sdr->tWH_min;
250362306a36Sopenharmony_ci
250462306a36Sopenharmony_ci		twh_cnt = calc_cycl(twh + if_skew, clk_period);
250562306a36Sopenharmony_ci	}
250662306a36Sopenharmony_ci
250762306a36Sopenharmony_ci	reg = FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TRH, trh_cnt);
250862306a36Sopenharmony_ci	reg |= FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TRP, trp_cnt);
250962306a36Sopenharmony_ci	reg |= FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TWH, twh_cnt);
251062306a36Sopenharmony_ci	reg |= FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TWP, twp_cnt);
251162306a36Sopenharmony_ci	t->async_toggle_timings = reg;
251262306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev, "ASYNC_TOGGLE_TIMINGS_SDR\t%x\n", reg);
251362306a36Sopenharmony_ci
251462306a36Sopenharmony_ci	tadl_cnt = calc_cycl((sdr->tADL_min + if_skew), clk_period);
251562306a36Sopenharmony_ci	tccs_cnt = calc_cycl((sdr->tCCS_min + if_skew), clk_period);
251662306a36Sopenharmony_ci	twhr_cnt = calc_cycl((sdr->tWHR_min + if_skew), clk_period);
251762306a36Sopenharmony_ci	trhw_cnt = calc_cycl((sdr->tRHW_min + if_skew), clk_period);
251862306a36Sopenharmony_ci	reg = FIELD_PREP(TIMINGS0_TADL, tadl_cnt);
251962306a36Sopenharmony_ci
252062306a36Sopenharmony_ci	/*
252162306a36Sopenharmony_ci	 * If timing exceeds delay field in timing register
252262306a36Sopenharmony_ci	 * then use maximum value.
252362306a36Sopenharmony_ci	 */
252462306a36Sopenharmony_ci	if (FIELD_FIT(TIMINGS0_TCCS, tccs_cnt))
252562306a36Sopenharmony_ci		reg |= FIELD_PREP(TIMINGS0_TCCS, tccs_cnt);
252662306a36Sopenharmony_ci	else
252762306a36Sopenharmony_ci		reg |= TIMINGS0_TCCS;
252862306a36Sopenharmony_ci
252962306a36Sopenharmony_ci	reg |= FIELD_PREP(TIMINGS0_TWHR, twhr_cnt);
253062306a36Sopenharmony_ci	reg |= FIELD_PREP(TIMINGS0_TRHW, trhw_cnt);
253162306a36Sopenharmony_ci	t->timings0 = reg;
253262306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev, "TIMINGS0_SDR\t%x\n", reg);
253362306a36Sopenharmony_ci
253462306a36Sopenharmony_ci	/* The following is related to single signal so skew is not needed. */
253562306a36Sopenharmony_ci	trhz_cnt = calc_cycl(sdr->tRHZ_max, clk_period);
253662306a36Sopenharmony_ci	trhz_cnt = trhz_cnt + 1;
253762306a36Sopenharmony_ci	twb_cnt = calc_cycl((sdr->tWB_max + board_delay), clk_period);
253862306a36Sopenharmony_ci	/*
253962306a36Sopenharmony_ci	 * Because of the two stage syncflop the value must be increased by 3
254062306a36Sopenharmony_ci	 * first value is related with sync, second value is related
254162306a36Sopenharmony_ci	 * with output if delay.
254262306a36Sopenharmony_ci	 */
254362306a36Sopenharmony_ci	twb_cnt = twb_cnt + 3 + 5;
254462306a36Sopenharmony_ci	/*
254562306a36Sopenharmony_ci	 * The following is related to the we edge of the random data input
254662306a36Sopenharmony_ci	 * sequence so skew is not needed.
254762306a36Sopenharmony_ci	 */
254862306a36Sopenharmony_ci	tvdly_cnt = calc_cycl(500000 + if_skew, clk_period);
254962306a36Sopenharmony_ci	reg = FIELD_PREP(TIMINGS1_TRHZ, trhz_cnt);
255062306a36Sopenharmony_ci	reg |= FIELD_PREP(TIMINGS1_TWB, twb_cnt);
255162306a36Sopenharmony_ci	reg |= FIELD_PREP(TIMINGS1_TVDLY, tvdly_cnt);
255262306a36Sopenharmony_ci	t->timings1 = reg;
255362306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev, "TIMINGS1_SDR\t%x\n", reg);
255462306a36Sopenharmony_ci
255562306a36Sopenharmony_ci	tfeat_cnt = calc_cycl(sdr->tFEAT_max, clk_period);
255662306a36Sopenharmony_ci	if (tfeat_cnt < twb_cnt)
255762306a36Sopenharmony_ci		tfeat_cnt = twb_cnt;
255862306a36Sopenharmony_ci
255962306a36Sopenharmony_ci	tceh_cnt = calc_cycl(sdr->tCEH_min, clk_period);
256062306a36Sopenharmony_ci	tcs_cnt = calc_cycl((sdr->tCS_min + if_skew), clk_period);
256162306a36Sopenharmony_ci
256262306a36Sopenharmony_ci	reg = FIELD_PREP(TIMINGS2_TFEAT, tfeat_cnt);
256362306a36Sopenharmony_ci	reg |= FIELD_PREP(TIMINGS2_CS_HOLD_TIME, tceh_cnt);
256462306a36Sopenharmony_ci	reg |= FIELD_PREP(TIMINGS2_CS_SETUP_TIME, tcs_cnt);
256562306a36Sopenharmony_ci	t->timings2 = reg;
256662306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev, "TIMINGS2_SDR\t%x\n", reg);
256762306a36Sopenharmony_ci
256862306a36Sopenharmony_ci	if (cdns_ctrl->caps2.is_phy_type_dll) {
256962306a36Sopenharmony_ci		reg = DLL_PHY_CTRL_DLL_RST_N;
257062306a36Sopenharmony_ci		if (ext_wr_mode)
257162306a36Sopenharmony_ci			reg |= DLL_PHY_CTRL_EXTENDED_WR_MODE;
257262306a36Sopenharmony_ci		if (ext_rd_mode)
257362306a36Sopenharmony_ci			reg |= DLL_PHY_CTRL_EXTENDED_RD_MODE;
257462306a36Sopenharmony_ci
257562306a36Sopenharmony_ci		reg |= FIELD_PREP(DLL_PHY_CTRL_RS_HIGH_WAIT_CNT, 7);
257662306a36Sopenharmony_ci		reg |= FIELD_PREP(DLL_PHY_CTRL_RS_IDLE_CNT, 7);
257762306a36Sopenharmony_ci		t->dll_phy_ctrl = reg;
257862306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "DLL_PHY_CTRL_SDR\t%x\n", reg);
257962306a36Sopenharmony_ci	}
258062306a36Sopenharmony_ci
258162306a36Sopenharmony_ci	/* Sampling point calculation. */
258262306a36Sopenharmony_ci	if ((tdvw_max % dqs_sampl_res) > 0)
258362306a36Sopenharmony_ci		sampling_point = tdvw_max / dqs_sampl_res;
258462306a36Sopenharmony_ci	else
258562306a36Sopenharmony_ci		sampling_point = (tdvw_max / dqs_sampl_res - 1);
258662306a36Sopenharmony_ci
258762306a36Sopenharmony_ci	if (sampling_point * dqs_sampl_res > tdvw_min) {
258862306a36Sopenharmony_ci		dll_phy_dqs_timing =
258962306a36Sopenharmony_ci			FIELD_PREP(PHY_DQS_TIMING_DQS_SEL_OE_END, 4);
259062306a36Sopenharmony_ci		dll_phy_dqs_timing |= PHY_DQS_TIMING_USE_PHONY_DQS;
259162306a36Sopenharmony_ci		phony_dqs_timing = sampling_point / phony_dqs_mod;
259262306a36Sopenharmony_ci
259362306a36Sopenharmony_ci		if ((sampling_point % 2) > 0) {
259462306a36Sopenharmony_ci			dll_phy_dqs_timing |= PHY_DQS_TIMING_PHONY_DQS_SEL;
259562306a36Sopenharmony_ci			if ((tdvw_max % dqs_sampl_res) == 0)
259662306a36Sopenharmony_ci				/*
259762306a36Sopenharmony_ci				 * Calculation for sampling point at the edge
259862306a36Sopenharmony_ci				 * of data and being odd number.
259962306a36Sopenharmony_ci				 */
260062306a36Sopenharmony_ci				phony_dqs_timing = (tdvw_max / dqs_sampl_res)
260162306a36Sopenharmony_ci					/ phony_dqs_mod - 1;
260262306a36Sopenharmony_ci
260362306a36Sopenharmony_ci			if (!cdns_ctrl->caps2.is_phy_type_dll)
260462306a36Sopenharmony_ci				phony_dqs_timing--;
260562306a36Sopenharmony_ci
260662306a36Sopenharmony_ci		} else {
260762306a36Sopenharmony_ci			phony_dqs_timing--;
260862306a36Sopenharmony_ci		}
260962306a36Sopenharmony_ci		rd_del_sel = phony_dqs_timing + 3;
261062306a36Sopenharmony_ci	} else {
261162306a36Sopenharmony_ci		dev_warn(cdns_ctrl->dev,
261262306a36Sopenharmony_ci			 "ERROR : cannot find valid sampling point\n");
261362306a36Sopenharmony_ci	}
261462306a36Sopenharmony_ci
261562306a36Sopenharmony_ci	reg = FIELD_PREP(PHY_CTRL_PHONY_DQS, phony_dqs_timing);
261662306a36Sopenharmony_ci	if (cdns_ctrl->caps2.is_phy_type_dll)
261762306a36Sopenharmony_ci		reg  |= PHY_CTRL_SDR_DQS;
261862306a36Sopenharmony_ci	t->phy_ctrl = reg;
261962306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev, "PHY_CTRL_REG_SDR\t%x\n", reg);
262062306a36Sopenharmony_ci
262162306a36Sopenharmony_ci	if (cdns_ctrl->caps2.is_phy_type_dll) {
262262306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "PHY_TSEL_REG_SDR\t%x\n", 0);
262362306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "PHY_DQ_TIMING_REG_SDR\t%x\n", 2);
262462306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "PHY_DQS_TIMING_REG_SDR\t%x\n",
262562306a36Sopenharmony_ci			dll_phy_dqs_timing);
262662306a36Sopenharmony_ci		t->phy_dqs_timing = dll_phy_dqs_timing;
262762306a36Sopenharmony_ci
262862306a36Sopenharmony_ci		reg = FIELD_PREP(PHY_GATE_LPBK_CTRL_RDS, rd_del_sel);
262962306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "PHY_GATE_LPBK_CTRL_REG_SDR\t%x\n",
263062306a36Sopenharmony_ci			reg);
263162306a36Sopenharmony_ci		t->phy_gate_lpbk_ctrl = reg;
263262306a36Sopenharmony_ci
263362306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "PHY_DLL_MASTER_CTRL_REG_SDR\t%lx\n",
263462306a36Sopenharmony_ci			PHY_DLL_MASTER_CTRL_BYPASS_MODE);
263562306a36Sopenharmony_ci		dev_dbg(cdns_ctrl->dev, "PHY_DLL_SLAVE_CTRL_REG_SDR\t%x\n", 0);
263662306a36Sopenharmony_ci	}
263762306a36Sopenharmony_ci
263862306a36Sopenharmony_ci	return 0;
263962306a36Sopenharmony_ci}
264062306a36Sopenharmony_ci
264162306a36Sopenharmony_cistatic int cadence_nand_attach_chip(struct nand_chip *chip)
264262306a36Sopenharmony_ci{
264362306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller);
264462306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip);
264562306a36Sopenharmony_ci	u32 ecc_size;
264662306a36Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
264762306a36Sopenharmony_ci	int ret;
264862306a36Sopenharmony_ci
264962306a36Sopenharmony_ci	if (chip->options & NAND_BUSWIDTH_16) {
265062306a36Sopenharmony_ci		ret = cadence_nand_set_access_width16(cdns_ctrl, true);
265162306a36Sopenharmony_ci		if (ret)
265262306a36Sopenharmony_ci			return ret;
265362306a36Sopenharmony_ci	}
265462306a36Sopenharmony_ci
265562306a36Sopenharmony_ci	chip->bbt_options |= NAND_BBT_USE_FLASH;
265662306a36Sopenharmony_ci	chip->bbt_options |= NAND_BBT_NO_OOB;
265762306a36Sopenharmony_ci	chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
265862306a36Sopenharmony_ci
265962306a36Sopenharmony_ci	chip->options |= NAND_NO_SUBPAGE_WRITE;
266062306a36Sopenharmony_ci
266162306a36Sopenharmony_ci	cdns_chip->bbm_offs = chip->badblockpos;
266262306a36Sopenharmony_ci	cdns_chip->bbm_offs &= ~0x01;
266362306a36Sopenharmony_ci	/* this value should be even number */
266462306a36Sopenharmony_ci	cdns_chip->bbm_len = 2;
266562306a36Sopenharmony_ci
266662306a36Sopenharmony_ci	ret = nand_ecc_choose_conf(chip,
266762306a36Sopenharmony_ci				   &cdns_ctrl->ecc_caps,
266862306a36Sopenharmony_ci				   mtd->oobsize - cdns_chip->bbm_len);
266962306a36Sopenharmony_ci	if (ret) {
267062306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "ECC configuration failed\n");
267162306a36Sopenharmony_ci		return ret;
267262306a36Sopenharmony_ci	}
267362306a36Sopenharmony_ci
267462306a36Sopenharmony_ci	dev_dbg(cdns_ctrl->dev,
267562306a36Sopenharmony_ci		"chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
267662306a36Sopenharmony_ci		chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
267762306a36Sopenharmony_ci
267862306a36Sopenharmony_ci	/* Error correction configuration. */
267962306a36Sopenharmony_ci	cdns_chip->sector_size = chip->ecc.size;
268062306a36Sopenharmony_ci	cdns_chip->sector_count = mtd->writesize / cdns_chip->sector_size;
268162306a36Sopenharmony_ci	ecc_size = cdns_chip->sector_count * chip->ecc.bytes;
268262306a36Sopenharmony_ci
268362306a36Sopenharmony_ci	cdns_chip->avail_oob_size = mtd->oobsize - ecc_size;
268462306a36Sopenharmony_ci
268562306a36Sopenharmony_ci	if (cdns_chip->avail_oob_size > cdns_ctrl->bch_metadata_size)
268662306a36Sopenharmony_ci		cdns_chip->avail_oob_size = cdns_ctrl->bch_metadata_size;
268762306a36Sopenharmony_ci
268862306a36Sopenharmony_ci	if ((cdns_chip->avail_oob_size + cdns_chip->bbm_len + ecc_size)
268962306a36Sopenharmony_ci	    > mtd->oobsize)
269062306a36Sopenharmony_ci		cdns_chip->avail_oob_size -= 4;
269162306a36Sopenharmony_ci
269262306a36Sopenharmony_ci	ret = cadence_nand_get_ecc_strength_idx(cdns_ctrl, chip->ecc.strength);
269362306a36Sopenharmony_ci	if (ret < 0)
269462306a36Sopenharmony_ci		return -EINVAL;
269562306a36Sopenharmony_ci
269662306a36Sopenharmony_ci	cdns_chip->corr_str_idx = (u8)ret;
269762306a36Sopenharmony_ci
269862306a36Sopenharmony_ci	if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS,
269962306a36Sopenharmony_ci					1000000,
270062306a36Sopenharmony_ci					CTRL_STATUS_CTRL_BUSY, true))
270162306a36Sopenharmony_ci		return -ETIMEDOUT;
270262306a36Sopenharmony_ci
270362306a36Sopenharmony_ci	cadence_nand_set_ecc_strength(cdns_ctrl,
270462306a36Sopenharmony_ci				      cdns_chip->corr_str_idx);
270562306a36Sopenharmony_ci
270662306a36Sopenharmony_ci	cadence_nand_set_erase_detection(cdns_ctrl, true,
270762306a36Sopenharmony_ci					 chip->ecc.strength);
270862306a36Sopenharmony_ci
270962306a36Sopenharmony_ci	/* Override the default read operations. */
271062306a36Sopenharmony_ci	chip->ecc.read_page = cadence_nand_read_page;
271162306a36Sopenharmony_ci	chip->ecc.read_page_raw = cadence_nand_read_page_raw;
271262306a36Sopenharmony_ci	chip->ecc.write_page = cadence_nand_write_page;
271362306a36Sopenharmony_ci	chip->ecc.write_page_raw = cadence_nand_write_page_raw;
271462306a36Sopenharmony_ci	chip->ecc.read_oob = cadence_nand_read_oob;
271562306a36Sopenharmony_ci	chip->ecc.write_oob = cadence_nand_write_oob;
271662306a36Sopenharmony_ci	chip->ecc.read_oob_raw = cadence_nand_read_oob_raw;
271762306a36Sopenharmony_ci	chip->ecc.write_oob_raw = cadence_nand_write_oob_raw;
271862306a36Sopenharmony_ci
271962306a36Sopenharmony_ci	if ((mtd->writesize + mtd->oobsize) > cdns_ctrl->buf_size)
272062306a36Sopenharmony_ci		cdns_ctrl->buf_size = mtd->writesize + mtd->oobsize;
272162306a36Sopenharmony_ci
272262306a36Sopenharmony_ci	/* Is 32-bit DMA supported? */
272362306a36Sopenharmony_ci	ret = dma_set_mask(cdns_ctrl->dev, DMA_BIT_MASK(32));
272462306a36Sopenharmony_ci	if (ret) {
272562306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "no usable DMA configuration\n");
272662306a36Sopenharmony_ci		return ret;
272762306a36Sopenharmony_ci	}
272862306a36Sopenharmony_ci
272962306a36Sopenharmony_ci	mtd_set_ooblayout(mtd, &cadence_nand_ooblayout_ops);
273062306a36Sopenharmony_ci
273162306a36Sopenharmony_ci	return 0;
273262306a36Sopenharmony_ci}
273362306a36Sopenharmony_ci
273462306a36Sopenharmony_cistatic const struct nand_controller_ops cadence_nand_controller_ops = {
273562306a36Sopenharmony_ci	.attach_chip = cadence_nand_attach_chip,
273662306a36Sopenharmony_ci	.exec_op = cadence_nand_exec_op,
273762306a36Sopenharmony_ci	.setup_interface = cadence_nand_setup_interface,
273862306a36Sopenharmony_ci};
273962306a36Sopenharmony_ci
274062306a36Sopenharmony_cistatic int cadence_nand_chip_init(struct cdns_nand_ctrl *cdns_ctrl,
274162306a36Sopenharmony_ci				  struct device_node *np)
274262306a36Sopenharmony_ci{
274362306a36Sopenharmony_ci	struct cdns_nand_chip *cdns_chip;
274462306a36Sopenharmony_ci	struct mtd_info *mtd;
274562306a36Sopenharmony_ci	struct nand_chip *chip;
274662306a36Sopenharmony_ci	int nsels, ret, i;
274762306a36Sopenharmony_ci	u32 cs;
274862306a36Sopenharmony_ci
274962306a36Sopenharmony_ci	nsels = of_property_count_elems_of_size(np, "reg", sizeof(u32));
275062306a36Sopenharmony_ci	if (nsels <= 0) {
275162306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "missing/invalid reg property\n");
275262306a36Sopenharmony_ci		return -EINVAL;
275362306a36Sopenharmony_ci	}
275462306a36Sopenharmony_ci
275562306a36Sopenharmony_ci	/* Allocate the nand chip structure. */
275662306a36Sopenharmony_ci	cdns_chip = devm_kzalloc(cdns_ctrl->dev, sizeof(*cdns_chip) +
275762306a36Sopenharmony_ci				 (nsels * sizeof(u8)),
275862306a36Sopenharmony_ci				 GFP_KERNEL);
275962306a36Sopenharmony_ci	if (!cdns_chip) {
276062306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "could not allocate chip structure\n");
276162306a36Sopenharmony_ci		return -ENOMEM;
276262306a36Sopenharmony_ci	}
276362306a36Sopenharmony_ci
276462306a36Sopenharmony_ci	cdns_chip->nsels = nsels;
276562306a36Sopenharmony_ci
276662306a36Sopenharmony_ci	for (i = 0; i < nsels; i++) {
276762306a36Sopenharmony_ci		/* Retrieve CS id. */
276862306a36Sopenharmony_ci		ret = of_property_read_u32_index(np, "reg", i, &cs);
276962306a36Sopenharmony_ci		if (ret) {
277062306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev,
277162306a36Sopenharmony_ci				"could not retrieve reg property: %d\n",
277262306a36Sopenharmony_ci				ret);
277362306a36Sopenharmony_ci			return ret;
277462306a36Sopenharmony_ci		}
277562306a36Sopenharmony_ci
277662306a36Sopenharmony_ci		if (cs >= cdns_ctrl->caps2.max_banks) {
277762306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev,
277862306a36Sopenharmony_ci				"invalid reg value: %u (max CS = %d)\n",
277962306a36Sopenharmony_ci				cs, cdns_ctrl->caps2.max_banks);
278062306a36Sopenharmony_ci			return -EINVAL;
278162306a36Sopenharmony_ci		}
278262306a36Sopenharmony_ci
278362306a36Sopenharmony_ci		if (test_and_set_bit(cs, &cdns_ctrl->assigned_cs)) {
278462306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev,
278562306a36Sopenharmony_ci				"CS %d already assigned\n", cs);
278662306a36Sopenharmony_ci			return -EINVAL;
278762306a36Sopenharmony_ci		}
278862306a36Sopenharmony_ci
278962306a36Sopenharmony_ci		cdns_chip->cs[i] = cs;
279062306a36Sopenharmony_ci	}
279162306a36Sopenharmony_ci
279262306a36Sopenharmony_ci	chip = &cdns_chip->chip;
279362306a36Sopenharmony_ci	chip->controller = &cdns_ctrl->controller;
279462306a36Sopenharmony_ci	nand_set_flash_node(chip, np);
279562306a36Sopenharmony_ci
279662306a36Sopenharmony_ci	mtd = nand_to_mtd(chip);
279762306a36Sopenharmony_ci	mtd->dev.parent = cdns_ctrl->dev;
279862306a36Sopenharmony_ci
279962306a36Sopenharmony_ci	/*
280062306a36Sopenharmony_ci	 * Default to HW ECC engine mode. If the nand-ecc-mode property is given
280162306a36Sopenharmony_ci	 * in the DT node, this entry will be overwritten in nand_scan_ident().
280262306a36Sopenharmony_ci	 */
280362306a36Sopenharmony_ci	chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
280462306a36Sopenharmony_ci
280562306a36Sopenharmony_ci	ret = nand_scan(chip, cdns_chip->nsels);
280662306a36Sopenharmony_ci	if (ret) {
280762306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "could not scan the nand chip\n");
280862306a36Sopenharmony_ci		return ret;
280962306a36Sopenharmony_ci	}
281062306a36Sopenharmony_ci
281162306a36Sopenharmony_ci	ret = mtd_device_register(mtd, NULL, 0);
281262306a36Sopenharmony_ci	if (ret) {
281362306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
281462306a36Sopenharmony_ci			"failed to register mtd device: %d\n", ret);
281562306a36Sopenharmony_ci		nand_cleanup(chip);
281662306a36Sopenharmony_ci		return ret;
281762306a36Sopenharmony_ci	}
281862306a36Sopenharmony_ci
281962306a36Sopenharmony_ci	list_add_tail(&cdns_chip->node, &cdns_ctrl->chips);
282062306a36Sopenharmony_ci
282162306a36Sopenharmony_ci	return 0;
282262306a36Sopenharmony_ci}
282362306a36Sopenharmony_ci
282462306a36Sopenharmony_cistatic void cadence_nand_chips_cleanup(struct cdns_nand_ctrl *cdns_ctrl)
282562306a36Sopenharmony_ci{
282662306a36Sopenharmony_ci	struct cdns_nand_chip *entry, *temp;
282762306a36Sopenharmony_ci	struct nand_chip *chip;
282862306a36Sopenharmony_ci	int ret;
282962306a36Sopenharmony_ci
283062306a36Sopenharmony_ci	list_for_each_entry_safe(entry, temp, &cdns_ctrl->chips, node) {
283162306a36Sopenharmony_ci		chip = &entry->chip;
283262306a36Sopenharmony_ci		ret = mtd_device_unregister(nand_to_mtd(chip));
283362306a36Sopenharmony_ci		WARN_ON(ret);
283462306a36Sopenharmony_ci		nand_cleanup(chip);
283562306a36Sopenharmony_ci		list_del(&entry->node);
283662306a36Sopenharmony_ci	}
283762306a36Sopenharmony_ci}
283862306a36Sopenharmony_ci
283962306a36Sopenharmony_cistatic int cadence_nand_chips_init(struct cdns_nand_ctrl *cdns_ctrl)
284062306a36Sopenharmony_ci{
284162306a36Sopenharmony_ci	struct device_node *np = cdns_ctrl->dev->of_node;
284262306a36Sopenharmony_ci	struct device_node *nand_np;
284362306a36Sopenharmony_ci	int max_cs = cdns_ctrl->caps2.max_banks;
284462306a36Sopenharmony_ci	int nchips, ret;
284562306a36Sopenharmony_ci
284662306a36Sopenharmony_ci	nchips = of_get_child_count(np);
284762306a36Sopenharmony_ci
284862306a36Sopenharmony_ci	if (nchips > max_cs) {
284962306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev,
285062306a36Sopenharmony_ci			"too many NAND chips: %d (max = %d CS)\n",
285162306a36Sopenharmony_ci			nchips, max_cs);
285262306a36Sopenharmony_ci		return -EINVAL;
285362306a36Sopenharmony_ci	}
285462306a36Sopenharmony_ci
285562306a36Sopenharmony_ci	for_each_child_of_node(np, nand_np) {
285662306a36Sopenharmony_ci		ret = cadence_nand_chip_init(cdns_ctrl, nand_np);
285762306a36Sopenharmony_ci		if (ret) {
285862306a36Sopenharmony_ci			of_node_put(nand_np);
285962306a36Sopenharmony_ci			cadence_nand_chips_cleanup(cdns_ctrl);
286062306a36Sopenharmony_ci			return ret;
286162306a36Sopenharmony_ci		}
286262306a36Sopenharmony_ci	}
286362306a36Sopenharmony_ci
286462306a36Sopenharmony_ci	return 0;
286562306a36Sopenharmony_ci}
286662306a36Sopenharmony_ci
286762306a36Sopenharmony_cistatic void
286862306a36Sopenharmony_cicadence_nand_irq_cleanup(int irqnum, struct cdns_nand_ctrl *cdns_ctrl)
286962306a36Sopenharmony_ci{
287062306a36Sopenharmony_ci	/* Disable interrupts. */
287162306a36Sopenharmony_ci	writel_relaxed(INTR_ENABLE_INTR_EN, cdns_ctrl->reg + INTR_ENABLE);
287262306a36Sopenharmony_ci}
287362306a36Sopenharmony_ci
287462306a36Sopenharmony_cistatic int cadence_nand_init(struct cdns_nand_ctrl *cdns_ctrl)
287562306a36Sopenharmony_ci{
287662306a36Sopenharmony_ci	dma_cap_mask_t mask;
287762306a36Sopenharmony_ci	int ret;
287862306a36Sopenharmony_ci
287962306a36Sopenharmony_ci	cdns_ctrl->cdma_desc = dma_alloc_coherent(cdns_ctrl->dev,
288062306a36Sopenharmony_ci						  sizeof(*cdns_ctrl->cdma_desc),
288162306a36Sopenharmony_ci						  &cdns_ctrl->dma_cdma_desc,
288262306a36Sopenharmony_ci						  GFP_KERNEL);
288362306a36Sopenharmony_ci	if (!cdns_ctrl->dma_cdma_desc)
288462306a36Sopenharmony_ci		return -ENOMEM;
288562306a36Sopenharmony_ci
288662306a36Sopenharmony_ci	cdns_ctrl->buf_size = SZ_16K;
288762306a36Sopenharmony_ci	cdns_ctrl->buf = kmalloc(cdns_ctrl->buf_size, GFP_KERNEL);
288862306a36Sopenharmony_ci	if (!cdns_ctrl->buf) {
288962306a36Sopenharmony_ci		ret = -ENOMEM;
289062306a36Sopenharmony_ci		goto free_buf_desc;
289162306a36Sopenharmony_ci	}
289262306a36Sopenharmony_ci
289362306a36Sopenharmony_ci	if (devm_request_irq(cdns_ctrl->dev, cdns_ctrl->irq, cadence_nand_isr,
289462306a36Sopenharmony_ci			     IRQF_SHARED, "cadence-nand-controller",
289562306a36Sopenharmony_ci			     cdns_ctrl)) {
289662306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Unable to allocate IRQ\n");
289762306a36Sopenharmony_ci		ret = -ENODEV;
289862306a36Sopenharmony_ci		goto free_buf;
289962306a36Sopenharmony_ci	}
290062306a36Sopenharmony_ci
290162306a36Sopenharmony_ci	spin_lock_init(&cdns_ctrl->irq_lock);
290262306a36Sopenharmony_ci	init_completion(&cdns_ctrl->complete);
290362306a36Sopenharmony_ci
290462306a36Sopenharmony_ci	ret = cadence_nand_hw_init(cdns_ctrl);
290562306a36Sopenharmony_ci	if (ret)
290662306a36Sopenharmony_ci		goto disable_irq;
290762306a36Sopenharmony_ci
290862306a36Sopenharmony_ci	dma_cap_zero(mask);
290962306a36Sopenharmony_ci	dma_cap_set(DMA_MEMCPY, mask);
291062306a36Sopenharmony_ci
291162306a36Sopenharmony_ci	if (cdns_ctrl->caps1->has_dma) {
291262306a36Sopenharmony_ci		cdns_ctrl->dmac = dma_request_channel(mask, NULL, NULL);
291362306a36Sopenharmony_ci		if (!cdns_ctrl->dmac) {
291462306a36Sopenharmony_ci			dev_err(cdns_ctrl->dev,
291562306a36Sopenharmony_ci				"Unable to get a DMA channel\n");
291662306a36Sopenharmony_ci			ret = -EBUSY;
291762306a36Sopenharmony_ci			goto disable_irq;
291862306a36Sopenharmony_ci		}
291962306a36Sopenharmony_ci	}
292062306a36Sopenharmony_ci
292162306a36Sopenharmony_ci	nand_controller_init(&cdns_ctrl->controller);
292262306a36Sopenharmony_ci	INIT_LIST_HEAD(&cdns_ctrl->chips);
292362306a36Sopenharmony_ci
292462306a36Sopenharmony_ci	cdns_ctrl->controller.ops = &cadence_nand_controller_ops;
292562306a36Sopenharmony_ci	cdns_ctrl->curr_corr_str_idx = 0xFF;
292662306a36Sopenharmony_ci
292762306a36Sopenharmony_ci	ret = cadence_nand_chips_init(cdns_ctrl);
292862306a36Sopenharmony_ci	if (ret) {
292962306a36Sopenharmony_ci		dev_err(cdns_ctrl->dev, "Failed to register MTD: %d\n",
293062306a36Sopenharmony_ci			ret);
293162306a36Sopenharmony_ci		goto dma_release_chnl;
293262306a36Sopenharmony_ci	}
293362306a36Sopenharmony_ci
293462306a36Sopenharmony_ci	kfree(cdns_ctrl->buf);
293562306a36Sopenharmony_ci	cdns_ctrl->buf = kzalloc(cdns_ctrl->buf_size, GFP_KERNEL);
293662306a36Sopenharmony_ci	if (!cdns_ctrl->buf) {
293762306a36Sopenharmony_ci		ret = -ENOMEM;
293862306a36Sopenharmony_ci		goto dma_release_chnl;
293962306a36Sopenharmony_ci	}
294062306a36Sopenharmony_ci
294162306a36Sopenharmony_ci	return 0;
294262306a36Sopenharmony_ci
294362306a36Sopenharmony_cidma_release_chnl:
294462306a36Sopenharmony_ci	if (cdns_ctrl->dmac)
294562306a36Sopenharmony_ci		dma_release_channel(cdns_ctrl->dmac);
294662306a36Sopenharmony_ci
294762306a36Sopenharmony_cidisable_irq:
294862306a36Sopenharmony_ci	cadence_nand_irq_cleanup(cdns_ctrl->irq, cdns_ctrl);
294962306a36Sopenharmony_ci
295062306a36Sopenharmony_cifree_buf:
295162306a36Sopenharmony_ci	kfree(cdns_ctrl->buf);
295262306a36Sopenharmony_ci
295362306a36Sopenharmony_cifree_buf_desc:
295462306a36Sopenharmony_ci	dma_free_coherent(cdns_ctrl->dev, sizeof(struct cadence_nand_cdma_desc),
295562306a36Sopenharmony_ci			  cdns_ctrl->cdma_desc, cdns_ctrl->dma_cdma_desc);
295662306a36Sopenharmony_ci
295762306a36Sopenharmony_ci	return ret;
295862306a36Sopenharmony_ci}
295962306a36Sopenharmony_ci
296062306a36Sopenharmony_ci/* Driver exit point. */
296162306a36Sopenharmony_cistatic void cadence_nand_remove(struct cdns_nand_ctrl *cdns_ctrl)
296262306a36Sopenharmony_ci{
296362306a36Sopenharmony_ci	cadence_nand_chips_cleanup(cdns_ctrl);
296462306a36Sopenharmony_ci	cadence_nand_irq_cleanup(cdns_ctrl->irq, cdns_ctrl);
296562306a36Sopenharmony_ci	kfree(cdns_ctrl->buf);
296662306a36Sopenharmony_ci	dma_free_coherent(cdns_ctrl->dev, sizeof(struct cadence_nand_cdma_desc),
296762306a36Sopenharmony_ci			  cdns_ctrl->cdma_desc, cdns_ctrl->dma_cdma_desc);
296862306a36Sopenharmony_ci
296962306a36Sopenharmony_ci	if (cdns_ctrl->dmac)
297062306a36Sopenharmony_ci		dma_release_channel(cdns_ctrl->dmac);
297162306a36Sopenharmony_ci}
297262306a36Sopenharmony_ci
297362306a36Sopenharmony_cistruct cadence_nand_dt {
297462306a36Sopenharmony_ci	struct cdns_nand_ctrl cdns_ctrl;
297562306a36Sopenharmony_ci	struct clk *clk;
297662306a36Sopenharmony_ci};
297762306a36Sopenharmony_ci
297862306a36Sopenharmony_cistatic const struct cadence_nand_dt_devdata cadence_nand_default = {
297962306a36Sopenharmony_ci	.if_skew = 0,
298062306a36Sopenharmony_ci	.has_dma = 1,
298162306a36Sopenharmony_ci};
298262306a36Sopenharmony_ci
298362306a36Sopenharmony_cistatic const struct of_device_id cadence_nand_dt_ids[] = {
298462306a36Sopenharmony_ci	{
298562306a36Sopenharmony_ci		.compatible = "cdns,hp-nfc",
298662306a36Sopenharmony_ci		.data = &cadence_nand_default
298762306a36Sopenharmony_ci	}, {}
298862306a36Sopenharmony_ci};
298962306a36Sopenharmony_ci
299062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cadence_nand_dt_ids);
299162306a36Sopenharmony_ci
299262306a36Sopenharmony_cistatic int cadence_nand_dt_probe(struct platform_device *ofdev)
299362306a36Sopenharmony_ci{
299462306a36Sopenharmony_ci	struct resource *res;
299562306a36Sopenharmony_ci	struct cadence_nand_dt *dt;
299662306a36Sopenharmony_ci	struct cdns_nand_ctrl *cdns_ctrl;
299762306a36Sopenharmony_ci	int ret;
299862306a36Sopenharmony_ci	const struct of_device_id *of_id;
299962306a36Sopenharmony_ci	const struct cadence_nand_dt_devdata *devdata;
300062306a36Sopenharmony_ci	u32 val;
300162306a36Sopenharmony_ci
300262306a36Sopenharmony_ci	of_id = of_match_device(cadence_nand_dt_ids, &ofdev->dev);
300362306a36Sopenharmony_ci	if (of_id) {
300462306a36Sopenharmony_ci		ofdev->id_entry = of_id->data;
300562306a36Sopenharmony_ci		devdata = of_id->data;
300662306a36Sopenharmony_ci	} else {
300762306a36Sopenharmony_ci		pr_err("Failed to find the right device id.\n");
300862306a36Sopenharmony_ci		return -ENOMEM;
300962306a36Sopenharmony_ci	}
301062306a36Sopenharmony_ci
301162306a36Sopenharmony_ci	dt = devm_kzalloc(&ofdev->dev, sizeof(*dt), GFP_KERNEL);
301262306a36Sopenharmony_ci	if (!dt)
301362306a36Sopenharmony_ci		return -ENOMEM;
301462306a36Sopenharmony_ci
301562306a36Sopenharmony_ci	cdns_ctrl = &dt->cdns_ctrl;
301662306a36Sopenharmony_ci	cdns_ctrl->caps1 = devdata;
301762306a36Sopenharmony_ci
301862306a36Sopenharmony_ci	cdns_ctrl->dev = &ofdev->dev;
301962306a36Sopenharmony_ci	cdns_ctrl->irq = platform_get_irq(ofdev, 0);
302062306a36Sopenharmony_ci	if (cdns_ctrl->irq < 0)
302162306a36Sopenharmony_ci		return cdns_ctrl->irq;
302262306a36Sopenharmony_ci
302362306a36Sopenharmony_ci	dev_info(cdns_ctrl->dev, "IRQ: nr %d\n", cdns_ctrl->irq);
302462306a36Sopenharmony_ci
302562306a36Sopenharmony_ci	cdns_ctrl->reg = devm_platform_ioremap_resource(ofdev, 0);
302662306a36Sopenharmony_ci	if (IS_ERR(cdns_ctrl->reg))
302762306a36Sopenharmony_ci		return PTR_ERR(cdns_ctrl->reg);
302862306a36Sopenharmony_ci
302962306a36Sopenharmony_ci	cdns_ctrl->io.virt = devm_platform_get_and_ioremap_resource(ofdev, 1, &res);
303062306a36Sopenharmony_ci	if (IS_ERR(cdns_ctrl->io.virt))
303162306a36Sopenharmony_ci		return PTR_ERR(cdns_ctrl->io.virt);
303262306a36Sopenharmony_ci	cdns_ctrl->io.dma = res->start;
303362306a36Sopenharmony_ci
303462306a36Sopenharmony_ci	dt->clk = devm_clk_get(cdns_ctrl->dev, "nf_clk");
303562306a36Sopenharmony_ci	if (IS_ERR(dt->clk))
303662306a36Sopenharmony_ci		return PTR_ERR(dt->clk);
303762306a36Sopenharmony_ci
303862306a36Sopenharmony_ci	cdns_ctrl->nf_clk_rate = clk_get_rate(dt->clk);
303962306a36Sopenharmony_ci
304062306a36Sopenharmony_ci	ret = of_property_read_u32(ofdev->dev.of_node,
304162306a36Sopenharmony_ci				   "cdns,board-delay-ps", &val);
304262306a36Sopenharmony_ci	if (ret) {
304362306a36Sopenharmony_ci		val = 4830;
304462306a36Sopenharmony_ci		dev_info(cdns_ctrl->dev,
304562306a36Sopenharmony_ci			 "missing cdns,board-delay-ps property, %d was set\n",
304662306a36Sopenharmony_ci			 val);
304762306a36Sopenharmony_ci	}
304862306a36Sopenharmony_ci	cdns_ctrl->board_delay = val;
304962306a36Sopenharmony_ci
305062306a36Sopenharmony_ci	ret = cadence_nand_init(cdns_ctrl);
305162306a36Sopenharmony_ci	if (ret)
305262306a36Sopenharmony_ci		return ret;
305362306a36Sopenharmony_ci
305462306a36Sopenharmony_ci	platform_set_drvdata(ofdev, dt);
305562306a36Sopenharmony_ci	return 0;
305662306a36Sopenharmony_ci}
305762306a36Sopenharmony_ci
305862306a36Sopenharmony_cistatic void cadence_nand_dt_remove(struct platform_device *ofdev)
305962306a36Sopenharmony_ci{
306062306a36Sopenharmony_ci	struct cadence_nand_dt *dt = platform_get_drvdata(ofdev);
306162306a36Sopenharmony_ci
306262306a36Sopenharmony_ci	cadence_nand_remove(&dt->cdns_ctrl);
306362306a36Sopenharmony_ci}
306462306a36Sopenharmony_ci
306562306a36Sopenharmony_cistatic struct platform_driver cadence_nand_dt_driver = {
306662306a36Sopenharmony_ci	.probe		= cadence_nand_dt_probe,
306762306a36Sopenharmony_ci	.remove_new	= cadence_nand_dt_remove,
306862306a36Sopenharmony_ci	.driver		= {
306962306a36Sopenharmony_ci		.name	= "cadence-nand-controller",
307062306a36Sopenharmony_ci		.of_match_table = cadence_nand_dt_ids,
307162306a36Sopenharmony_ci	},
307262306a36Sopenharmony_ci};
307362306a36Sopenharmony_ci
307462306a36Sopenharmony_cimodule_platform_driver(cadence_nand_dt_driver);
307562306a36Sopenharmony_ci
307662306a36Sopenharmony_ciMODULE_AUTHOR("Piotr Sroka <piotrs@cadence.com>");
307762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
307862306a36Sopenharmony_ciMODULE_DESCRIPTION("Driver for Cadence NAND flash controller");
307962306a36Sopenharmony_ci
3080