162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/**
362306a36Sopenharmony_ci * SDHCI Controller driver for TI's OMAP SoCs
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2017 Texas Instruments
662306a36Sopenharmony_ci * Author: Kishon Vijay Abraham I <kishon@ti.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/mmc/mmc.h>
1162306a36Sopenharmony_ci#include <linux/mmc/slot-gpio.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/of_irq.h>
1562306a36Sopenharmony_ci#include <linux/platform_device.h>
1662306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1762306a36Sopenharmony_ci#include <linux/pm_wakeirq.h>
1862306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1962306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
2062306a36Sopenharmony_ci#include <linux/sys_soc.h>
2162306a36Sopenharmony_ci#include <linux/thermal.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include "sdhci-pltfm.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci/*
2662306a36Sopenharmony_ci * Note that the register offsets used here are from omap_regs
2762306a36Sopenharmony_ci * base which is 0x100 for omap4 and later, and 0 for omap3 and
2862306a36Sopenharmony_ci * earlier.
2962306a36Sopenharmony_ci */
3062306a36Sopenharmony_ci#define SDHCI_OMAP_SYSCONFIG	0x10
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define SDHCI_OMAP_CON		0x2c
3362306a36Sopenharmony_ci#define CON_DW8			BIT(5)
3462306a36Sopenharmony_ci#define CON_DMA_MASTER		BIT(20)
3562306a36Sopenharmony_ci#define CON_DDR			BIT(19)
3662306a36Sopenharmony_ci#define CON_CLKEXTFREE		BIT(16)
3762306a36Sopenharmony_ci#define CON_PADEN		BIT(15)
3862306a36Sopenharmony_ci#define CON_CTPL		BIT(11)
3962306a36Sopenharmony_ci#define CON_INIT		BIT(1)
4062306a36Sopenharmony_ci#define CON_OD			BIT(0)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define SDHCI_OMAP_DLL		0x34
4362306a36Sopenharmony_ci#define DLL_SWT			BIT(20)
4462306a36Sopenharmony_ci#define DLL_FORCE_SR_C_SHIFT	13
4562306a36Sopenharmony_ci#define DLL_FORCE_SR_C_MASK	(0x7f << DLL_FORCE_SR_C_SHIFT)
4662306a36Sopenharmony_ci#define DLL_FORCE_VALUE		BIT(12)
4762306a36Sopenharmony_ci#define DLL_CALIB		BIT(1)
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define SDHCI_OMAP_CMD		0x10c
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci#define SDHCI_OMAP_PSTATE	0x124
5262306a36Sopenharmony_ci#define PSTATE_DLEV_DAT0	BIT(20)
5362306a36Sopenharmony_ci#define PSTATE_DATI		BIT(1)
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci#define SDHCI_OMAP_HCTL		0x128
5662306a36Sopenharmony_ci#define HCTL_SDBP		BIT(8)
5762306a36Sopenharmony_ci#define HCTL_SDVS_SHIFT		9
5862306a36Sopenharmony_ci#define HCTL_SDVS_MASK		(0x7 << HCTL_SDVS_SHIFT)
5962306a36Sopenharmony_ci#define HCTL_SDVS_33		(0x7 << HCTL_SDVS_SHIFT)
6062306a36Sopenharmony_ci#define HCTL_SDVS_30		(0x6 << HCTL_SDVS_SHIFT)
6162306a36Sopenharmony_ci#define HCTL_SDVS_18		(0x5 << HCTL_SDVS_SHIFT)
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define SDHCI_OMAP_SYSCTL	0x12c
6462306a36Sopenharmony_ci#define SYSCTL_CEN		BIT(2)
6562306a36Sopenharmony_ci#define SYSCTL_CLKD_SHIFT	6
6662306a36Sopenharmony_ci#define SYSCTL_CLKD_MASK	0x3ff
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci#define SDHCI_OMAP_STAT		0x130
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci#define SDHCI_OMAP_IE		0x134
7162306a36Sopenharmony_ci#define INT_CC_EN		BIT(0)
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci#define SDHCI_OMAP_ISE		0x138
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci#define SDHCI_OMAP_AC12		0x13c
7662306a36Sopenharmony_ci#define AC12_V1V8_SIGEN		BIT(19)
7762306a36Sopenharmony_ci#define AC12_SCLK_SEL		BIT(23)
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci#define SDHCI_OMAP_CAPA		0x140
8062306a36Sopenharmony_ci#define CAPA_VS33		BIT(24)
8162306a36Sopenharmony_ci#define CAPA_VS30		BIT(25)
8262306a36Sopenharmony_ci#define CAPA_VS18		BIT(26)
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci#define SDHCI_OMAP_CAPA2	0x144
8562306a36Sopenharmony_ci#define CAPA2_TSDR50		BIT(13)
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci#define SDHCI_OMAP_TIMEOUT	1		/* 1 msec */
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci#define SYSCTL_CLKD_MAX		0x3FF
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci#define IOV_1V8			1800000		/* 180000 uV */
9262306a36Sopenharmony_ci#define IOV_3V0			3000000		/* 300000 uV */
9362306a36Sopenharmony_ci#define IOV_3V3			3300000		/* 330000 uV */
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci#define MAX_PHASE_DELAY		0x7C
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci/* sdhci-omap controller flags */
9862306a36Sopenharmony_ci#define SDHCI_OMAP_REQUIRE_IODELAY	BIT(0)
9962306a36Sopenharmony_ci#define SDHCI_OMAP_SPECIAL_RESET	BIT(1)
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistruct sdhci_omap_data {
10262306a36Sopenharmony_ci	int omap_offset;	/* Offset for omap regs from base */
10362306a36Sopenharmony_ci	u32 offset;		/* Offset for SDHCI regs from base */
10462306a36Sopenharmony_ci	u8 flags;
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistruct sdhci_omap_host {
10862306a36Sopenharmony_ci	char			*version;
10962306a36Sopenharmony_ci	void __iomem		*base;
11062306a36Sopenharmony_ci	struct device		*dev;
11162306a36Sopenharmony_ci	struct	regulator	*pbias;
11262306a36Sopenharmony_ci	bool			pbias_enabled;
11362306a36Sopenharmony_ci	struct sdhci_host	*host;
11462306a36Sopenharmony_ci	u8			bus_mode;
11562306a36Sopenharmony_ci	u8			power_mode;
11662306a36Sopenharmony_ci	u8			timing;
11762306a36Sopenharmony_ci	u8			flags;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	struct pinctrl		*pinctrl;
12062306a36Sopenharmony_ci	struct pinctrl_state	**pinctrl_state;
12162306a36Sopenharmony_ci	int			wakeirq;
12262306a36Sopenharmony_ci	bool			is_tuning;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	/* Offset for omap specific registers from base */
12562306a36Sopenharmony_ci	int			omap_offset;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	/* Omap specific context save */
12862306a36Sopenharmony_ci	u32			con;
12962306a36Sopenharmony_ci	u32			hctl;
13062306a36Sopenharmony_ci	u32			sysctl;
13162306a36Sopenharmony_ci	u32			capa;
13262306a36Sopenharmony_ci	u32			ie;
13362306a36Sopenharmony_ci	u32			ise;
13462306a36Sopenharmony_ci};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic void sdhci_omap_start_clock(struct sdhci_omap_host *omap_host);
13762306a36Sopenharmony_cistatic void sdhci_omap_stop_clock(struct sdhci_omap_host *omap_host);
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic inline u32 sdhci_omap_readl(struct sdhci_omap_host *host,
14062306a36Sopenharmony_ci				   unsigned int offset)
14162306a36Sopenharmony_ci{
14262306a36Sopenharmony_ci	return readl(host->base + host->omap_offset + offset);
14362306a36Sopenharmony_ci}
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic inline void sdhci_omap_writel(struct sdhci_omap_host *host,
14662306a36Sopenharmony_ci				     unsigned int offset, u32 data)
14762306a36Sopenharmony_ci{
14862306a36Sopenharmony_ci	writel(data, host->base + host->omap_offset + offset);
14962306a36Sopenharmony_ci}
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic int sdhci_omap_set_pbias(struct sdhci_omap_host *omap_host,
15262306a36Sopenharmony_ci				bool power_on, unsigned int iov)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci	int ret;
15562306a36Sopenharmony_ci	struct device *dev = omap_host->dev;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	if (IS_ERR(omap_host->pbias))
15862306a36Sopenharmony_ci		return 0;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	if (power_on) {
16162306a36Sopenharmony_ci		ret = regulator_set_voltage(omap_host->pbias, iov, iov);
16262306a36Sopenharmony_ci		if (ret) {
16362306a36Sopenharmony_ci			dev_err(dev, "pbias set voltage failed\n");
16462306a36Sopenharmony_ci			return ret;
16562306a36Sopenharmony_ci		}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci		if (omap_host->pbias_enabled)
16862306a36Sopenharmony_ci			return 0;
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci		ret = regulator_enable(omap_host->pbias);
17162306a36Sopenharmony_ci		if (ret) {
17262306a36Sopenharmony_ci			dev_err(dev, "pbias reg enable fail\n");
17362306a36Sopenharmony_ci			return ret;
17462306a36Sopenharmony_ci		}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci		omap_host->pbias_enabled = true;
17762306a36Sopenharmony_ci	} else {
17862306a36Sopenharmony_ci		if (!omap_host->pbias_enabled)
17962306a36Sopenharmony_ci			return 0;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci		ret = regulator_disable(omap_host->pbias);
18262306a36Sopenharmony_ci		if (ret) {
18362306a36Sopenharmony_ci			dev_err(dev, "pbias reg disable fail\n");
18462306a36Sopenharmony_ci			return ret;
18562306a36Sopenharmony_ci		}
18662306a36Sopenharmony_ci		omap_host->pbias_enabled = false;
18762306a36Sopenharmony_ci	}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	return 0;
19062306a36Sopenharmony_ci}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic int sdhci_omap_enable_iov(struct sdhci_omap_host *omap_host,
19362306a36Sopenharmony_ci				 unsigned int iov_pbias)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	int ret;
19662306a36Sopenharmony_ci	struct sdhci_host *host = omap_host->host;
19762306a36Sopenharmony_ci	struct mmc_host *mmc = host->mmc;
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	ret = sdhci_omap_set_pbias(omap_host, false, 0);
20062306a36Sopenharmony_ci	if (ret)
20162306a36Sopenharmony_ci		return ret;
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	if (!IS_ERR(mmc->supply.vqmmc)) {
20462306a36Sopenharmony_ci		/* Pick the right voltage to allow 3.0V for 3.3V nominal PBIAS */
20562306a36Sopenharmony_ci		ret = mmc_regulator_set_vqmmc(mmc, &mmc->ios);
20662306a36Sopenharmony_ci		if (ret < 0) {
20762306a36Sopenharmony_ci			dev_err(mmc_dev(mmc), "vqmmc set voltage failed\n");
20862306a36Sopenharmony_ci			return ret;
20962306a36Sopenharmony_ci		}
21062306a36Sopenharmony_ci	}
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	ret = sdhci_omap_set_pbias(omap_host, true, iov_pbias);
21362306a36Sopenharmony_ci	if (ret)
21462306a36Sopenharmony_ci		return ret;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	return 0;
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic void sdhci_omap_conf_bus_power(struct sdhci_omap_host *omap_host,
22062306a36Sopenharmony_ci				      unsigned char signal_voltage)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	u32 reg, capa;
22362306a36Sopenharmony_ci	ktime_t timeout;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL);
22662306a36Sopenharmony_ci	reg &= ~HCTL_SDVS_MASK;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	switch (signal_voltage) {
22962306a36Sopenharmony_ci	case MMC_SIGNAL_VOLTAGE_330:
23062306a36Sopenharmony_ci		capa = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
23162306a36Sopenharmony_ci		if (capa & CAPA_VS33)
23262306a36Sopenharmony_ci			reg |= HCTL_SDVS_33;
23362306a36Sopenharmony_ci		else if (capa & CAPA_VS30)
23462306a36Sopenharmony_ci			reg |= HCTL_SDVS_30;
23562306a36Sopenharmony_ci		else
23662306a36Sopenharmony_ci			dev_warn(omap_host->dev, "misconfigured CAPA: %08x\n",
23762306a36Sopenharmony_ci				 capa);
23862306a36Sopenharmony_ci		break;
23962306a36Sopenharmony_ci	case MMC_SIGNAL_VOLTAGE_180:
24062306a36Sopenharmony_ci	default:
24162306a36Sopenharmony_ci		reg |= HCTL_SDVS_18;
24262306a36Sopenharmony_ci		break;
24362306a36Sopenharmony_ci	}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, reg);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	reg |= HCTL_SDBP;
24862306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, reg);
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	/* wait 1ms */
25162306a36Sopenharmony_ci	timeout = ktime_add_ms(ktime_get(), SDHCI_OMAP_TIMEOUT);
25262306a36Sopenharmony_ci	while (1) {
25362306a36Sopenharmony_ci		bool timedout = ktime_after(ktime_get(), timeout);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci		if (sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL) & HCTL_SDBP)
25662306a36Sopenharmony_ci			break;
25762306a36Sopenharmony_ci		if (WARN_ON(timedout))
25862306a36Sopenharmony_ci			return;
25962306a36Sopenharmony_ci		usleep_range(5, 10);
26062306a36Sopenharmony_ci	}
26162306a36Sopenharmony_ci}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic void sdhci_omap_enable_sdio_irq(struct mmc_host *mmc, int enable)
26462306a36Sopenharmony_ci{
26562306a36Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
26662306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
26762306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
26862306a36Sopenharmony_ci	u32 reg;
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
27162306a36Sopenharmony_ci	if (enable)
27262306a36Sopenharmony_ci		reg |= (CON_CTPL | CON_CLKEXTFREE);
27362306a36Sopenharmony_ci	else
27462306a36Sopenharmony_ci		reg &= ~(CON_CTPL | CON_CLKEXTFREE);
27562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	sdhci_enable_sdio_irq(mmc, enable);
27862306a36Sopenharmony_ci}
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cistatic inline void sdhci_omap_set_dll(struct sdhci_omap_host *omap_host,
28162306a36Sopenharmony_ci				      int count)
28262306a36Sopenharmony_ci{
28362306a36Sopenharmony_ci	int i;
28462306a36Sopenharmony_ci	u32 reg;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
28762306a36Sopenharmony_ci	reg |= DLL_FORCE_VALUE;
28862306a36Sopenharmony_ci	reg &= ~DLL_FORCE_SR_C_MASK;
28962306a36Sopenharmony_ci	reg |= (count << DLL_FORCE_SR_C_SHIFT);
29062306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	reg |= DLL_CALIB;
29362306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
29462306a36Sopenharmony_ci	for (i = 0; i < 1000; i++) {
29562306a36Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
29662306a36Sopenharmony_ci		if (reg & DLL_CALIB)
29762306a36Sopenharmony_ci			break;
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci	reg &= ~DLL_CALIB;
30062306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic void sdhci_omap_disable_tuning(struct sdhci_omap_host *omap_host)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	u32 reg;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
30862306a36Sopenharmony_ci	reg &= ~AC12_SCLK_SEL;
30962306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
31262306a36Sopenharmony_ci	reg &= ~(DLL_FORCE_VALUE | DLL_SWT);
31362306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
31462306a36Sopenharmony_ci}
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic int sdhci_omap_execute_tuning(struct mmc_host *mmc, u32 opcode)
31762306a36Sopenharmony_ci{
31862306a36Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
31962306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
32062306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
32162306a36Sopenharmony_ci	struct thermal_zone_device *thermal_dev;
32262306a36Sopenharmony_ci	struct device *dev = omap_host->dev;
32362306a36Sopenharmony_ci	struct mmc_ios *ios = &mmc->ios;
32462306a36Sopenharmony_ci	u32 start_window = 0, max_window = 0;
32562306a36Sopenharmony_ci	bool single_point_failure = false;
32662306a36Sopenharmony_ci	bool dcrc_was_enabled = false;
32762306a36Sopenharmony_ci	u8 cur_match, prev_match = 0;
32862306a36Sopenharmony_ci	u32 length = 0, max_len = 0;
32962306a36Sopenharmony_ci	u32 phase_delay = 0;
33062306a36Sopenharmony_ci	int temperature;
33162306a36Sopenharmony_ci	int ret = 0;
33262306a36Sopenharmony_ci	u32 reg;
33362306a36Sopenharmony_ci	int i;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	/* clock tuning is not needed for upto 52MHz */
33662306a36Sopenharmony_ci	if (ios->clock <= 52000000)
33762306a36Sopenharmony_ci		return 0;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA2);
34062306a36Sopenharmony_ci	if (ios->timing == MMC_TIMING_UHS_SDR50 && !(reg & CAPA2_TSDR50))
34162306a36Sopenharmony_ci		return 0;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	thermal_dev = thermal_zone_get_zone_by_name("cpu_thermal");
34462306a36Sopenharmony_ci	if (IS_ERR(thermal_dev)) {
34562306a36Sopenharmony_ci		dev_err(dev, "Unable to get thermal zone for tuning\n");
34662306a36Sopenharmony_ci		return PTR_ERR(thermal_dev);
34762306a36Sopenharmony_ci	}
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	ret = thermal_zone_get_temp(thermal_dev, &temperature);
35062306a36Sopenharmony_ci	if (ret)
35162306a36Sopenharmony_ci		return ret;
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
35462306a36Sopenharmony_ci	reg |= DLL_SWT;
35562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	/*
35862306a36Sopenharmony_ci	 * OMAP5/DRA74X/DRA72x Errata i802:
35962306a36Sopenharmony_ci	 * DCRC error interrupts (MMCHS_STAT[21] DCRC=0x1) can occur
36062306a36Sopenharmony_ci	 * during the tuning procedure. So disable it during the
36162306a36Sopenharmony_ci	 * tuning procedure.
36262306a36Sopenharmony_ci	 */
36362306a36Sopenharmony_ci	if (host->ier & SDHCI_INT_DATA_CRC) {
36462306a36Sopenharmony_ci		host->ier &= ~SDHCI_INT_DATA_CRC;
36562306a36Sopenharmony_ci		dcrc_was_enabled = true;
36662306a36Sopenharmony_ci	}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	omap_host->is_tuning = true;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	/*
37162306a36Sopenharmony_ci	 * Stage 1: Search for a maximum pass window ignoring any
37262306a36Sopenharmony_ci	 * single point failures. If the tuning value ends up
37362306a36Sopenharmony_ci	 * near it, move away from it in stage 2 below
37462306a36Sopenharmony_ci	 */
37562306a36Sopenharmony_ci	while (phase_delay <= MAX_PHASE_DELAY) {
37662306a36Sopenharmony_ci		sdhci_omap_set_dll(omap_host, phase_delay);
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci		cur_match = !mmc_send_tuning(mmc, opcode, NULL);
37962306a36Sopenharmony_ci		if (cur_match) {
38062306a36Sopenharmony_ci			if (prev_match) {
38162306a36Sopenharmony_ci				length++;
38262306a36Sopenharmony_ci			} else if (single_point_failure) {
38362306a36Sopenharmony_ci				/* ignore single point failure */
38462306a36Sopenharmony_ci				length++;
38562306a36Sopenharmony_ci			} else {
38662306a36Sopenharmony_ci				start_window = phase_delay;
38762306a36Sopenharmony_ci				length = 1;
38862306a36Sopenharmony_ci			}
38962306a36Sopenharmony_ci		} else {
39062306a36Sopenharmony_ci			single_point_failure = prev_match;
39162306a36Sopenharmony_ci		}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci		if (length > max_len) {
39462306a36Sopenharmony_ci			max_window = start_window;
39562306a36Sopenharmony_ci			max_len = length;
39662306a36Sopenharmony_ci		}
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci		prev_match = cur_match;
39962306a36Sopenharmony_ci		phase_delay += 4;
40062306a36Sopenharmony_ci	}
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	if (!max_len) {
40362306a36Sopenharmony_ci		dev_err(dev, "Unable to find match\n");
40462306a36Sopenharmony_ci		ret = -EIO;
40562306a36Sopenharmony_ci		goto tuning_error;
40662306a36Sopenharmony_ci	}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	/*
40962306a36Sopenharmony_ci	 * Assign tuning value as a ratio of maximum pass window based
41062306a36Sopenharmony_ci	 * on temperature
41162306a36Sopenharmony_ci	 */
41262306a36Sopenharmony_ci	if (temperature < -20000)
41362306a36Sopenharmony_ci		phase_delay = min(max_window + 4 * (max_len - 1) - 24,
41462306a36Sopenharmony_ci				  max_window +
41562306a36Sopenharmony_ci				  DIV_ROUND_UP(13 * max_len, 16) * 4);
41662306a36Sopenharmony_ci	else if (temperature < 20000)
41762306a36Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(9 * max_len, 16) * 4;
41862306a36Sopenharmony_ci	else if (temperature < 40000)
41962306a36Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(8 * max_len, 16) * 4;
42062306a36Sopenharmony_ci	else if (temperature < 70000)
42162306a36Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(7 * max_len, 16) * 4;
42262306a36Sopenharmony_ci	else if (temperature < 90000)
42362306a36Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(5 * max_len, 16) * 4;
42462306a36Sopenharmony_ci	else if (temperature < 120000)
42562306a36Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(4 * max_len, 16) * 4;
42662306a36Sopenharmony_ci	else
42762306a36Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(3 * max_len, 16) * 4;
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci	/*
43062306a36Sopenharmony_ci	 * Stage 2: Search for a single point failure near the chosen tuning
43162306a36Sopenharmony_ci	 * value in two steps. First in the +3 to +10 range and then in the
43262306a36Sopenharmony_ci	 * +2 to -10 range. If found, move away from it in the appropriate
43362306a36Sopenharmony_ci	 * direction by the appropriate amount depending on the temperature.
43462306a36Sopenharmony_ci	 */
43562306a36Sopenharmony_ci	for (i = 3; i <= 10; i++) {
43662306a36Sopenharmony_ci		sdhci_omap_set_dll(omap_host, phase_delay + i);
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci		if (mmc_send_tuning(mmc, opcode, NULL)) {
43962306a36Sopenharmony_ci			if (temperature < 10000)
44062306a36Sopenharmony_ci				phase_delay += i + 6;
44162306a36Sopenharmony_ci			else if (temperature < 20000)
44262306a36Sopenharmony_ci				phase_delay += i - 12;
44362306a36Sopenharmony_ci			else if (temperature < 70000)
44462306a36Sopenharmony_ci				phase_delay += i - 8;
44562306a36Sopenharmony_ci			else
44662306a36Sopenharmony_ci				phase_delay += i - 6;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci			goto single_failure_found;
44962306a36Sopenharmony_ci		}
45062306a36Sopenharmony_ci	}
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	for (i = 2; i >= -10; i--) {
45362306a36Sopenharmony_ci		sdhci_omap_set_dll(omap_host, phase_delay + i);
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci		if (mmc_send_tuning(mmc, opcode, NULL)) {
45662306a36Sopenharmony_ci			if (temperature < 10000)
45762306a36Sopenharmony_ci				phase_delay += i + 12;
45862306a36Sopenharmony_ci			else if (temperature < 20000)
45962306a36Sopenharmony_ci				phase_delay += i + 8;
46062306a36Sopenharmony_ci			else if (temperature < 70000)
46162306a36Sopenharmony_ci				phase_delay += i + 8;
46262306a36Sopenharmony_ci			else if (temperature < 90000)
46362306a36Sopenharmony_ci				phase_delay += i + 10;
46462306a36Sopenharmony_ci			else
46562306a36Sopenharmony_ci				phase_delay += i + 12;
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci			goto single_failure_found;
46862306a36Sopenharmony_ci		}
46962306a36Sopenharmony_ci	}
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cisingle_failure_found:
47262306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
47362306a36Sopenharmony_ci	if (!(reg & AC12_SCLK_SEL)) {
47462306a36Sopenharmony_ci		ret = -EIO;
47562306a36Sopenharmony_ci		goto tuning_error;
47662306a36Sopenharmony_ci	}
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	sdhci_omap_set_dll(omap_host, phase_delay);
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	omap_host->is_tuning = false;
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	goto ret;
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_cituning_error:
48562306a36Sopenharmony_ci	omap_host->is_tuning = false;
48662306a36Sopenharmony_ci	dev_err(dev, "Tuning failed\n");
48762306a36Sopenharmony_ci	sdhci_omap_disable_tuning(omap_host);
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ciret:
49062306a36Sopenharmony_ci	sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
49162306a36Sopenharmony_ci	/* Reenable forbidden interrupt */
49262306a36Sopenharmony_ci	if (dcrc_was_enabled)
49362306a36Sopenharmony_ci		host->ier |= SDHCI_INT_DATA_CRC;
49462306a36Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
49562306a36Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
49662306a36Sopenharmony_ci	return ret;
49762306a36Sopenharmony_ci}
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_cistatic int sdhci_omap_card_busy(struct mmc_host *mmc)
50062306a36Sopenharmony_ci{
50162306a36Sopenharmony_ci	u32 reg, ac12;
50262306a36Sopenharmony_ci	int ret = false;
50362306a36Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
50462306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
50562306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host;
50662306a36Sopenharmony_ci	u32 ier = host->ier;
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	pltfm_host = sdhci_priv(host);
50962306a36Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
51262306a36Sopenharmony_ci	ac12 = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
51362306a36Sopenharmony_ci	reg &= ~CON_CLKEXTFREE;
51462306a36Sopenharmony_ci	if (ac12 & AC12_V1V8_SIGEN)
51562306a36Sopenharmony_ci		reg |= CON_CLKEXTFREE;
51662306a36Sopenharmony_ci	reg |= CON_PADEN;
51762306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_ci	disable_irq(host->irq);
52062306a36Sopenharmony_ci	ier |= SDHCI_INT_CARD_INT;
52162306a36Sopenharmony_ci	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
52262306a36Sopenharmony_ci	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	/*
52562306a36Sopenharmony_ci	 * Delay is required for PSTATE to correctly reflect
52662306a36Sopenharmony_ci	 * DLEV/CLEV values after PADEN is set.
52762306a36Sopenharmony_ci	 */
52862306a36Sopenharmony_ci	usleep_range(50, 100);
52962306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_PSTATE);
53062306a36Sopenharmony_ci	if ((reg & PSTATE_DATI) || !(reg & PSTATE_DLEV_DAT0))
53162306a36Sopenharmony_ci		ret = true;
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
53462306a36Sopenharmony_ci	reg &= ~(CON_CLKEXTFREE | CON_PADEN);
53562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
53862306a36Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
53962306a36Sopenharmony_ci	enable_irq(host->irq);
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci	return ret;
54262306a36Sopenharmony_ci}
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_cistatic int sdhci_omap_start_signal_voltage_switch(struct mmc_host *mmc,
54562306a36Sopenharmony_ci						  struct mmc_ios *ios)
54662306a36Sopenharmony_ci{
54762306a36Sopenharmony_ci	u32 reg;
54862306a36Sopenharmony_ci	int ret;
54962306a36Sopenharmony_ci	unsigned int iov;
55062306a36Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
55162306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
55262306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host;
55362306a36Sopenharmony_ci	struct device *dev;
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	pltfm_host = sdhci_priv(host);
55662306a36Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
55762306a36Sopenharmony_ci	dev = omap_host->dev;
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
56062306a36Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
56162306a36Sopenharmony_ci		if (!(reg & (CAPA_VS30 | CAPA_VS33)))
56262306a36Sopenharmony_ci			return -EOPNOTSUPP;
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci		if (reg & CAPA_VS30)
56562306a36Sopenharmony_ci			iov = IOV_3V0;
56662306a36Sopenharmony_ci		else
56762306a36Sopenharmony_ci			iov = IOV_3V3;
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci		sdhci_omap_conf_bus_power(omap_host, ios->signal_voltage);
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
57262306a36Sopenharmony_ci		reg &= ~AC12_V1V8_SIGEN;
57362306a36Sopenharmony_ci		sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	} else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
57662306a36Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
57762306a36Sopenharmony_ci		if (!(reg & CAPA_VS18))
57862306a36Sopenharmony_ci			return -EOPNOTSUPP;
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci		iov = IOV_1V8;
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci		sdhci_omap_conf_bus_power(omap_host, ios->signal_voltage);
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
58562306a36Sopenharmony_ci		reg |= AC12_V1V8_SIGEN;
58662306a36Sopenharmony_ci		sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
58762306a36Sopenharmony_ci	} else {
58862306a36Sopenharmony_ci		return -EOPNOTSUPP;
58962306a36Sopenharmony_ci	}
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	ret = sdhci_omap_enable_iov(omap_host, iov);
59262306a36Sopenharmony_ci	if (ret) {
59362306a36Sopenharmony_ci		dev_err(dev, "failed to switch IO voltage to %dmV\n", iov);
59462306a36Sopenharmony_ci		return ret;
59562306a36Sopenharmony_ci	}
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_ci	dev_dbg(dev, "IO voltage switched to %dmV\n", iov);
59862306a36Sopenharmony_ci	return 0;
59962306a36Sopenharmony_ci}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_cistatic void sdhci_omap_set_timing(struct sdhci_omap_host *omap_host, u8 timing)
60262306a36Sopenharmony_ci{
60362306a36Sopenharmony_ci	int ret;
60462306a36Sopenharmony_ci	struct pinctrl_state *pinctrl_state;
60562306a36Sopenharmony_ci	struct device *dev = omap_host->dev;
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci	if (!(omap_host->flags & SDHCI_OMAP_REQUIRE_IODELAY))
60862306a36Sopenharmony_ci		return;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	if (omap_host->timing == timing)
61162306a36Sopenharmony_ci		return;
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_ci	sdhci_omap_stop_clock(omap_host);
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	pinctrl_state = omap_host->pinctrl_state[timing];
61662306a36Sopenharmony_ci	ret = pinctrl_select_state(omap_host->pinctrl, pinctrl_state);
61762306a36Sopenharmony_ci	if (ret) {
61862306a36Sopenharmony_ci		dev_err(dev, "failed to select pinctrl state\n");
61962306a36Sopenharmony_ci		return;
62062306a36Sopenharmony_ci	}
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	sdhci_omap_start_clock(omap_host);
62362306a36Sopenharmony_ci	omap_host->timing = timing;
62462306a36Sopenharmony_ci}
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic void sdhci_omap_set_power_mode(struct sdhci_omap_host *omap_host,
62762306a36Sopenharmony_ci				      u8 power_mode)
62862306a36Sopenharmony_ci{
62962306a36Sopenharmony_ci	if (omap_host->bus_mode == MMC_POWER_OFF)
63062306a36Sopenharmony_ci		sdhci_omap_disable_tuning(omap_host);
63162306a36Sopenharmony_ci	omap_host->power_mode = power_mode;
63262306a36Sopenharmony_ci}
63362306a36Sopenharmony_ci
63462306a36Sopenharmony_cistatic void sdhci_omap_set_bus_mode(struct sdhci_omap_host *omap_host,
63562306a36Sopenharmony_ci				    unsigned int mode)
63662306a36Sopenharmony_ci{
63762306a36Sopenharmony_ci	u32 reg;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	if (omap_host->bus_mode == mode)
64062306a36Sopenharmony_ci		return;
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
64362306a36Sopenharmony_ci	if (mode == MMC_BUSMODE_OPENDRAIN)
64462306a36Sopenharmony_ci		reg |= CON_OD;
64562306a36Sopenharmony_ci	else
64662306a36Sopenharmony_ci		reg &= ~CON_OD;
64762306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	omap_host->bus_mode = mode;
65062306a36Sopenharmony_ci}
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_cistatic void sdhci_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
65362306a36Sopenharmony_ci{
65462306a36Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
65562306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
65662306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host;
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	pltfm_host = sdhci_priv(host);
65962306a36Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	sdhci_omap_set_bus_mode(omap_host, ios->bus_mode);
66262306a36Sopenharmony_ci	sdhci_omap_set_timing(omap_host, ios->timing);
66362306a36Sopenharmony_ci	sdhci_set_ios(mmc, ios);
66462306a36Sopenharmony_ci	sdhci_omap_set_power_mode(omap_host, ios->power_mode);
66562306a36Sopenharmony_ci}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic u16 sdhci_omap_calc_divisor(struct sdhci_pltfm_host *host,
66862306a36Sopenharmony_ci				   unsigned int clock)
66962306a36Sopenharmony_ci{
67062306a36Sopenharmony_ci	u16 dsor;
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci	dsor = DIV_ROUND_UP(clk_get_rate(host->clk), clock);
67362306a36Sopenharmony_ci	if (dsor > SYSCTL_CLKD_MAX)
67462306a36Sopenharmony_ci		dsor = SYSCTL_CLKD_MAX;
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	return dsor;
67762306a36Sopenharmony_ci}
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_cistatic void sdhci_omap_start_clock(struct sdhci_omap_host *omap_host)
68062306a36Sopenharmony_ci{
68162306a36Sopenharmony_ci	u32 reg;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
68462306a36Sopenharmony_ci	reg |= SYSCTL_CEN;
68562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, reg);
68662306a36Sopenharmony_ci}
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_cistatic void sdhci_omap_stop_clock(struct sdhci_omap_host *omap_host)
68962306a36Sopenharmony_ci{
69062306a36Sopenharmony_ci	u32 reg;
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
69362306a36Sopenharmony_ci	reg &= ~SYSCTL_CEN;
69462306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, reg);
69562306a36Sopenharmony_ci}
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_cistatic void sdhci_omap_set_clock(struct sdhci_host *host, unsigned int clock)
69862306a36Sopenharmony_ci{
69962306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
70062306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
70162306a36Sopenharmony_ci	unsigned long clkdiv;
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	sdhci_omap_stop_clock(omap_host);
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	if (!clock)
70662306a36Sopenharmony_ci		return;
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci	clkdiv = sdhci_omap_calc_divisor(pltfm_host, clock);
70962306a36Sopenharmony_ci	clkdiv = (clkdiv & SYSCTL_CLKD_MASK) << SYSCTL_CLKD_SHIFT;
71062306a36Sopenharmony_ci	sdhci_enable_clk(host, clkdiv);
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	sdhci_omap_start_clock(omap_host);
71362306a36Sopenharmony_ci}
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_cistatic void sdhci_omap_set_power(struct sdhci_host *host, unsigned char mode,
71662306a36Sopenharmony_ci			  unsigned short vdd)
71762306a36Sopenharmony_ci{
71862306a36Sopenharmony_ci	struct mmc_host *mmc = host->mmc;
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci	if (!IS_ERR(mmc->supply.vmmc))
72162306a36Sopenharmony_ci		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
72262306a36Sopenharmony_ci}
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci/*
72562306a36Sopenharmony_ci * MMCHS_HL_HWINFO has the MADMA_EN bit set if the controller instance
72662306a36Sopenharmony_ci * is connected to L3 interconnect and is bus master capable. Note that
72762306a36Sopenharmony_ci * the MMCHS_HL_HWINFO register is in the module registers before the
72862306a36Sopenharmony_ci * omap registers and sdhci registers. The offset can vary for omap
72962306a36Sopenharmony_ci * registers depending on the SoC. Do not use sdhci_omap_readl() here.
73062306a36Sopenharmony_ci */
73162306a36Sopenharmony_cistatic bool sdhci_omap_has_adma(struct sdhci_omap_host *omap_host, int offset)
73262306a36Sopenharmony_ci{
73362306a36Sopenharmony_ci	/* MMCHS_HL_HWINFO register is only available on omap4 and later */
73462306a36Sopenharmony_ci	if (offset < 0x200)
73562306a36Sopenharmony_ci		return false;
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	return readl(omap_host->base + 4) & 1;
73862306a36Sopenharmony_ci}
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_cistatic int sdhci_omap_enable_dma(struct sdhci_host *host)
74162306a36Sopenharmony_ci{
74262306a36Sopenharmony_ci	u32 reg;
74362306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
74462306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
74762306a36Sopenharmony_ci	reg &= ~CON_DMA_MASTER;
74862306a36Sopenharmony_ci	/* Switch to DMA slave mode when using external DMA */
74962306a36Sopenharmony_ci	if (!host->use_external_dma)
75062306a36Sopenharmony_ci		reg |= CON_DMA_MASTER;
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	return 0;
75562306a36Sopenharmony_ci}
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic unsigned int sdhci_omap_get_min_clock(struct sdhci_host *host)
75862306a36Sopenharmony_ci{
75962306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_ci	return clk_get_rate(pltfm_host->clk) / SYSCTL_CLKD_MAX;
76262306a36Sopenharmony_ci}
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cistatic void sdhci_omap_set_bus_width(struct sdhci_host *host, int width)
76562306a36Sopenharmony_ci{
76662306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
76762306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
76862306a36Sopenharmony_ci	u32 reg;
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
77162306a36Sopenharmony_ci	if (width == MMC_BUS_WIDTH_8)
77262306a36Sopenharmony_ci		reg |= CON_DW8;
77362306a36Sopenharmony_ci	else
77462306a36Sopenharmony_ci		reg &= ~CON_DW8;
77562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	sdhci_set_bus_width(host, width);
77862306a36Sopenharmony_ci}
77962306a36Sopenharmony_ci
78062306a36Sopenharmony_cistatic void sdhci_omap_init_74_clocks(struct sdhci_host *host, u8 power_mode)
78162306a36Sopenharmony_ci{
78262306a36Sopenharmony_ci	u32 reg;
78362306a36Sopenharmony_ci	ktime_t timeout;
78462306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
78562306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci	if (omap_host->power_mode == power_mode)
78862306a36Sopenharmony_ci		return;
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_ci	if (power_mode != MMC_POWER_ON)
79162306a36Sopenharmony_ci		return;
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	disable_irq(host->irq);
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
79662306a36Sopenharmony_ci	reg |= CON_INIT;
79762306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
79862306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CMD, 0x0);
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_ci	/* wait 1ms */
80162306a36Sopenharmony_ci	timeout = ktime_add_ms(ktime_get(), SDHCI_OMAP_TIMEOUT);
80262306a36Sopenharmony_ci	while (1) {
80362306a36Sopenharmony_ci		bool timedout = ktime_after(ktime_get(), timeout);
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci		if (sdhci_omap_readl(omap_host, SDHCI_OMAP_STAT) & INT_CC_EN)
80662306a36Sopenharmony_ci			break;
80762306a36Sopenharmony_ci		if (WARN_ON(timedout))
80862306a36Sopenharmony_ci			return;
80962306a36Sopenharmony_ci		usleep_range(5, 10);
81062306a36Sopenharmony_ci	}
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
81362306a36Sopenharmony_ci	reg &= ~CON_INIT;
81462306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
81562306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_STAT, INT_CC_EN);
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci	enable_irq(host->irq);
81862306a36Sopenharmony_ci}
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_cistatic void sdhci_omap_set_uhs_signaling(struct sdhci_host *host,
82162306a36Sopenharmony_ci					 unsigned int timing)
82262306a36Sopenharmony_ci{
82362306a36Sopenharmony_ci	u32 reg;
82462306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
82562306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci	sdhci_omap_stop_clock(omap_host);
82862306a36Sopenharmony_ci
82962306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
83062306a36Sopenharmony_ci	if (timing == MMC_TIMING_UHS_DDR50 || timing == MMC_TIMING_MMC_DDR52)
83162306a36Sopenharmony_ci		reg |= CON_DDR;
83262306a36Sopenharmony_ci	else
83362306a36Sopenharmony_ci		reg &= ~CON_DDR;
83462306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	sdhci_set_uhs_signaling(host, timing);
83762306a36Sopenharmony_ci	sdhci_omap_start_clock(omap_host);
83862306a36Sopenharmony_ci}
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
84162306a36Sopenharmony_cistatic void sdhci_omap_reset(struct sdhci_host *host, u8 mask)
84262306a36Sopenharmony_ci{
84362306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
84462306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
84562306a36Sopenharmony_ci	unsigned long limit = MMC_TIMEOUT_US;
84662306a36Sopenharmony_ci	unsigned long i = 0;
84762306a36Sopenharmony_ci	u32 sysc;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	/* Save target module sysconfig configured by SoC PM layer */
85062306a36Sopenharmony_ci	if (mask & SDHCI_RESET_ALL)
85162306a36Sopenharmony_ci		sysc = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCONFIG);
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_ci	/* Don't reset data lines during tuning operation */
85462306a36Sopenharmony_ci	if (omap_host->is_tuning)
85562306a36Sopenharmony_ci		mask &= ~SDHCI_RESET_DATA;
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_ci	if (omap_host->flags & SDHCI_OMAP_SPECIAL_RESET) {
85862306a36Sopenharmony_ci		sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
85962306a36Sopenharmony_ci		while ((!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask)) &&
86062306a36Sopenharmony_ci		       (i++ < limit))
86162306a36Sopenharmony_ci			udelay(1);
86262306a36Sopenharmony_ci		i = 0;
86362306a36Sopenharmony_ci		while ((sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) &&
86462306a36Sopenharmony_ci		       (i++ < limit))
86562306a36Sopenharmony_ci			udelay(1);
86662306a36Sopenharmony_ci
86762306a36Sopenharmony_ci		if (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask)
86862306a36Sopenharmony_ci			dev_err(mmc_dev(host->mmc),
86962306a36Sopenharmony_ci				"Timeout waiting on controller reset in %s\n",
87062306a36Sopenharmony_ci				__func__);
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_ci		goto restore_sysc;
87362306a36Sopenharmony_ci	}
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_ci	sdhci_reset(host, mask);
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_cirestore_sysc:
87862306a36Sopenharmony_ci	if (mask & SDHCI_RESET_ALL)
87962306a36Sopenharmony_ci		sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCONFIG, sysc);
88062306a36Sopenharmony_ci}
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_ci#define CMD_ERR_MASK (SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX |\
88362306a36Sopenharmony_ci		      SDHCI_INT_TIMEOUT)
88462306a36Sopenharmony_ci#define CMD_MASK (CMD_ERR_MASK | SDHCI_INT_RESPONSE)
88562306a36Sopenharmony_ci
88662306a36Sopenharmony_cistatic u32 sdhci_omap_irq(struct sdhci_host *host, u32 intmask)
88762306a36Sopenharmony_ci{
88862306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
88962306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_ci	if (omap_host->is_tuning && host->cmd && !host->data_early &&
89262306a36Sopenharmony_ci	    (intmask & CMD_ERR_MASK)) {
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_ci		/*
89562306a36Sopenharmony_ci		 * Since we are not resetting data lines during tuning
89662306a36Sopenharmony_ci		 * operation, data error or data complete interrupts
89762306a36Sopenharmony_ci		 * might still arrive. Mark this request as a failure
89862306a36Sopenharmony_ci		 * but still wait for the data interrupt
89962306a36Sopenharmony_ci		 */
90062306a36Sopenharmony_ci		if (intmask & SDHCI_INT_TIMEOUT)
90162306a36Sopenharmony_ci			host->cmd->error = -ETIMEDOUT;
90262306a36Sopenharmony_ci		else
90362306a36Sopenharmony_ci			host->cmd->error = -EILSEQ;
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci		host->cmd = NULL;
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_ci		/*
90862306a36Sopenharmony_ci		 * Sometimes command error interrupts and command complete
90962306a36Sopenharmony_ci		 * interrupt will arrive together. Clear all command related
91062306a36Sopenharmony_ci		 * interrupts here.
91162306a36Sopenharmony_ci		 */
91262306a36Sopenharmony_ci		sdhci_writel(host, intmask & CMD_MASK, SDHCI_INT_STATUS);
91362306a36Sopenharmony_ci		intmask &= ~CMD_MASK;
91462306a36Sopenharmony_ci	}
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_ci	return intmask;
91762306a36Sopenharmony_ci}
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_cistatic void sdhci_omap_set_timeout(struct sdhci_host *host,
92062306a36Sopenharmony_ci				   struct mmc_command *cmd)
92162306a36Sopenharmony_ci{
92262306a36Sopenharmony_ci	if (cmd->opcode == MMC_ERASE)
92362306a36Sopenharmony_ci		sdhci_set_data_timeout_irq(host, false);
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_ci	__sdhci_set_timeout(host, cmd);
92662306a36Sopenharmony_ci}
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_cistatic struct sdhci_ops sdhci_omap_ops = {
92962306a36Sopenharmony_ci	.set_clock = sdhci_omap_set_clock,
93062306a36Sopenharmony_ci	.set_power = sdhci_omap_set_power,
93162306a36Sopenharmony_ci	.enable_dma = sdhci_omap_enable_dma,
93262306a36Sopenharmony_ci	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
93362306a36Sopenharmony_ci	.get_min_clock = sdhci_omap_get_min_clock,
93462306a36Sopenharmony_ci	.set_bus_width = sdhci_omap_set_bus_width,
93562306a36Sopenharmony_ci	.platform_send_init_74_clocks = sdhci_omap_init_74_clocks,
93662306a36Sopenharmony_ci	.reset = sdhci_omap_reset,
93762306a36Sopenharmony_ci	.set_uhs_signaling = sdhci_omap_set_uhs_signaling,
93862306a36Sopenharmony_ci	.irq = sdhci_omap_irq,
93962306a36Sopenharmony_ci	.set_timeout = sdhci_omap_set_timeout,
94062306a36Sopenharmony_ci};
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_cistatic unsigned int sdhci_omap_regulator_get_caps(struct device *dev,
94362306a36Sopenharmony_ci						  const char *name)
94462306a36Sopenharmony_ci{
94562306a36Sopenharmony_ci	struct regulator *reg;
94662306a36Sopenharmony_ci	unsigned int caps = 0;
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_ci	reg = regulator_get(dev, name);
94962306a36Sopenharmony_ci	if (IS_ERR(reg))
95062306a36Sopenharmony_ci		return ~0U;
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_ci	if (regulator_is_supported_voltage(reg, 1700000, 1950000))
95362306a36Sopenharmony_ci		caps |= SDHCI_CAN_VDD_180;
95462306a36Sopenharmony_ci	if (regulator_is_supported_voltage(reg, 2700000, 3150000))
95562306a36Sopenharmony_ci		caps |= SDHCI_CAN_VDD_300;
95662306a36Sopenharmony_ci	if (regulator_is_supported_voltage(reg, 3150000, 3600000))
95762306a36Sopenharmony_ci		caps |= SDHCI_CAN_VDD_330;
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	regulator_put(reg);
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_ci	return caps;
96262306a36Sopenharmony_ci}
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_cistatic int sdhci_omap_set_capabilities(struct sdhci_host *host)
96562306a36Sopenharmony_ci{
96662306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
96762306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
96862306a36Sopenharmony_ci	struct device *dev = omap_host->dev;
96962306a36Sopenharmony_ci	const u32 mask = SDHCI_CAN_VDD_180 | SDHCI_CAN_VDD_300 | SDHCI_CAN_VDD_330;
97062306a36Sopenharmony_ci	unsigned int pbias, vqmmc, caps = 0;
97162306a36Sopenharmony_ci	u32 reg;
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_ci	pbias = sdhci_omap_regulator_get_caps(dev, "pbias");
97462306a36Sopenharmony_ci	vqmmc = sdhci_omap_regulator_get_caps(dev, "vqmmc");
97562306a36Sopenharmony_ci	caps = pbias & vqmmc;
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_ci	if (pbias != ~0U && vqmmc == ~0U)
97862306a36Sopenharmony_ci		dev_warn(dev, "vqmmc regulator missing for pbias\n");
97962306a36Sopenharmony_ci	else if (caps == ~0U)
98062306a36Sopenharmony_ci		return 0;
98162306a36Sopenharmony_ci
98262306a36Sopenharmony_ci	/*
98362306a36Sopenharmony_ci	 * Quirk handling to allow 3.0V vqmmc with a valid 3.3V PBIAS. This is
98462306a36Sopenharmony_ci	 * needed for 3.0V ldo9_reg on omap5 at least.
98562306a36Sopenharmony_ci	 */
98662306a36Sopenharmony_ci	if (pbias != ~0U && (pbias & SDHCI_CAN_VDD_330) &&
98762306a36Sopenharmony_ci	    (vqmmc & SDHCI_CAN_VDD_300))
98862306a36Sopenharmony_ci		caps |= SDHCI_CAN_VDD_330;
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci	/* voltage capabilities might be set by boot loader, clear it */
99162306a36Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
99262306a36Sopenharmony_ci	reg &= ~(CAPA_VS18 | CAPA_VS30 | CAPA_VS33);
99362306a36Sopenharmony_ci
99462306a36Sopenharmony_ci	if (caps & SDHCI_CAN_VDD_180)
99562306a36Sopenharmony_ci		reg |= CAPA_VS18;
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_ci	if (caps & SDHCI_CAN_VDD_300)
99862306a36Sopenharmony_ci		reg |= CAPA_VS30;
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_ci	if (caps & SDHCI_CAN_VDD_330)
100162306a36Sopenharmony_ci		reg |= CAPA_VS33;
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CAPA, reg);
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_ci	host->caps &= ~mask;
100662306a36Sopenharmony_ci	host->caps |= caps;
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_ci	return 0;
100962306a36Sopenharmony_ci}
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_cistatic const struct sdhci_pltfm_data sdhci_omap_pdata = {
101262306a36Sopenharmony_ci	.quirks = SDHCI_QUIRK_BROKEN_CARD_DETECTION |
101362306a36Sopenharmony_ci		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
101462306a36Sopenharmony_ci		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN |
101562306a36Sopenharmony_ci		  SDHCI_QUIRK_NO_HISPD_BIT |
101662306a36Sopenharmony_ci		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
101762306a36Sopenharmony_ci	.quirks2 = SDHCI_QUIRK2_ACMD23_BROKEN |
101862306a36Sopenharmony_ci		   SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
101962306a36Sopenharmony_ci		   SDHCI_QUIRK2_RSP_136_HAS_CRC |
102062306a36Sopenharmony_ci		   SDHCI_QUIRK2_DISABLE_HW_TIMEOUT,
102162306a36Sopenharmony_ci	.ops = &sdhci_omap_ops,
102262306a36Sopenharmony_ci};
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_cistatic const struct sdhci_omap_data omap2430_data = {
102562306a36Sopenharmony_ci	.omap_offset = 0,
102662306a36Sopenharmony_ci	.offset = 0x100,
102762306a36Sopenharmony_ci};
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_cistatic const struct sdhci_omap_data omap3_data = {
103062306a36Sopenharmony_ci	.omap_offset = 0,
103162306a36Sopenharmony_ci	.offset = 0x100,
103262306a36Sopenharmony_ci};
103362306a36Sopenharmony_ci
103462306a36Sopenharmony_cistatic const struct sdhci_omap_data omap4_data = {
103562306a36Sopenharmony_ci	.omap_offset = 0x100,
103662306a36Sopenharmony_ci	.offset = 0x200,
103762306a36Sopenharmony_ci	.flags = SDHCI_OMAP_SPECIAL_RESET,
103862306a36Sopenharmony_ci};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic const struct sdhci_omap_data omap5_data = {
104162306a36Sopenharmony_ci	.omap_offset = 0x100,
104262306a36Sopenharmony_ci	.offset = 0x200,
104362306a36Sopenharmony_ci	.flags = SDHCI_OMAP_SPECIAL_RESET,
104462306a36Sopenharmony_ci};
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_cistatic const struct sdhci_omap_data k2g_data = {
104762306a36Sopenharmony_ci	.omap_offset = 0x100,
104862306a36Sopenharmony_ci	.offset = 0x200,
104962306a36Sopenharmony_ci};
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_cistatic const struct sdhci_omap_data am335_data = {
105262306a36Sopenharmony_ci	.omap_offset = 0x100,
105362306a36Sopenharmony_ci	.offset = 0x200,
105462306a36Sopenharmony_ci	.flags = SDHCI_OMAP_SPECIAL_RESET,
105562306a36Sopenharmony_ci};
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_cistatic const struct sdhci_omap_data am437_data = {
105862306a36Sopenharmony_ci	.omap_offset = 0x100,
105962306a36Sopenharmony_ci	.offset = 0x200,
106062306a36Sopenharmony_ci	.flags = SDHCI_OMAP_SPECIAL_RESET,
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic const struct sdhci_omap_data dra7_data = {
106462306a36Sopenharmony_ci	.omap_offset = 0x100,
106562306a36Sopenharmony_ci	.offset = 0x200,
106662306a36Sopenharmony_ci	.flags	= SDHCI_OMAP_REQUIRE_IODELAY,
106762306a36Sopenharmony_ci};
106862306a36Sopenharmony_ci
106962306a36Sopenharmony_cistatic const struct of_device_id omap_sdhci_match[] = {
107062306a36Sopenharmony_ci	{ .compatible = "ti,omap2430-sdhci", .data = &omap2430_data },
107162306a36Sopenharmony_ci	{ .compatible = "ti,omap3-sdhci", .data = &omap3_data },
107262306a36Sopenharmony_ci	{ .compatible = "ti,omap4-sdhci", .data = &omap4_data },
107362306a36Sopenharmony_ci	{ .compatible = "ti,omap5-sdhci", .data = &omap5_data },
107462306a36Sopenharmony_ci	{ .compatible = "ti,dra7-sdhci", .data = &dra7_data },
107562306a36Sopenharmony_ci	{ .compatible = "ti,k2g-sdhci", .data = &k2g_data },
107662306a36Sopenharmony_ci	{ .compatible = "ti,am335-sdhci", .data = &am335_data },
107762306a36Sopenharmony_ci	{ .compatible = "ti,am437-sdhci", .data = &am437_data },
107862306a36Sopenharmony_ci	{},
107962306a36Sopenharmony_ci};
108062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, omap_sdhci_match);
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic struct pinctrl_state
108362306a36Sopenharmony_ci*sdhci_omap_iodelay_pinctrl_state(struct sdhci_omap_host *omap_host, char *mode,
108462306a36Sopenharmony_ci				  u32 *caps, u32 capmask)
108562306a36Sopenharmony_ci{
108662306a36Sopenharmony_ci	struct device *dev = omap_host->dev;
108762306a36Sopenharmony_ci	char *version = omap_host->version;
108862306a36Sopenharmony_ci	struct pinctrl_state *pinctrl_state = ERR_PTR(-ENODEV);
108962306a36Sopenharmony_ci	char str[20];
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_ci	if (!(*caps & capmask))
109262306a36Sopenharmony_ci		goto ret;
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_ci	if (version) {
109562306a36Sopenharmony_ci		snprintf(str, 20, "%s-%s", mode, version);
109662306a36Sopenharmony_ci		pinctrl_state = pinctrl_lookup_state(omap_host->pinctrl, str);
109762306a36Sopenharmony_ci	}
109862306a36Sopenharmony_ci
109962306a36Sopenharmony_ci	if (IS_ERR(pinctrl_state))
110062306a36Sopenharmony_ci		pinctrl_state = pinctrl_lookup_state(omap_host->pinctrl, mode);
110162306a36Sopenharmony_ci
110262306a36Sopenharmony_ci	if (IS_ERR(pinctrl_state)) {
110362306a36Sopenharmony_ci		dev_err(dev, "no pinctrl state for %s mode", mode);
110462306a36Sopenharmony_ci		*caps &= ~capmask;
110562306a36Sopenharmony_ci	}
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_ciret:
110862306a36Sopenharmony_ci	return pinctrl_state;
110962306a36Sopenharmony_ci}
111062306a36Sopenharmony_ci
111162306a36Sopenharmony_cistatic int sdhci_omap_config_iodelay_pinctrl_state(struct sdhci_omap_host
111262306a36Sopenharmony_ci						   *omap_host)
111362306a36Sopenharmony_ci{
111462306a36Sopenharmony_ci	struct device *dev = omap_host->dev;
111562306a36Sopenharmony_ci	struct sdhci_host *host = omap_host->host;
111662306a36Sopenharmony_ci	struct mmc_host *mmc = host->mmc;
111762306a36Sopenharmony_ci	u32 *caps = &mmc->caps;
111862306a36Sopenharmony_ci	u32 *caps2 = &mmc->caps2;
111962306a36Sopenharmony_ci	struct pinctrl_state *state;
112062306a36Sopenharmony_ci	struct pinctrl_state **pinctrl_state;
112162306a36Sopenharmony_ci
112262306a36Sopenharmony_ci	if (!(omap_host->flags & SDHCI_OMAP_REQUIRE_IODELAY))
112362306a36Sopenharmony_ci		return 0;
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_ci	pinctrl_state = devm_kcalloc(dev,
112662306a36Sopenharmony_ci				     MMC_TIMING_MMC_HS200 + 1,
112762306a36Sopenharmony_ci				     sizeof(*pinctrl_state),
112862306a36Sopenharmony_ci				     GFP_KERNEL);
112962306a36Sopenharmony_ci	if (!pinctrl_state)
113062306a36Sopenharmony_ci		return -ENOMEM;
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_ci	omap_host->pinctrl = devm_pinctrl_get(omap_host->dev);
113362306a36Sopenharmony_ci	if (IS_ERR(omap_host->pinctrl)) {
113462306a36Sopenharmony_ci		dev_err(dev, "Cannot get pinctrl\n");
113562306a36Sopenharmony_ci		return PTR_ERR(omap_host->pinctrl);
113662306a36Sopenharmony_ci	}
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	state = pinctrl_lookup_state(omap_host->pinctrl, "default");
113962306a36Sopenharmony_ci	if (IS_ERR(state)) {
114062306a36Sopenharmony_ci		dev_err(dev, "no pinctrl state for default mode\n");
114162306a36Sopenharmony_ci		return PTR_ERR(state);
114262306a36Sopenharmony_ci	}
114362306a36Sopenharmony_ci	pinctrl_state[MMC_TIMING_LEGACY] = state;
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr104", caps,
114662306a36Sopenharmony_ci						 MMC_CAP_UHS_SDR104);
114762306a36Sopenharmony_ci	if (!IS_ERR(state))
114862306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR104] = state;
114962306a36Sopenharmony_ci
115062306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr50", caps,
115162306a36Sopenharmony_ci						 MMC_CAP_UHS_DDR50);
115262306a36Sopenharmony_ci	if (!IS_ERR(state))
115362306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_DDR50] = state;
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr50", caps,
115662306a36Sopenharmony_ci						 MMC_CAP_UHS_SDR50);
115762306a36Sopenharmony_ci	if (!IS_ERR(state))
115862306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR50] = state;
115962306a36Sopenharmony_ci
116062306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr25", caps,
116162306a36Sopenharmony_ci						 MMC_CAP_UHS_SDR25);
116262306a36Sopenharmony_ci	if (!IS_ERR(state))
116362306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR25] = state;
116462306a36Sopenharmony_ci
116562306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr12", caps,
116662306a36Sopenharmony_ci						 MMC_CAP_UHS_SDR12);
116762306a36Sopenharmony_ci	if (!IS_ERR(state))
116862306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR12] = state;
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr_1_8v", caps,
117162306a36Sopenharmony_ci						 MMC_CAP_1_8V_DDR);
117262306a36Sopenharmony_ci	if (!IS_ERR(state)) {
117362306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_MMC_DDR52] = state;
117462306a36Sopenharmony_ci	} else {
117562306a36Sopenharmony_ci		state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr_3_3v",
117662306a36Sopenharmony_ci							 caps,
117762306a36Sopenharmony_ci							 MMC_CAP_3_3V_DDR);
117862306a36Sopenharmony_ci		if (!IS_ERR(state))
117962306a36Sopenharmony_ci			pinctrl_state[MMC_TIMING_MMC_DDR52] = state;
118062306a36Sopenharmony_ci	}
118162306a36Sopenharmony_ci
118262306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs", caps,
118362306a36Sopenharmony_ci						 MMC_CAP_SD_HIGHSPEED);
118462306a36Sopenharmony_ci	if (!IS_ERR(state))
118562306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_SD_HS] = state;
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs", caps,
118862306a36Sopenharmony_ci						 MMC_CAP_MMC_HIGHSPEED);
118962306a36Sopenharmony_ci	if (!IS_ERR(state))
119062306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_MMC_HS] = state;
119162306a36Sopenharmony_ci
119262306a36Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs200_1_8v", caps2,
119362306a36Sopenharmony_ci						 MMC_CAP2_HS200_1_8V_SDR);
119462306a36Sopenharmony_ci	if (!IS_ERR(state))
119562306a36Sopenharmony_ci		pinctrl_state[MMC_TIMING_MMC_HS200] = state;
119662306a36Sopenharmony_ci
119762306a36Sopenharmony_ci	omap_host->pinctrl_state = pinctrl_state;
119862306a36Sopenharmony_ci
119962306a36Sopenharmony_ci	return 0;
120062306a36Sopenharmony_ci}
120162306a36Sopenharmony_ci
120262306a36Sopenharmony_cistatic const struct soc_device_attribute sdhci_omap_soc_devices[] = {
120362306a36Sopenharmony_ci	{
120462306a36Sopenharmony_ci		.machine = "DRA7[45]*",
120562306a36Sopenharmony_ci		.revision = "ES1.[01]",
120662306a36Sopenharmony_ci	},
120762306a36Sopenharmony_ci	{
120862306a36Sopenharmony_ci		/* sentinel */
120962306a36Sopenharmony_ci	}
121062306a36Sopenharmony_ci};
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_cistatic int sdhci_omap_probe(struct platform_device *pdev)
121362306a36Sopenharmony_ci{
121462306a36Sopenharmony_ci	int ret;
121562306a36Sopenharmony_ci	u32 offset;
121662306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
121762306a36Sopenharmony_ci	struct sdhci_host *host;
121862306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
121962306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host;
122062306a36Sopenharmony_ci	struct mmc_host *mmc;
122162306a36Sopenharmony_ci	const struct sdhci_omap_data *data;
122262306a36Sopenharmony_ci	const struct soc_device_attribute *soc;
122362306a36Sopenharmony_ci	struct resource *regs;
122462306a36Sopenharmony_ci
122562306a36Sopenharmony_ci	data = of_device_get_match_data(&pdev->dev);
122662306a36Sopenharmony_ci	if (!data) {
122762306a36Sopenharmony_ci		dev_err(dev, "no sdhci omap data\n");
122862306a36Sopenharmony_ci		return -EINVAL;
122962306a36Sopenharmony_ci	}
123062306a36Sopenharmony_ci	offset = data->offset;
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_ci	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
123362306a36Sopenharmony_ci	if (!regs)
123462306a36Sopenharmony_ci		return -ENXIO;
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_ci	host = sdhci_pltfm_init(pdev, &sdhci_omap_pdata,
123762306a36Sopenharmony_ci				sizeof(*omap_host));
123862306a36Sopenharmony_ci	if (IS_ERR(host)) {
123962306a36Sopenharmony_ci		dev_err(dev, "Failed sdhci_pltfm_init\n");
124062306a36Sopenharmony_ci		return PTR_ERR(host);
124162306a36Sopenharmony_ci	}
124262306a36Sopenharmony_ci
124362306a36Sopenharmony_ci	pltfm_host = sdhci_priv(host);
124462306a36Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
124562306a36Sopenharmony_ci	omap_host->host = host;
124662306a36Sopenharmony_ci	omap_host->base = host->ioaddr;
124762306a36Sopenharmony_ci	omap_host->dev = dev;
124862306a36Sopenharmony_ci	omap_host->power_mode = MMC_POWER_UNDEFINED;
124962306a36Sopenharmony_ci	omap_host->timing = MMC_TIMING_LEGACY;
125062306a36Sopenharmony_ci	omap_host->flags = data->flags;
125162306a36Sopenharmony_ci	omap_host->omap_offset = data->omap_offset;
125262306a36Sopenharmony_ci	omap_host->con = -EINVAL; /* Prevent invalid restore on first resume */
125362306a36Sopenharmony_ci	host->ioaddr += offset;
125462306a36Sopenharmony_ci	host->mapbase = regs->start + offset;
125562306a36Sopenharmony_ci
125662306a36Sopenharmony_ci	mmc = host->mmc;
125762306a36Sopenharmony_ci	sdhci_get_of_property(pdev);
125862306a36Sopenharmony_ci	ret = mmc_of_parse(mmc);
125962306a36Sopenharmony_ci	if (ret)
126062306a36Sopenharmony_ci		goto err_pltfm_free;
126162306a36Sopenharmony_ci
126262306a36Sopenharmony_ci	soc = soc_device_match(sdhci_omap_soc_devices);
126362306a36Sopenharmony_ci	if (soc) {
126462306a36Sopenharmony_ci		omap_host->version = "rev11";
126562306a36Sopenharmony_ci		if (!strcmp(dev_name(dev), "4809c000.mmc"))
126662306a36Sopenharmony_ci			mmc->f_max = 96000000;
126762306a36Sopenharmony_ci		if (!strcmp(dev_name(dev), "480b4000.mmc"))
126862306a36Sopenharmony_ci			mmc->f_max = 48000000;
126962306a36Sopenharmony_ci		if (!strcmp(dev_name(dev), "480ad000.mmc"))
127062306a36Sopenharmony_ci			mmc->f_max = 48000000;
127162306a36Sopenharmony_ci	}
127262306a36Sopenharmony_ci
127362306a36Sopenharmony_ci	if (!mmc_can_gpio_ro(mmc))
127462306a36Sopenharmony_ci		mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_ci	pltfm_host->clk = devm_clk_get(dev, "fck");
127762306a36Sopenharmony_ci	if (IS_ERR(pltfm_host->clk)) {
127862306a36Sopenharmony_ci		ret = PTR_ERR(pltfm_host->clk);
127962306a36Sopenharmony_ci		goto err_pltfm_free;
128062306a36Sopenharmony_ci	}
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_ci	ret = clk_set_rate(pltfm_host->clk, mmc->f_max);
128362306a36Sopenharmony_ci	if (ret) {
128462306a36Sopenharmony_ci		dev_err(dev, "failed to set clock to %d\n", mmc->f_max);
128562306a36Sopenharmony_ci		goto err_pltfm_free;
128662306a36Sopenharmony_ci	}
128762306a36Sopenharmony_ci
128862306a36Sopenharmony_ci	omap_host->pbias = devm_regulator_get_optional(dev, "pbias");
128962306a36Sopenharmony_ci	if (IS_ERR(omap_host->pbias)) {
129062306a36Sopenharmony_ci		ret = PTR_ERR(omap_host->pbias);
129162306a36Sopenharmony_ci		if (ret != -ENODEV)
129262306a36Sopenharmony_ci			goto err_pltfm_free;
129362306a36Sopenharmony_ci		dev_dbg(dev, "unable to get pbias regulator %d\n", ret);
129462306a36Sopenharmony_ci	}
129562306a36Sopenharmony_ci	omap_host->pbias_enabled = false;
129662306a36Sopenharmony_ci
129762306a36Sopenharmony_ci	/*
129862306a36Sopenharmony_ci	 * omap_device_pm_domain has callbacks to enable the main
129962306a36Sopenharmony_ci	 * functional clock, interface clock and also configure the
130062306a36Sopenharmony_ci	 * SYSCONFIG register to clear any boot loader set voltage
130162306a36Sopenharmony_ci	 * capabilities before calling sdhci_setup_host(). The
130262306a36Sopenharmony_ci	 * callback will be invoked as part of pm_runtime_get_sync.
130362306a36Sopenharmony_ci	 */
130462306a36Sopenharmony_ci	pm_runtime_use_autosuspend(dev);
130562306a36Sopenharmony_ci	pm_runtime_set_autosuspend_delay(dev, 50);
130662306a36Sopenharmony_ci	pm_runtime_enable(dev);
130762306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(dev);
130862306a36Sopenharmony_ci	if (ret) {
130962306a36Sopenharmony_ci		dev_err(dev, "pm_runtime_get_sync failed\n");
131062306a36Sopenharmony_ci		goto err_rpm_disable;
131162306a36Sopenharmony_ci	}
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_ci	ret = sdhci_omap_set_capabilities(host);
131462306a36Sopenharmony_ci	if (ret) {
131562306a36Sopenharmony_ci		dev_err(dev, "failed to set system capabilities\n");
131662306a36Sopenharmony_ci		goto err_rpm_put;
131762306a36Sopenharmony_ci	}
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_ci	host->mmc_host_ops.start_signal_voltage_switch =
132062306a36Sopenharmony_ci					sdhci_omap_start_signal_voltage_switch;
132162306a36Sopenharmony_ci	host->mmc_host_ops.set_ios = sdhci_omap_set_ios;
132262306a36Sopenharmony_ci	host->mmc_host_ops.card_busy = sdhci_omap_card_busy;
132362306a36Sopenharmony_ci	host->mmc_host_ops.execute_tuning = sdhci_omap_execute_tuning;
132462306a36Sopenharmony_ci	host->mmc_host_ops.enable_sdio_irq = sdhci_omap_enable_sdio_irq;
132562306a36Sopenharmony_ci
132662306a36Sopenharmony_ci	/*
132762306a36Sopenharmony_ci	 * Switch to external DMA only if there is the "dmas" property and
132862306a36Sopenharmony_ci	 * ADMA is not available on the controller instance.
132962306a36Sopenharmony_ci	 */
133062306a36Sopenharmony_ci	if (device_property_present(dev, "dmas") &&
133162306a36Sopenharmony_ci	    !sdhci_omap_has_adma(omap_host, offset))
133262306a36Sopenharmony_ci		sdhci_switch_external_dma(host, true);
133362306a36Sopenharmony_ci
133462306a36Sopenharmony_ci	if (device_property_read_bool(dev, "ti,non-removable")) {
133562306a36Sopenharmony_ci		dev_warn_once(dev, "using old ti,non-removable property\n");
133662306a36Sopenharmony_ci		mmc->caps |= MMC_CAP_NONREMOVABLE;
133762306a36Sopenharmony_ci	}
133862306a36Sopenharmony_ci
133962306a36Sopenharmony_ci	/* R1B responses is required to properly manage HW busy detection. */
134062306a36Sopenharmony_ci	mmc->caps |= MMC_CAP_NEED_RSP_BUSY;
134162306a36Sopenharmony_ci
134262306a36Sopenharmony_ci	/* Allow card power off and runtime PM for eMMC/SD card devices */
134362306a36Sopenharmony_ci	mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_AGGRESSIVE_PM;
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_ci	ret = sdhci_setup_host(host);
134662306a36Sopenharmony_ci	if (ret)
134762306a36Sopenharmony_ci		goto err_rpm_put;
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_ci	ret = sdhci_omap_config_iodelay_pinctrl_state(omap_host);
135062306a36Sopenharmony_ci	if (ret)
135162306a36Sopenharmony_ci		goto err_cleanup_host;
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_ci	ret = __sdhci_add_host(host);
135462306a36Sopenharmony_ci	if (ret)
135562306a36Sopenharmony_ci		goto err_cleanup_host;
135662306a36Sopenharmony_ci
135762306a36Sopenharmony_ci	/*
135862306a36Sopenharmony_ci	 * SDIO devices can use the dat1 pin as a wake-up interrupt. Some
135962306a36Sopenharmony_ci	 * devices like wl1xxx, use an out-of-band GPIO interrupt instead.
136062306a36Sopenharmony_ci	 */
136162306a36Sopenharmony_ci	omap_host->wakeirq = of_irq_get_byname(dev->of_node, "wakeup");
136262306a36Sopenharmony_ci	if (omap_host->wakeirq == -EPROBE_DEFER) {
136362306a36Sopenharmony_ci		ret = -EPROBE_DEFER;
136462306a36Sopenharmony_ci		goto err_cleanup_host;
136562306a36Sopenharmony_ci	}
136662306a36Sopenharmony_ci	if (omap_host->wakeirq > 0) {
136762306a36Sopenharmony_ci		device_init_wakeup(dev, true);
136862306a36Sopenharmony_ci		ret = dev_pm_set_dedicated_wake_irq(dev, omap_host->wakeirq);
136962306a36Sopenharmony_ci		if (ret) {
137062306a36Sopenharmony_ci			device_init_wakeup(dev, false);
137162306a36Sopenharmony_ci			goto err_cleanup_host;
137262306a36Sopenharmony_ci		}
137362306a36Sopenharmony_ci		host->mmc->pm_caps |= MMC_PM_KEEP_POWER | MMC_PM_WAKE_SDIO_IRQ;
137462306a36Sopenharmony_ci	}
137562306a36Sopenharmony_ci
137662306a36Sopenharmony_ci	pm_runtime_mark_last_busy(dev);
137762306a36Sopenharmony_ci	pm_runtime_put_autosuspend(dev);
137862306a36Sopenharmony_ci
137962306a36Sopenharmony_ci	return 0;
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cierr_cleanup_host:
138262306a36Sopenharmony_ci	sdhci_cleanup_host(host);
138362306a36Sopenharmony_ci
138462306a36Sopenharmony_cierr_rpm_put:
138562306a36Sopenharmony_ci	pm_runtime_mark_last_busy(dev);
138662306a36Sopenharmony_ci	pm_runtime_put_autosuspend(dev);
138762306a36Sopenharmony_cierr_rpm_disable:
138862306a36Sopenharmony_ci	pm_runtime_dont_use_autosuspend(dev);
138962306a36Sopenharmony_ci	pm_runtime_disable(dev);
139062306a36Sopenharmony_ci
139162306a36Sopenharmony_cierr_pltfm_free:
139262306a36Sopenharmony_ci	sdhci_pltfm_free(pdev);
139362306a36Sopenharmony_ci	return ret;
139462306a36Sopenharmony_ci}
139562306a36Sopenharmony_ci
139662306a36Sopenharmony_cistatic void sdhci_omap_remove(struct platform_device *pdev)
139762306a36Sopenharmony_ci{
139862306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
139962306a36Sopenharmony_ci	struct sdhci_host *host = platform_get_drvdata(pdev);
140062306a36Sopenharmony_ci
140162306a36Sopenharmony_ci	pm_runtime_get_sync(dev);
140262306a36Sopenharmony_ci	sdhci_remove_host(host, true);
140362306a36Sopenharmony_ci	device_init_wakeup(dev, false);
140462306a36Sopenharmony_ci	dev_pm_clear_wake_irq(dev);
140562306a36Sopenharmony_ci	pm_runtime_dont_use_autosuspend(dev);
140662306a36Sopenharmony_ci	pm_runtime_put_sync(dev);
140762306a36Sopenharmony_ci	/* Ensure device gets disabled despite userspace sysfs config */
140862306a36Sopenharmony_ci	pm_runtime_force_suspend(dev);
140962306a36Sopenharmony_ci	sdhci_pltfm_free(pdev);
141062306a36Sopenharmony_ci}
141162306a36Sopenharmony_ci
141262306a36Sopenharmony_ci#ifdef CONFIG_PM
141362306a36Sopenharmony_cistatic void __maybe_unused sdhci_omap_context_save(struct sdhci_omap_host *omap_host)
141462306a36Sopenharmony_ci{
141562306a36Sopenharmony_ci	omap_host->con = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
141662306a36Sopenharmony_ci	omap_host->hctl = sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL);
141762306a36Sopenharmony_ci	omap_host->sysctl = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
141862306a36Sopenharmony_ci	omap_host->capa = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
141962306a36Sopenharmony_ci	omap_host->ie = sdhci_omap_readl(omap_host, SDHCI_OMAP_IE);
142062306a36Sopenharmony_ci	omap_host->ise = sdhci_omap_readl(omap_host, SDHCI_OMAP_ISE);
142162306a36Sopenharmony_ci}
142262306a36Sopenharmony_ci
142362306a36Sopenharmony_ci/* Order matters here, HCTL must be restored in two phases */
142462306a36Sopenharmony_cistatic void __maybe_unused sdhci_omap_context_restore(struct sdhci_omap_host *omap_host)
142562306a36Sopenharmony_ci{
142662306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, omap_host->hctl);
142762306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CAPA, omap_host->capa);
142862306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, omap_host->hctl);
142962306a36Sopenharmony_ci
143062306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, omap_host->sysctl);
143162306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, omap_host->con);
143262306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_IE, omap_host->ie);
143362306a36Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_ISE, omap_host->ise);
143462306a36Sopenharmony_ci}
143562306a36Sopenharmony_ci
143662306a36Sopenharmony_cistatic int __maybe_unused sdhci_omap_runtime_suspend(struct device *dev)
143762306a36Sopenharmony_ci{
143862306a36Sopenharmony_ci	struct sdhci_host *host = dev_get_drvdata(dev);
143962306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
144062306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
144162306a36Sopenharmony_ci
144262306a36Sopenharmony_ci	if (omap_host->con != -EINVAL)
144362306a36Sopenharmony_ci		sdhci_runtime_suspend_host(host);
144462306a36Sopenharmony_ci
144562306a36Sopenharmony_ci	sdhci_omap_context_save(omap_host);
144662306a36Sopenharmony_ci
144762306a36Sopenharmony_ci	pinctrl_pm_select_idle_state(dev);
144862306a36Sopenharmony_ci
144962306a36Sopenharmony_ci	return 0;
145062306a36Sopenharmony_ci}
145162306a36Sopenharmony_ci
145262306a36Sopenharmony_cistatic int __maybe_unused sdhci_omap_runtime_resume(struct device *dev)
145362306a36Sopenharmony_ci{
145462306a36Sopenharmony_ci	struct sdhci_host *host = dev_get_drvdata(dev);
145562306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
145662306a36Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
145762306a36Sopenharmony_ci
145862306a36Sopenharmony_ci	pinctrl_pm_select_default_state(dev);
145962306a36Sopenharmony_ci
146062306a36Sopenharmony_ci	if (omap_host->con != -EINVAL) {
146162306a36Sopenharmony_ci		sdhci_omap_context_restore(omap_host);
146262306a36Sopenharmony_ci		sdhci_runtime_resume_host(host, 0);
146362306a36Sopenharmony_ci	}
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_ci	return 0;
146662306a36Sopenharmony_ci}
146762306a36Sopenharmony_ci#endif
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_cistatic const struct dev_pm_ops sdhci_omap_dev_pm_ops = {
147062306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(sdhci_omap_runtime_suspend,
147162306a36Sopenharmony_ci			   sdhci_omap_runtime_resume, NULL)
147262306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
147362306a36Sopenharmony_ci				pm_runtime_force_resume)
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic struct platform_driver sdhci_omap_driver = {
147762306a36Sopenharmony_ci	.probe = sdhci_omap_probe,
147862306a36Sopenharmony_ci	.remove_new = sdhci_omap_remove,
147962306a36Sopenharmony_ci	.driver = {
148062306a36Sopenharmony_ci		   .name = "sdhci-omap",
148162306a36Sopenharmony_ci		   .probe_type = PROBE_PREFER_ASYNCHRONOUS,
148262306a36Sopenharmony_ci		   .pm = &sdhci_omap_dev_pm_ops,
148362306a36Sopenharmony_ci		   .of_match_table = omap_sdhci_match,
148462306a36Sopenharmony_ci		  },
148562306a36Sopenharmony_ci};
148662306a36Sopenharmony_ci
148762306a36Sopenharmony_cimodule_platform_driver(sdhci_omap_driver);
148862306a36Sopenharmony_ci
148962306a36Sopenharmony_ciMODULE_DESCRIPTION("SDHCI driver for OMAP SoCs");
149062306a36Sopenharmony_ciMODULE_AUTHOR("Texas Instruments Inc.");
149162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
149262306a36Sopenharmony_ciMODULE_ALIAS("platform:sdhci_omap");
1493