162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * drivers/mmc/host/sdhci-of-sparx5.c
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * MCHP Sparx5 SoC Secure Digital Host Controller Interface.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (c) 2019 Microchip Inc.
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * Author: Lars Povlsen <lars.povlsen@microchip.com>
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/sizes.h>
1362306a36Sopenharmony_ci#include <linux/delay.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1762306a36Sopenharmony_ci#include <linux/dma-mapping.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "sdhci-pltfm.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define CPU_REGS_GENERAL_CTRL	(0x22 * 4)
2362306a36Sopenharmony_ci#define  MSHC_DLY_CC_MASK	GENMASK(16, 13)
2462306a36Sopenharmony_ci#define  MSHC_DLY_CC_SHIFT	13
2562306a36Sopenharmony_ci#define  MSHC_DLY_CC_MAX	15
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define CPU_REGS_PROC_CTRL	(0x2C * 4)
2862306a36Sopenharmony_ci#define  ACP_CACHE_FORCE_ENA	BIT(4)
2962306a36Sopenharmony_ci#define  ACP_AWCACHE		BIT(3)
3062306a36Sopenharmony_ci#define  ACP_ARCACHE		BIT(2)
3162306a36Sopenharmony_ci#define  ACP_CACHE_MASK		(ACP_CACHE_FORCE_ENA|ACP_AWCACHE|ACP_ARCACHE)
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define MSHC2_VERSION			0x500	/* Off 0x140, reg 0x0 */
3462306a36Sopenharmony_ci#define MSHC2_TYPE			0x504	/* Off 0x140, reg 0x1 */
3562306a36Sopenharmony_ci#define MSHC2_EMMC_CTRL			0x52c	/* Off 0x140, reg 0xB */
3662306a36Sopenharmony_ci#define  MSHC2_EMMC_CTRL_EMMC_RST_N	BIT(2)
3762306a36Sopenharmony_ci#define  MSHC2_EMMC_CTRL_IS_EMMC	BIT(0)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistruct sdhci_sparx5_data {
4062306a36Sopenharmony_ci	struct sdhci_host *host;
4162306a36Sopenharmony_ci	struct regmap *cpu_ctrl;
4262306a36Sopenharmony_ci	int delay_clock;
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci#define BOUNDARY_OK(addr, len) \
4662306a36Sopenharmony_ci	((addr | (SZ_128M - 1)) == ((addr + len - 1) | (SZ_128M - 1)))
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/*
4962306a36Sopenharmony_ci * If DMA addr spans 128MB boundary, we split the DMA transfer into two
5062306a36Sopenharmony_ci * so that each DMA transfer doesn't exceed the boundary.
5162306a36Sopenharmony_ci */
5262306a36Sopenharmony_cistatic void sdhci_sparx5_adma_write_desc(struct sdhci_host *host, void **desc,
5362306a36Sopenharmony_ci					  dma_addr_t addr, int len,
5462306a36Sopenharmony_ci					  unsigned int cmd)
5562306a36Sopenharmony_ci{
5662306a36Sopenharmony_ci	int tmplen, offset;
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci	if (likely(!len || BOUNDARY_OK(addr, len))) {
5962306a36Sopenharmony_ci		sdhci_adma_write_desc(host, desc, addr, len, cmd);
6062306a36Sopenharmony_ci		return;
6162306a36Sopenharmony_ci	}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	pr_debug("%s: write_desc: splitting dma len %d, offset %pad\n",
6462306a36Sopenharmony_ci		 mmc_hostname(host->mmc), len, &addr);
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	offset = addr & (SZ_128M - 1);
6762306a36Sopenharmony_ci	tmplen = SZ_128M - offset;
6862306a36Sopenharmony_ci	sdhci_adma_write_desc(host, desc, addr, tmplen, cmd);
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	addr += tmplen;
7162306a36Sopenharmony_ci	len -= tmplen;
7262306a36Sopenharmony_ci	sdhci_adma_write_desc(host, desc, addr, len, cmd);
7362306a36Sopenharmony_ci}
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic void sparx5_set_cacheable(struct sdhci_host *host, u32 value)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
7862306a36Sopenharmony_ci	struct sdhci_sparx5_data *sdhci_sparx5 = sdhci_pltfm_priv(pltfm_host);
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	pr_debug("%s: Set Cacheable = 0x%x\n", mmc_hostname(host->mmc), value);
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	/* Update ACP caching attributes in HW */
8362306a36Sopenharmony_ci	regmap_update_bits(sdhci_sparx5->cpu_ctrl,
8462306a36Sopenharmony_ci			   CPU_REGS_PROC_CTRL, ACP_CACHE_MASK, value);
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic void sparx5_set_delay(struct sdhci_host *host, u8 value)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
9062306a36Sopenharmony_ci	struct sdhci_sparx5_data *sdhci_sparx5 = sdhci_pltfm_priv(pltfm_host);
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	pr_debug("%s: Set DLY_CC = %u\n", mmc_hostname(host->mmc), value);
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	/* Update DLY_CC in HW */
9562306a36Sopenharmony_ci	regmap_update_bits(sdhci_sparx5->cpu_ctrl,
9662306a36Sopenharmony_ci			   CPU_REGS_GENERAL_CTRL,
9762306a36Sopenharmony_ci			   MSHC_DLY_CC_MASK,
9862306a36Sopenharmony_ci			   (value << MSHC_DLY_CC_SHIFT));
9962306a36Sopenharmony_ci}
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic void sdhci_sparx5_set_emmc(struct sdhci_host *host)
10262306a36Sopenharmony_ci{
10362306a36Sopenharmony_ci	if (!mmc_card_is_removable(host->mmc)) {
10462306a36Sopenharmony_ci		u8 value;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci		value = sdhci_readb(host, MSHC2_EMMC_CTRL);
10762306a36Sopenharmony_ci		if (!(value & MSHC2_EMMC_CTRL_IS_EMMC)) {
10862306a36Sopenharmony_ci			value |= MSHC2_EMMC_CTRL_IS_EMMC;
10962306a36Sopenharmony_ci			pr_debug("%s: Set EMMC_CTRL: 0x%08x\n",
11062306a36Sopenharmony_ci				 mmc_hostname(host->mmc), value);
11162306a36Sopenharmony_ci			sdhci_writeb(host, value, MSHC2_EMMC_CTRL);
11262306a36Sopenharmony_ci		}
11362306a36Sopenharmony_ci	}
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic void sdhci_sparx5_reset_emmc(struct sdhci_host *host)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	u8 value;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	pr_debug("%s: Toggle EMMC_CTRL.EMMC_RST_N\n", mmc_hostname(host->mmc));
12162306a36Sopenharmony_ci	value = sdhci_readb(host, MSHC2_EMMC_CTRL) &
12262306a36Sopenharmony_ci		~MSHC2_EMMC_CTRL_EMMC_RST_N;
12362306a36Sopenharmony_ci	sdhci_writeb(host, value, MSHC2_EMMC_CTRL);
12462306a36Sopenharmony_ci	/* For eMMC, minimum is 1us but give it 10us for good measure */
12562306a36Sopenharmony_ci	usleep_range(10, 20);
12662306a36Sopenharmony_ci	sdhci_writeb(host, value | MSHC2_EMMC_CTRL_EMMC_RST_N,
12762306a36Sopenharmony_ci		     MSHC2_EMMC_CTRL);
12862306a36Sopenharmony_ci	/* For eMMC, minimum is 200us but give it 300us for good measure */
12962306a36Sopenharmony_ci	usleep_range(300, 400);
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic void sdhci_sparx5_reset(struct sdhci_host *host, u8 mask)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	pr_debug("%s: *** RESET: mask %d\n", mmc_hostname(host->mmc), mask);
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	sdhci_reset(host, mask);
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	/* Be sure CARD_IS_EMMC stays set */
13962306a36Sopenharmony_ci	sdhci_sparx5_set_emmc(host);
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic const struct sdhci_ops sdhci_sparx5_ops = {
14362306a36Sopenharmony_ci	.set_clock		= sdhci_set_clock,
14462306a36Sopenharmony_ci	.set_bus_width		= sdhci_set_bus_width,
14562306a36Sopenharmony_ci	.set_uhs_signaling	= sdhci_set_uhs_signaling,
14662306a36Sopenharmony_ci	.get_max_clock		= sdhci_pltfm_clk_get_max_clock,
14762306a36Sopenharmony_ci	.reset			= sdhci_sparx5_reset,
14862306a36Sopenharmony_ci	.adma_write_desc	= sdhci_sparx5_adma_write_desc,
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic const struct sdhci_pltfm_data sdhci_sparx5_pdata = {
15262306a36Sopenharmony_ci	.quirks  = 0,
15362306a36Sopenharmony_ci	.quirks2 = SDHCI_QUIRK2_HOST_NO_CMD23 | /* Controller issue */
15462306a36Sopenharmony_ci		   SDHCI_QUIRK2_NO_1_8_V, /* No sdr104, ddr50, etc */
15562306a36Sopenharmony_ci	.ops = &sdhci_sparx5_ops,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic int sdhci_sparx5_probe(struct platform_device *pdev)
15962306a36Sopenharmony_ci{
16062306a36Sopenharmony_ci	int ret;
16162306a36Sopenharmony_ci	const char *syscon = "microchip,sparx5-cpu-syscon";
16262306a36Sopenharmony_ci	struct sdhci_host *host;
16362306a36Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
16462306a36Sopenharmony_ci	struct sdhci_sparx5_data *sdhci_sparx5;
16562306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
16662306a36Sopenharmony_ci	u32 value;
16762306a36Sopenharmony_ci	u32 extra;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	host = sdhci_pltfm_init(pdev, &sdhci_sparx5_pdata,
17062306a36Sopenharmony_ci				sizeof(*sdhci_sparx5));
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	if (IS_ERR(host))
17362306a36Sopenharmony_ci		return PTR_ERR(host);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	/*
17662306a36Sopenharmony_ci	 * extra adma table cnt for cross 128M boundary handling.
17762306a36Sopenharmony_ci	 */
17862306a36Sopenharmony_ci	extra = DIV_ROUND_UP_ULL(dma_get_required_mask(&pdev->dev), SZ_128M);
17962306a36Sopenharmony_ci	if (extra > SDHCI_MAX_SEGS)
18062306a36Sopenharmony_ci		extra = SDHCI_MAX_SEGS;
18162306a36Sopenharmony_ci	host->adma_table_cnt += extra;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	pltfm_host = sdhci_priv(host);
18462306a36Sopenharmony_ci	sdhci_sparx5 = sdhci_pltfm_priv(pltfm_host);
18562306a36Sopenharmony_ci	sdhci_sparx5->host = host;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	pltfm_host->clk = devm_clk_get_enabled(&pdev->dev, "core");
18862306a36Sopenharmony_ci	if (IS_ERR(pltfm_host->clk)) {
18962306a36Sopenharmony_ci		ret = PTR_ERR(pltfm_host->clk);
19062306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to get and enable core clk: %d\n", ret);
19162306a36Sopenharmony_ci		goto free_pltfm;
19262306a36Sopenharmony_ci	}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	if (!of_property_read_u32(np, "microchip,clock-delay", &value) &&
19562306a36Sopenharmony_ci	    (value > 0 && value <= MSHC_DLY_CC_MAX))
19662306a36Sopenharmony_ci		sdhci_sparx5->delay_clock = value;
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	sdhci_get_of_property(pdev);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	ret = mmc_of_parse(host->mmc);
20162306a36Sopenharmony_ci	if (ret)
20262306a36Sopenharmony_ci		goto free_pltfm;
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	sdhci_sparx5->cpu_ctrl = syscon_regmap_lookup_by_compatible(syscon);
20562306a36Sopenharmony_ci	if (IS_ERR(sdhci_sparx5->cpu_ctrl)) {
20662306a36Sopenharmony_ci		dev_err(&pdev->dev, "No CPU syscon regmap !\n");
20762306a36Sopenharmony_ci		ret = PTR_ERR(sdhci_sparx5->cpu_ctrl);
20862306a36Sopenharmony_ci		goto free_pltfm;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	if (sdhci_sparx5->delay_clock >= 0)
21262306a36Sopenharmony_ci		sparx5_set_delay(host, sdhci_sparx5->delay_clock);
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	if (!mmc_card_is_removable(host->mmc)) {
21562306a36Sopenharmony_ci		/* Do a HW reset of eMMC card */
21662306a36Sopenharmony_ci		sdhci_sparx5_reset_emmc(host);
21762306a36Sopenharmony_ci		/* Update EMMC_CTRL */
21862306a36Sopenharmony_ci		sdhci_sparx5_set_emmc(host);
21962306a36Sopenharmony_ci		/* If eMMC, disable SD and SDIO */
22062306a36Sopenharmony_ci		host->mmc->caps2 |= (MMC_CAP2_NO_SDIO|MMC_CAP2_NO_SD);
22162306a36Sopenharmony_ci	}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	ret = sdhci_add_host(host);
22462306a36Sopenharmony_ci	if (ret)
22562306a36Sopenharmony_ci		goto free_pltfm;
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	/* Set AXI bus master to use un-cached access (for DMA) */
22862306a36Sopenharmony_ci	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA) &&
22962306a36Sopenharmony_ci	    IS_ENABLED(CONFIG_DMA_DECLARE_COHERENT))
23062306a36Sopenharmony_ci		sparx5_set_cacheable(host, ACP_CACHE_FORCE_ENA);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	pr_debug("%s: SDHC version: 0x%08x\n",
23362306a36Sopenharmony_ci		 mmc_hostname(host->mmc), sdhci_readl(host, MSHC2_VERSION));
23462306a36Sopenharmony_ci	pr_debug("%s: SDHC type:    0x%08x\n",
23562306a36Sopenharmony_ci		 mmc_hostname(host->mmc), sdhci_readl(host, MSHC2_TYPE));
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	return ret;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cifree_pltfm:
24062306a36Sopenharmony_ci	sdhci_pltfm_free(pdev);
24162306a36Sopenharmony_ci	return ret;
24262306a36Sopenharmony_ci}
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic const struct of_device_id sdhci_sparx5_of_match[] = {
24562306a36Sopenharmony_ci	{ .compatible = "microchip,dw-sparx5-sdhci" },
24662306a36Sopenharmony_ci	{ }
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sdhci_sparx5_of_match);
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic struct platform_driver sdhci_sparx5_driver = {
25162306a36Sopenharmony_ci	.driver = {
25262306a36Sopenharmony_ci		.name = "sdhci-sparx5",
25362306a36Sopenharmony_ci		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
25462306a36Sopenharmony_ci		.of_match_table = sdhci_sparx5_of_match,
25562306a36Sopenharmony_ci		.pm = &sdhci_pltfm_pmops,
25662306a36Sopenharmony_ci	},
25762306a36Sopenharmony_ci	.probe = sdhci_sparx5_probe,
25862306a36Sopenharmony_ci	.remove_new = sdhci_pltfm_remove,
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cimodule_platform_driver(sdhci_sparx5_driver);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ciMODULE_DESCRIPTION("Sparx5 SDHCI OF driver");
26462306a36Sopenharmony_ciMODULE_AUTHOR("Lars Povlsen <lars.povlsen@microchip.com>");
26562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
266