162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2014-2015, 2022 MediaTek Inc. 462306a36Sopenharmony_ci * Author: Chaotian.Jing <chaotian.jing@mediatek.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/bitops.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1262306a36Sopenharmony_ci#include <linux/iopoll.h> 1362306a36Sopenharmony_ci#include <linux/ioport.h> 1462306a36Sopenharmony_ci#include <linux/irq.h> 1562306a36Sopenharmony_ci#include <linux/of.h> 1662306a36Sopenharmony_ci#include <linux/of_gpio.h> 1762306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/pm.h> 2062306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2162306a36Sopenharmony_ci#include <linux/pm_wakeirq.h> 2262306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 2362306a36Sopenharmony_ci#include <linux/slab.h> 2462306a36Sopenharmony_ci#include <linux/spinlock.h> 2562306a36Sopenharmony_ci#include <linux/interrupt.h> 2662306a36Sopenharmony_ci#include <linux/reset.h> 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include <linux/mmc/card.h> 2962306a36Sopenharmony_ci#include <linux/mmc/core.h> 3062306a36Sopenharmony_ci#include <linux/mmc/host.h> 3162306a36Sopenharmony_ci#include <linux/mmc/mmc.h> 3262306a36Sopenharmony_ci#include <linux/mmc/sd.h> 3362306a36Sopenharmony_ci#include <linux/mmc/sdio.h> 3462306a36Sopenharmony_ci#include <linux/mmc/slot-gpio.h> 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#include "cqhci.h" 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define MAX_BD_NUM 1024 3962306a36Sopenharmony_ci#define MSDC_NR_CLOCKS 3 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 4262306a36Sopenharmony_ci/* Common Definition */ 4362306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 4462306a36Sopenharmony_ci#define MSDC_BUS_1BITS 0x0 4562306a36Sopenharmony_ci#define MSDC_BUS_4BITS 0x1 4662306a36Sopenharmony_ci#define MSDC_BUS_8BITS 0x2 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define MSDC_BURST_64B 0x6 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 5162306a36Sopenharmony_ci/* Register Offset */ 5262306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 5362306a36Sopenharmony_ci#define MSDC_CFG 0x0 5462306a36Sopenharmony_ci#define MSDC_IOCON 0x04 5562306a36Sopenharmony_ci#define MSDC_PS 0x08 5662306a36Sopenharmony_ci#define MSDC_INT 0x0c 5762306a36Sopenharmony_ci#define MSDC_INTEN 0x10 5862306a36Sopenharmony_ci#define MSDC_FIFOCS 0x14 5962306a36Sopenharmony_ci#define SDC_CFG 0x30 6062306a36Sopenharmony_ci#define SDC_CMD 0x34 6162306a36Sopenharmony_ci#define SDC_ARG 0x38 6262306a36Sopenharmony_ci#define SDC_STS 0x3c 6362306a36Sopenharmony_ci#define SDC_RESP0 0x40 6462306a36Sopenharmony_ci#define SDC_RESP1 0x44 6562306a36Sopenharmony_ci#define SDC_RESP2 0x48 6662306a36Sopenharmony_ci#define SDC_RESP3 0x4c 6762306a36Sopenharmony_ci#define SDC_BLK_NUM 0x50 6862306a36Sopenharmony_ci#define SDC_ADV_CFG0 0x64 6962306a36Sopenharmony_ci#define EMMC_IOCON 0x7c 7062306a36Sopenharmony_ci#define SDC_ACMD_RESP 0x80 7162306a36Sopenharmony_ci#define DMA_SA_H4BIT 0x8c 7262306a36Sopenharmony_ci#define MSDC_DMA_SA 0x90 7362306a36Sopenharmony_ci#define MSDC_DMA_CTRL 0x98 7462306a36Sopenharmony_ci#define MSDC_DMA_CFG 0x9c 7562306a36Sopenharmony_ci#define MSDC_PATCH_BIT 0xb0 7662306a36Sopenharmony_ci#define MSDC_PATCH_BIT1 0xb4 7762306a36Sopenharmony_ci#define MSDC_PATCH_BIT2 0xb8 7862306a36Sopenharmony_ci#define MSDC_PAD_TUNE 0xec 7962306a36Sopenharmony_ci#define MSDC_PAD_TUNE0 0xf0 8062306a36Sopenharmony_ci#define PAD_DS_TUNE 0x188 8162306a36Sopenharmony_ci#define PAD_CMD_TUNE 0x18c 8262306a36Sopenharmony_ci#define EMMC51_CFG0 0x204 8362306a36Sopenharmony_ci#define EMMC50_CFG0 0x208 8462306a36Sopenharmony_ci#define EMMC50_CFG1 0x20c 8562306a36Sopenharmony_ci#define EMMC50_CFG3 0x220 8662306a36Sopenharmony_ci#define SDC_FIFO_CFG 0x228 8762306a36Sopenharmony_ci#define CQHCI_SETTING 0x7fc 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 9062306a36Sopenharmony_ci/* Top Pad Register Offset */ 9162306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 9262306a36Sopenharmony_ci#define EMMC_TOP_CONTROL 0x00 9362306a36Sopenharmony_ci#define EMMC_TOP_CMD 0x04 9462306a36Sopenharmony_ci#define EMMC50_PAD_DS_TUNE 0x0c 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 9762306a36Sopenharmony_ci/* Register Mask */ 9862306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci/* MSDC_CFG mask */ 10162306a36Sopenharmony_ci#define MSDC_CFG_MODE BIT(0) /* RW */ 10262306a36Sopenharmony_ci#define MSDC_CFG_CKPDN BIT(1) /* RW */ 10362306a36Sopenharmony_ci#define MSDC_CFG_RST BIT(2) /* RW */ 10462306a36Sopenharmony_ci#define MSDC_CFG_PIO BIT(3) /* RW */ 10562306a36Sopenharmony_ci#define MSDC_CFG_CKDRVEN BIT(4) /* RW */ 10662306a36Sopenharmony_ci#define MSDC_CFG_BV18SDT BIT(5) /* RW */ 10762306a36Sopenharmony_ci#define MSDC_CFG_BV18PSS BIT(6) /* R */ 10862306a36Sopenharmony_ci#define MSDC_CFG_CKSTB BIT(7) /* R */ 10962306a36Sopenharmony_ci#define MSDC_CFG_CKDIV GENMASK(15, 8) /* RW */ 11062306a36Sopenharmony_ci#define MSDC_CFG_CKMOD GENMASK(17, 16) /* RW */ 11162306a36Sopenharmony_ci#define MSDC_CFG_HS400_CK_MODE BIT(18) /* RW */ 11262306a36Sopenharmony_ci#define MSDC_CFG_HS400_CK_MODE_EXTRA BIT(22) /* RW */ 11362306a36Sopenharmony_ci#define MSDC_CFG_CKDIV_EXTRA GENMASK(19, 8) /* RW */ 11462306a36Sopenharmony_ci#define MSDC_CFG_CKMOD_EXTRA GENMASK(21, 20) /* RW */ 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci/* MSDC_IOCON mask */ 11762306a36Sopenharmony_ci#define MSDC_IOCON_SDR104CKS BIT(0) /* RW */ 11862306a36Sopenharmony_ci#define MSDC_IOCON_RSPL BIT(1) /* RW */ 11962306a36Sopenharmony_ci#define MSDC_IOCON_DSPL BIT(2) /* RW */ 12062306a36Sopenharmony_ci#define MSDC_IOCON_DDLSEL BIT(3) /* RW */ 12162306a36Sopenharmony_ci#define MSDC_IOCON_DDR50CKD BIT(4) /* RW */ 12262306a36Sopenharmony_ci#define MSDC_IOCON_DSPLSEL BIT(5) /* RW */ 12362306a36Sopenharmony_ci#define MSDC_IOCON_W_DSPL BIT(8) /* RW */ 12462306a36Sopenharmony_ci#define MSDC_IOCON_D0SPL BIT(16) /* RW */ 12562306a36Sopenharmony_ci#define MSDC_IOCON_D1SPL BIT(17) /* RW */ 12662306a36Sopenharmony_ci#define MSDC_IOCON_D2SPL BIT(18) /* RW */ 12762306a36Sopenharmony_ci#define MSDC_IOCON_D3SPL BIT(19) /* RW */ 12862306a36Sopenharmony_ci#define MSDC_IOCON_D4SPL BIT(20) /* RW */ 12962306a36Sopenharmony_ci#define MSDC_IOCON_D5SPL BIT(21) /* RW */ 13062306a36Sopenharmony_ci#define MSDC_IOCON_D6SPL BIT(22) /* RW */ 13162306a36Sopenharmony_ci#define MSDC_IOCON_D7SPL BIT(23) /* RW */ 13262306a36Sopenharmony_ci#define MSDC_IOCON_RISCSZ GENMASK(25, 24) /* RW */ 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci/* MSDC_PS mask */ 13562306a36Sopenharmony_ci#define MSDC_PS_CDEN BIT(0) /* RW */ 13662306a36Sopenharmony_ci#define MSDC_PS_CDSTS BIT(1) /* R */ 13762306a36Sopenharmony_ci#define MSDC_PS_CDDEBOUNCE GENMASK(15, 12) /* RW */ 13862306a36Sopenharmony_ci#define MSDC_PS_DAT GENMASK(23, 16) /* R */ 13962306a36Sopenharmony_ci#define MSDC_PS_DATA1 BIT(17) /* R */ 14062306a36Sopenharmony_ci#define MSDC_PS_CMD BIT(24) /* R */ 14162306a36Sopenharmony_ci#define MSDC_PS_WP BIT(31) /* R */ 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci/* MSDC_INT mask */ 14462306a36Sopenharmony_ci#define MSDC_INT_MMCIRQ BIT(0) /* W1C */ 14562306a36Sopenharmony_ci#define MSDC_INT_CDSC BIT(1) /* W1C */ 14662306a36Sopenharmony_ci#define MSDC_INT_ACMDRDY BIT(3) /* W1C */ 14762306a36Sopenharmony_ci#define MSDC_INT_ACMDTMO BIT(4) /* W1C */ 14862306a36Sopenharmony_ci#define MSDC_INT_ACMDCRCERR BIT(5) /* W1C */ 14962306a36Sopenharmony_ci#define MSDC_INT_DMAQ_EMPTY BIT(6) /* W1C */ 15062306a36Sopenharmony_ci#define MSDC_INT_SDIOIRQ BIT(7) /* W1C */ 15162306a36Sopenharmony_ci#define MSDC_INT_CMDRDY BIT(8) /* W1C */ 15262306a36Sopenharmony_ci#define MSDC_INT_CMDTMO BIT(9) /* W1C */ 15362306a36Sopenharmony_ci#define MSDC_INT_RSPCRCERR BIT(10) /* W1C */ 15462306a36Sopenharmony_ci#define MSDC_INT_CSTA BIT(11) /* R */ 15562306a36Sopenharmony_ci#define MSDC_INT_XFER_COMPL BIT(12) /* W1C */ 15662306a36Sopenharmony_ci#define MSDC_INT_DXFER_DONE BIT(13) /* W1C */ 15762306a36Sopenharmony_ci#define MSDC_INT_DATTMO BIT(14) /* W1C */ 15862306a36Sopenharmony_ci#define MSDC_INT_DATCRCERR BIT(15) /* W1C */ 15962306a36Sopenharmony_ci#define MSDC_INT_ACMD19_DONE BIT(16) /* W1C */ 16062306a36Sopenharmony_ci#define MSDC_INT_DMA_BDCSERR BIT(17) /* W1C */ 16162306a36Sopenharmony_ci#define MSDC_INT_DMA_GPDCSERR BIT(18) /* W1C */ 16262306a36Sopenharmony_ci#define MSDC_INT_DMA_PROTECT BIT(19) /* W1C */ 16362306a36Sopenharmony_ci#define MSDC_INT_CMDQ BIT(28) /* W1C */ 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci/* MSDC_INTEN mask */ 16662306a36Sopenharmony_ci#define MSDC_INTEN_MMCIRQ BIT(0) /* RW */ 16762306a36Sopenharmony_ci#define MSDC_INTEN_CDSC BIT(1) /* RW */ 16862306a36Sopenharmony_ci#define MSDC_INTEN_ACMDRDY BIT(3) /* RW */ 16962306a36Sopenharmony_ci#define MSDC_INTEN_ACMDTMO BIT(4) /* RW */ 17062306a36Sopenharmony_ci#define MSDC_INTEN_ACMDCRCERR BIT(5) /* RW */ 17162306a36Sopenharmony_ci#define MSDC_INTEN_DMAQ_EMPTY BIT(6) /* RW */ 17262306a36Sopenharmony_ci#define MSDC_INTEN_SDIOIRQ BIT(7) /* RW */ 17362306a36Sopenharmony_ci#define MSDC_INTEN_CMDRDY BIT(8) /* RW */ 17462306a36Sopenharmony_ci#define MSDC_INTEN_CMDTMO BIT(9) /* RW */ 17562306a36Sopenharmony_ci#define MSDC_INTEN_RSPCRCERR BIT(10) /* RW */ 17662306a36Sopenharmony_ci#define MSDC_INTEN_CSTA BIT(11) /* RW */ 17762306a36Sopenharmony_ci#define MSDC_INTEN_XFER_COMPL BIT(12) /* RW */ 17862306a36Sopenharmony_ci#define MSDC_INTEN_DXFER_DONE BIT(13) /* RW */ 17962306a36Sopenharmony_ci#define MSDC_INTEN_DATTMO BIT(14) /* RW */ 18062306a36Sopenharmony_ci#define MSDC_INTEN_DATCRCERR BIT(15) /* RW */ 18162306a36Sopenharmony_ci#define MSDC_INTEN_ACMD19_DONE BIT(16) /* RW */ 18262306a36Sopenharmony_ci#define MSDC_INTEN_DMA_BDCSERR BIT(17) /* RW */ 18362306a36Sopenharmony_ci#define MSDC_INTEN_DMA_GPDCSERR BIT(18) /* RW */ 18462306a36Sopenharmony_ci#define MSDC_INTEN_DMA_PROTECT BIT(19) /* RW */ 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci/* MSDC_FIFOCS mask */ 18762306a36Sopenharmony_ci#define MSDC_FIFOCS_RXCNT GENMASK(7, 0) /* R */ 18862306a36Sopenharmony_ci#define MSDC_FIFOCS_TXCNT GENMASK(23, 16) /* R */ 18962306a36Sopenharmony_ci#define MSDC_FIFOCS_CLR BIT(31) /* RW */ 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci/* SDC_CFG mask */ 19262306a36Sopenharmony_ci#define SDC_CFG_SDIOINTWKUP BIT(0) /* RW */ 19362306a36Sopenharmony_ci#define SDC_CFG_INSWKUP BIT(1) /* RW */ 19462306a36Sopenharmony_ci#define SDC_CFG_WRDTOC GENMASK(14, 2) /* RW */ 19562306a36Sopenharmony_ci#define SDC_CFG_BUSWIDTH GENMASK(17, 16) /* RW */ 19662306a36Sopenharmony_ci#define SDC_CFG_SDIO BIT(19) /* RW */ 19762306a36Sopenharmony_ci#define SDC_CFG_SDIOIDE BIT(20) /* RW */ 19862306a36Sopenharmony_ci#define SDC_CFG_INTATGAP BIT(21) /* RW */ 19962306a36Sopenharmony_ci#define SDC_CFG_DTOC GENMASK(31, 24) /* RW */ 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci/* SDC_STS mask */ 20262306a36Sopenharmony_ci#define SDC_STS_SDCBUSY BIT(0) /* RW */ 20362306a36Sopenharmony_ci#define SDC_STS_CMDBUSY BIT(1) /* RW */ 20462306a36Sopenharmony_ci#define SDC_STS_SWR_COMPL BIT(31) /* RW */ 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci#define SDC_DAT1_IRQ_TRIGGER BIT(19) /* RW */ 20762306a36Sopenharmony_ci/* SDC_ADV_CFG0 mask */ 20862306a36Sopenharmony_ci#define SDC_RX_ENHANCE_EN BIT(20) /* RW */ 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci/* DMA_SA_H4BIT mask */ 21162306a36Sopenharmony_ci#define DMA_ADDR_HIGH_4BIT GENMASK(3, 0) /* RW */ 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci/* MSDC_DMA_CTRL mask */ 21462306a36Sopenharmony_ci#define MSDC_DMA_CTRL_START BIT(0) /* W */ 21562306a36Sopenharmony_ci#define MSDC_DMA_CTRL_STOP BIT(1) /* W */ 21662306a36Sopenharmony_ci#define MSDC_DMA_CTRL_RESUME BIT(2) /* W */ 21762306a36Sopenharmony_ci#define MSDC_DMA_CTRL_MODE BIT(8) /* RW */ 21862306a36Sopenharmony_ci#define MSDC_DMA_CTRL_LASTBUF BIT(10) /* RW */ 21962306a36Sopenharmony_ci#define MSDC_DMA_CTRL_BRUSTSZ GENMASK(14, 12) /* RW */ 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci/* MSDC_DMA_CFG mask */ 22262306a36Sopenharmony_ci#define MSDC_DMA_CFG_STS BIT(0) /* R */ 22362306a36Sopenharmony_ci#define MSDC_DMA_CFG_DECSEN BIT(1) /* RW */ 22462306a36Sopenharmony_ci#define MSDC_DMA_CFG_AHBHPROT2 BIT(9) /* RW */ 22562306a36Sopenharmony_ci#define MSDC_DMA_CFG_ACTIVEEN BIT(13) /* RW */ 22662306a36Sopenharmony_ci#define MSDC_DMA_CFG_CS12B16B BIT(16) /* RW */ 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci/* MSDC_PATCH_BIT mask */ 22962306a36Sopenharmony_ci#define MSDC_PATCH_BIT_ODDSUPP BIT(1) /* RW */ 23062306a36Sopenharmony_ci#define MSDC_INT_DAT_LATCH_CK_SEL GENMASK(9, 7) 23162306a36Sopenharmony_ci#define MSDC_CKGEN_MSDC_DLY_SEL GENMASK(14, 10) 23262306a36Sopenharmony_ci#define MSDC_PATCH_BIT_IODSSEL BIT(16) /* RW */ 23362306a36Sopenharmony_ci#define MSDC_PATCH_BIT_IOINTSEL BIT(17) /* RW */ 23462306a36Sopenharmony_ci#define MSDC_PATCH_BIT_BUSYDLY GENMASK(21, 18) /* RW */ 23562306a36Sopenharmony_ci#define MSDC_PATCH_BIT_WDOD GENMASK(25, 22) /* RW */ 23662306a36Sopenharmony_ci#define MSDC_PATCH_BIT_IDRTSEL BIT(26) /* RW */ 23762306a36Sopenharmony_ci#define MSDC_PATCH_BIT_CMDFSEL BIT(27) /* RW */ 23862306a36Sopenharmony_ci#define MSDC_PATCH_BIT_INTDLSEL BIT(28) /* RW */ 23962306a36Sopenharmony_ci#define MSDC_PATCH_BIT_SPCPUSH BIT(29) /* RW */ 24062306a36Sopenharmony_ci#define MSDC_PATCH_BIT_DECRCTMO BIT(30) /* RW */ 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci#define MSDC_PATCH_BIT1_CMDTA GENMASK(5, 3) /* RW */ 24362306a36Sopenharmony_ci#define MSDC_PB1_BUSY_CHECK_SEL BIT(7) /* RW */ 24462306a36Sopenharmony_ci#define MSDC_PATCH_BIT1_STOP_DLY GENMASK(11, 8) /* RW */ 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci#define MSDC_PATCH_BIT2_CFGRESP BIT(15) /* RW */ 24762306a36Sopenharmony_ci#define MSDC_PATCH_BIT2_CFGCRCSTS BIT(28) /* RW */ 24862306a36Sopenharmony_ci#define MSDC_PB2_SUPPORT_64G BIT(1) /* RW */ 24962306a36Sopenharmony_ci#define MSDC_PB2_RESPWAIT GENMASK(3, 2) /* RW */ 25062306a36Sopenharmony_ci#define MSDC_PB2_RESPSTSENSEL GENMASK(18, 16) /* RW */ 25162306a36Sopenharmony_ci#define MSDC_PB2_CRCSTSENSEL GENMASK(31, 29) /* RW */ 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci#define MSDC_PAD_TUNE_DATWRDLY GENMASK(4, 0) /* RW */ 25462306a36Sopenharmony_ci#define MSDC_PAD_TUNE_DATRRDLY GENMASK(12, 8) /* RW */ 25562306a36Sopenharmony_ci#define MSDC_PAD_TUNE_CMDRDLY GENMASK(20, 16) /* RW */ 25662306a36Sopenharmony_ci#define MSDC_PAD_TUNE_CMDRRDLY GENMASK(26, 22) /* RW */ 25762306a36Sopenharmony_ci#define MSDC_PAD_TUNE_CLKTDLY GENMASK(31, 27) /* RW */ 25862306a36Sopenharmony_ci#define MSDC_PAD_TUNE_RXDLYSEL BIT(15) /* RW */ 25962306a36Sopenharmony_ci#define MSDC_PAD_TUNE_RD_SEL BIT(13) /* RW */ 26062306a36Sopenharmony_ci#define MSDC_PAD_TUNE_CMD_SEL BIT(21) /* RW */ 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci#define PAD_DS_TUNE_DLY_SEL BIT(0) /* RW */ 26362306a36Sopenharmony_ci#define PAD_DS_TUNE_DLY1 GENMASK(6, 2) /* RW */ 26462306a36Sopenharmony_ci#define PAD_DS_TUNE_DLY2 GENMASK(11, 7) /* RW */ 26562306a36Sopenharmony_ci#define PAD_DS_TUNE_DLY3 GENMASK(16, 12) /* RW */ 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci#define PAD_CMD_TUNE_RX_DLY3 GENMASK(5, 1) /* RW */ 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci/* EMMC51_CFG0 mask */ 27062306a36Sopenharmony_ci#define CMDQ_RDAT_CNT GENMASK(21, 12) /* RW */ 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci#define EMMC50_CFG_PADCMD_LATCHCK BIT(0) /* RW */ 27362306a36Sopenharmony_ci#define EMMC50_CFG_CRCSTS_EDGE BIT(3) /* RW */ 27462306a36Sopenharmony_ci#define EMMC50_CFG_CFCSTS_SEL BIT(4) /* RW */ 27562306a36Sopenharmony_ci#define EMMC50_CFG_CMD_RESP_SEL BIT(9) /* RW */ 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci/* EMMC50_CFG1 mask */ 27862306a36Sopenharmony_ci#define EMMC50_CFG1_DS_CFG BIT(28) /* RW */ 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci#define EMMC50_CFG3_OUTS_WR GENMASK(4, 0) /* RW */ 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci#define SDC_FIFO_CFG_WRVALIDSEL BIT(24) /* RW */ 28362306a36Sopenharmony_ci#define SDC_FIFO_CFG_RDVALIDSEL BIT(25) /* RW */ 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci/* CQHCI_SETTING */ 28662306a36Sopenharmony_ci#define CQHCI_RD_CMD_WND_SEL BIT(14) /* RW */ 28762306a36Sopenharmony_ci#define CQHCI_WR_CMD_WND_SEL BIT(15) /* RW */ 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci/* EMMC_TOP_CONTROL mask */ 29062306a36Sopenharmony_ci#define PAD_RXDLY_SEL BIT(0) /* RW */ 29162306a36Sopenharmony_ci#define DELAY_EN BIT(1) /* RW */ 29262306a36Sopenharmony_ci#define PAD_DAT_RD_RXDLY2 GENMASK(6, 2) /* RW */ 29362306a36Sopenharmony_ci#define PAD_DAT_RD_RXDLY GENMASK(11, 7) /* RW */ 29462306a36Sopenharmony_ci#define PAD_DAT_RD_RXDLY2_SEL BIT(12) /* RW */ 29562306a36Sopenharmony_ci#define PAD_DAT_RD_RXDLY_SEL BIT(13) /* RW */ 29662306a36Sopenharmony_ci#define DATA_K_VALUE_SEL BIT(14) /* RW */ 29762306a36Sopenharmony_ci#define SDC_RX_ENH_EN BIT(15) /* TW */ 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci/* EMMC_TOP_CMD mask */ 30062306a36Sopenharmony_ci#define PAD_CMD_RXDLY2 GENMASK(4, 0) /* RW */ 30162306a36Sopenharmony_ci#define PAD_CMD_RXDLY GENMASK(9, 5) /* RW */ 30262306a36Sopenharmony_ci#define PAD_CMD_RD_RXDLY2_SEL BIT(10) /* RW */ 30362306a36Sopenharmony_ci#define PAD_CMD_RD_RXDLY_SEL BIT(11) /* RW */ 30462306a36Sopenharmony_ci#define PAD_CMD_TX_DLY GENMASK(16, 12) /* RW */ 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci/* EMMC50_PAD_DS_TUNE mask */ 30762306a36Sopenharmony_ci#define PAD_DS_DLY_SEL BIT(16) /* RW */ 30862306a36Sopenharmony_ci#define PAD_DS_DLY1 GENMASK(14, 10) /* RW */ 30962306a36Sopenharmony_ci#define PAD_DS_DLY3 GENMASK(4, 0) /* RW */ 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci#define REQ_CMD_EIO BIT(0) 31262306a36Sopenharmony_ci#define REQ_CMD_TMO BIT(1) 31362306a36Sopenharmony_ci#define REQ_DAT_ERR BIT(2) 31462306a36Sopenharmony_ci#define REQ_STOP_EIO BIT(3) 31562306a36Sopenharmony_ci#define REQ_STOP_TMO BIT(4) 31662306a36Sopenharmony_ci#define REQ_CMD_BUSY BIT(5) 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci#define MSDC_PREPARE_FLAG BIT(0) 31962306a36Sopenharmony_ci#define MSDC_ASYNC_FLAG BIT(1) 32062306a36Sopenharmony_ci#define MSDC_MMAP_FLAG BIT(2) 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci#define MTK_MMC_AUTOSUSPEND_DELAY 50 32362306a36Sopenharmony_ci#define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */ 32462306a36Sopenharmony_ci#define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */ 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci#define DEFAULT_DEBOUNCE (8) /* 8 cycles CD debounce */ 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci#define PAD_DELAY_MAX 32 /* PAD delay cells */ 32962306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 33062306a36Sopenharmony_ci/* Descriptor Structure */ 33162306a36Sopenharmony_ci/*--------------------------------------------------------------------------*/ 33262306a36Sopenharmony_cistruct mt_gpdma_desc { 33362306a36Sopenharmony_ci u32 gpd_info; 33462306a36Sopenharmony_ci#define GPDMA_DESC_HWO BIT(0) 33562306a36Sopenharmony_ci#define GPDMA_DESC_BDP BIT(1) 33662306a36Sopenharmony_ci#define GPDMA_DESC_CHECKSUM GENMASK(15, 8) 33762306a36Sopenharmony_ci#define GPDMA_DESC_INT BIT(16) 33862306a36Sopenharmony_ci#define GPDMA_DESC_NEXT_H4 GENMASK(27, 24) 33962306a36Sopenharmony_ci#define GPDMA_DESC_PTR_H4 GENMASK(31, 28) 34062306a36Sopenharmony_ci u32 next; 34162306a36Sopenharmony_ci u32 ptr; 34262306a36Sopenharmony_ci u32 gpd_data_len; 34362306a36Sopenharmony_ci#define GPDMA_DESC_BUFLEN GENMASK(15, 0) 34462306a36Sopenharmony_ci#define GPDMA_DESC_EXTLEN GENMASK(23, 16) 34562306a36Sopenharmony_ci u32 arg; 34662306a36Sopenharmony_ci u32 blknum; 34762306a36Sopenharmony_ci u32 cmd; 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistruct mt_bdma_desc { 35162306a36Sopenharmony_ci u32 bd_info; 35262306a36Sopenharmony_ci#define BDMA_DESC_EOL BIT(0) 35362306a36Sopenharmony_ci#define BDMA_DESC_CHECKSUM GENMASK(15, 8) 35462306a36Sopenharmony_ci#define BDMA_DESC_BLKPAD BIT(17) 35562306a36Sopenharmony_ci#define BDMA_DESC_DWPAD BIT(18) 35662306a36Sopenharmony_ci#define BDMA_DESC_NEXT_H4 GENMASK(27, 24) 35762306a36Sopenharmony_ci#define BDMA_DESC_PTR_H4 GENMASK(31, 28) 35862306a36Sopenharmony_ci u32 next; 35962306a36Sopenharmony_ci u32 ptr; 36062306a36Sopenharmony_ci u32 bd_data_len; 36162306a36Sopenharmony_ci#define BDMA_DESC_BUFLEN GENMASK(15, 0) 36262306a36Sopenharmony_ci#define BDMA_DESC_BUFLEN_EXT GENMASK(23, 0) 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistruct msdc_dma { 36662306a36Sopenharmony_ci struct scatterlist *sg; /* I/O scatter list */ 36762306a36Sopenharmony_ci struct mt_gpdma_desc *gpd; /* pointer to gpd array */ 36862306a36Sopenharmony_ci struct mt_bdma_desc *bd; /* pointer to bd array */ 36962306a36Sopenharmony_ci dma_addr_t gpd_addr; /* the physical address of gpd array */ 37062306a36Sopenharmony_ci dma_addr_t bd_addr; /* the physical address of bd array */ 37162306a36Sopenharmony_ci}; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_cistruct msdc_save_para { 37462306a36Sopenharmony_ci u32 msdc_cfg; 37562306a36Sopenharmony_ci u32 iocon; 37662306a36Sopenharmony_ci u32 sdc_cfg; 37762306a36Sopenharmony_ci u32 pad_tune; 37862306a36Sopenharmony_ci u32 patch_bit0; 37962306a36Sopenharmony_ci u32 patch_bit1; 38062306a36Sopenharmony_ci u32 patch_bit2; 38162306a36Sopenharmony_ci u32 pad_ds_tune; 38262306a36Sopenharmony_ci u32 pad_cmd_tune; 38362306a36Sopenharmony_ci u32 emmc50_cfg0; 38462306a36Sopenharmony_ci u32 emmc50_cfg3; 38562306a36Sopenharmony_ci u32 sdc_fifo_cfg; 38662306a36Sopenharmony_ci u32 emmc_top_control; 38762306a36Sopenharmony_ci u32 emmc_top_cmd; 38862306a36Sopenharmony_ci u32 emmc50_pad_ds_tune; 38962306a36Sopenharmony_ci}; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistruct mtk_mmc_compatible { 39262306a36Sopenharmony_ci u8 clk_div_bits; 39362306a36Sopenharmony_ci bool recheck_sdio_irq; 39462306a36Sopenharmony_ci bool hs400_tune; /* only used for MT8173 */ 39562306a36Sopenharmony_ci u32 pad_tune_reg; 39662306a36Sopenharmony_ci bool async_fifo; 39762306a36Sopenharmony_ci bool data_tune; 39862306a36Sopenharmony_ci bool busy_check; 39962306a36Sopenharmony_ci bool stop_clk_fix; 40062306a36Sopenharmony_ci bool enhance_rx; 40162306a36Sopenharmony_ci bool support_64g; 40262306a36Sopenharmony_ci bool use_internal_cd; 40362306a36Sopenharmony_ci}; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_cistruct msdc_tune_para { 40662306a36Sopenharmony_ci u32 iocon; 40762306a36Sopenharmony_ci u32 pad_tune; 40862306a36Sopenharmony_ci u32 pad_cmd_tune; 40962306a36Sopenharmony_ci u32 emmc_top_control; 41062306a36Sopenharmony_ci u32 emmc_top_cmd; 41162306a36Sopenharmony_ci}; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_cistruct msdc_delay_phase { 41462306a36Sopenharmony_ci u8 maxlen; 41562306a36Sopenharmony_ci u8 start; 41662306a36Sopenharmony_ci u8 final_phase; 41762306a36Sopenharmony_ci}; 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_cistruct msdc_host { 42062306a36Sopenharmony_ci struct device *dev; 42162306a36Sopenharmony_ci const struct mtk_mmc_compatible *dev_comp; 42262306a36Sopenharmony_ci int cmd_rsp; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci spinlock_t lock; 42562306a36Sopenharmony_ci struct mmc_request *mrq; 42662306a36Sopenharmony_ci struct mmc_command *cmd; 42762306a36Sopenharmony_ci struct mmc_data *data; 42862306a36Sopenharmony_ci int error; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci void __iomem *base; /* host base address */ 43162306a36Sopenharmony_ci void __iomem *top_base; /* host top register base address */ 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci struct msdc_dma dma; /* dma channel */ 43462306a36Sopenharmony_ci u64 dma_mask; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci u32 timeout_ns; /* data timeout ns */ 43762306a36Sopenharmony_ci u32 timeout_clks; /* data timeout clks */ 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci struct pinctrl *pinctrl; 44062306a36Sopenharmony_ci struct pinctrl_state *pins_default; 44162306a36Sopenharmony_ci struct pinctrl_state *pins_uhs; 44262306a36Sopenharmony_ci struct pinctrl_state *pins_eint; 44362306a36Sopenharmony_ci struct delayed_work req_timeout; 44462306a36Sopenharmony_ci int irq; /* host interrupt */ 44562306a36Sopenharmony_ci int eint_irq; /* interrupt from sdio device for waking up system */ 44662306a36Sopenharmony_ci struct reset_control *reset; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci struct clk *src_clk; /* msdc source clock */ 44962306a36Sopenharmony_ci struct clk *h_clk; /* msdc h_clk */ 45062306a36Sopenharmony_ci struct clk *bus_clk; /* bus clock which used to access register */ 45162306a36Sopenharmony_ci struct clk *src_clk_cg; /* msdc source clock control gate */ 45262306a36Sopenharmony_ci struct clk *sys_clk_cg; /* msdc subsys clock control gate */ 45362306a36Sopenharmony_ci struct clk *crypto_clk; /* msdc crypto clock control gate */ 45462306a36Sopenharmony_ci struct clk_bulk_data bulk_clks[MSDC_NR_CLOCKS]; 45562306a36Sopenharmony_ci u32 mclk; /* mmc subsystem clock frequency */ 45662306a36Sopenharmony_ci u32 src_clk_freq; /* source clock frequency */ 45762306a36Sopenharmony_ci unsigned char timing; 45862306a36Sopenharmony_ci bool vqmmc_enabled; 45962306a36Sopenharmony_ci u32 latch_ck; 46062306a36Sopenharmony_ci u32 hs400_ds_delay; 46162306a36Sopenharmony_ci u32 hs400_ds_dly3; 46262306a36Sopenharmony_ci u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */ 46362306a36Sopenharmony_ci u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */ 46462306a36Sopenharmony_ci bool hs400_cmd_resp_sel_rising; 46562306a36Sopenharmony_ci /* cmd response sample selection for HS400 */ 46662306a36Sopenharmony_ci bool hs400_mode; /* current eMMC will run at hs400 mode */ 46762306a36Sopenharmony_ci bool hs400_tuning; /* hs400 mode online tuning */ 46862306a36Sopenharmony_ci bool internal_cd; /* Use internal card-detect logic */ 46962306a36Sopenharmony_ci bool cqhci; /* support eMMC hw cmdq */ 47062306a36Sopenharmony_ci struct msdc_save_para save_para; /* used when gate HCLK */ 47162306a36Sopenharmony_ci struct msdc_tune_para def_tune_para; /* default tune setting */ 47262306a36Sopenharmony_ci struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */ 47362306a36Sopenharmony_ci struct cqhci_host *cq_host; 47462306a36Sopenharmony_ci u32 cq_ssc1_time; 47562306a36Sopenharmony_ci}; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt2701_compat = { 47862306a36Sopenharmony_ci .clk_div_bits = 12, 47962306a36Sopenharmony_ci .recheck_sdio_irq = true, 48062306a36Sopenharmony_ci .hs400_tune = false, 48162306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 48262306a36Sopenharmony_ci .async_fifo = true, 48362306a36Sopenharmony_ci .data_tune = true, 48462306a36Sopenharmony_ci .busy_check = false, 48562306a36Sopenharmony_ci .stop_clk_fix = false, 48662306a36Sopenharmony_ci .enhance_rx = false, 48762306a36Sopenharmony_ci .support_64g = false, 48862306a36Sopenharmony_ci}; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt2712_compat = { 49162306a36Sopenharmony_ci .clk_div_bits = 12, 49262306a36Sopenharmony_ci .recheck_sdio_irq = false, 49362306a36Sopenharmony_ci .hs400_tune = false, 49462306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 49562306a36Sopenharmony_ci .async_fifo = true, 49662306a36Sopenharmony_ci .data_tune = true, 49762306a36Sopenharmony_ci .busy_check = true, 49862306a36Sopenharmony_ci .stop_clk_fix = true, 49962306a36Sopenharmony_ci .enhance_rx = true, 50062306a36Sopenharmony_ci .support_64g = true, 50162306a36Sopenharmony_ci}; 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt6779_compat = { 50462306a36Sopenharmony_ci .clk_div_bits = 12, 50562306a36Sopenharmony_ci .recheck_sdio_irq = false, 50662306a36Sopenharmony_ci .hs400_tune = false, 50762306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 50862306a36Sopenharmony_ci .async_fifo = true, 50962306a36Sopenharmony_ci .data_tune = true, 51062306a36Sopenharmony_ci .busy_check = true, 51162306a36Sopenharmony_ci .stop_clk_fix = true, 51262306a36Sopenharmony_ci .enhance_rx = true, 51362306a36Sopenharmony_ci .support_64g = true, 51462306a36Sopenharmony_ci}; 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt6795_compat = { 51762306a36Sopenharmony_ci .clk_div_bits = 8, 51862306a36Sopenharmony_ci .recheck_sdio_irq = false, 51962306a36Sopenharmony_ci .hs400_tune = true, 52062306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE, 52162306a36Sopenharmony_ci .async_fifo = false, 52262306a36Sopenharmony_ci .data_tune = false, 52362306a36Sopenharmony_ci .busy_check = false, 52462306a36Sopenharmony_ci .stop_clk_fix = false, 52562306a36Sopenharmony_ci .enhance_rx = false, 52662306a36Sopenharmony_ci .support_64g = false, 52762306a36Sopenharmony_ci}; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt7620_compat = { 53062306a36Sopenharmony_ci .clk_div_bits = 8, 53162306a36Sopenharmony_ci .recheck_sdio_irq = true, 53262306a36Sopenharmony_ci .hs400_tune = false, 53362306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE, 53462306a36Sopenharmony_ci .async_fifo = false, 53562306a36Sopenharmony_ci .data_tune = false, 53662306a36Sopenharmony_ci .busy_check = false, 53762306a36Sopenharmony_ci .stop_clk_fix = false, 53862306a36Sopenharmony_ci .enhance_rx = false, 53962306a36Sopenharmony_ci .use_internal_cd = true, 54062306a36Sopenharmony_ci}; 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt7622_compat = { 54362306a36Sopenharmony_ci .clk_div_bits = 12, 54462306a36Sopenharmony_ci .recheck_sdio_irq = true, 54562306a36Sopenharmony_ci .hs400_tune = false, 54662306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 54762306a36Sopenharmony_ci .async_fifo = true, 54862306a36Sopenharmony_ci .data_tune = true, 54962306a36Sopenharmony_ci .busy_check = true, 55062306a36Sopenharmony_ci .stop_clk_fix = true, 55162306a36Sopenharmony_ci .enhance_rx = true, 55262306a36Sopenharmony_ci .support_64g = false, 55362306a36Sopenharmony_ci}; 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt7986_compat = { 55662306a36Sopenharmony_ci .clk_div_bits = 12, 55762306a36Sopenharmony_ci .recheck_sdio_irq = true, 55862306a36Sopenharmony_ci .hs400_tune = false, 55962306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 56062306a36Sopenharmony_ci .async_fifo = true, 56162306a36Sopenharmony_ci .data_tune = true, 56262306a36Sopenharmony_ci .busy_check = true, 56362306a36Sopenharmony_ci .stop_clk_fix = true, 56462306a36Sopenharmony_ci .enhance_rx = true, 56562306a36Sopenharmony_ci .support_64g = true, 56662306a36Sopenharmony_ci}; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt8135_compat = { 56962306a36Sopenharmony_ci .clk_div_bits = 8, 57062306a36Sopenharmony_ci .recheck_sdio_irq = true, 57162306a36Sopenharmony_ci .hs400_tune = false, 57262306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE, 57362306a36Sopenharmony_ci .async_fifo = false, 57462306a36Sopenharmony_ci .data_tune = false, 57562306a36Sopenharmony_ci .busy_check = false, 57662306a36Sopenharmony_ci .stop_clk_fix = false, 57762306a36Sopenharmony_ci .enhance_rx = false, 57862306a36Sopenharmony_ci .support_64g = false, 57962306a36Sopenharmony_ci}; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt8173_compat = { 58262306a36Sopenharmony_ci .clk_div_bits = 8, 58362306a36Sopenharmony_ci .recheck_sdio_irq = true, 58462306a36Sopenharmony_ci .hs400_tune = true, 58562306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE, 58662306a36Sopenharmony_ci .async_fifo = false, 58762306a36Sopenharmony_ci .data_tune = false, 58862306a36Sopenharmony_ci .busy_check = false, 58962306a36Sopenharmony_ci .stop_clk_fix = false, 59062306a36Sopenharmony_ci .enhance_rx = false, 59162306a36Sopenharmony_ci .support_64g = false, 59262306a36Sopenharmony_ci}; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt8183_compat = { 59562306a36Sopenharmony_ci .clk_div_bits = 12, 59662306a36Sopenharmony_ci .recheck_sdio_irq = false, 59762306a36Sopenharmony_ci .hs400_tune = false, 59862306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 59962306a36Sopenharmony_ci .async_fifo = true, 60062306a36Sopenharmony_ci .data_tune = true, 60162306a36Sopenharmony_ci .busy_check = true, 60262306a36Sopenharmony_ci .stop_clk_fix = true, 60362306a36Sopenharmony_ci .enhance_rx = true, 60462306a36Sopenharmony_ci .support_64g = true, 60562306a36Sopenharmony_ci}; 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_cistatic const struct mtk_mmc_compatible mt8516_compat = { 60862306a36Sopenharmony_ci .clk_div_bits = 12, 60962306a36Sopenharmony_ci .recheck_sdio_irq = true, 61062306a36Sopenharmony_ci .hs400_tune = false, 61162306a36Sopenharmony_ci .pad_tune_reg = MSDC_PAD_TUNE0, 61262306a36Sopenharmony_ci .async_fifo = true, 61362306a36Sopenharmony_ci .data_tune = true, 61462306a36Sopenharmony_ci .busy_check = true, 61562306a36Sopenharmony_ci .stop_clk_fix = true, 61662306a36Sopenharmony_ci}; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_cistatic const struct of_device_id msdc_of_ids[] = { 61962306a36Sopenharmony_ci { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat}, 62062306a36Sopenharmony_ci { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat}, 62162306a36Sopenharmony_ci { .compatible = "mediatek,mt6779-mmc", .data = &mt6779_compat}, 62262306a36Sopenharmony_ci { .compatible = "mediatek,mt6795-mmc", .data = &mt6795_compat}, 62362306a36Sopenharmony_ci { .compatible = "mediatek,mt7620-mmc", .data = &mt7620_compat}, 62462306a36Sopenharmony_ci { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat}, 62562306a36Sopenharmony_ci { .compatible = "mediatek,mt7986-mmc", .data = &mt7986_compat}, 62662306a36Sopenharmony_ci { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat}, 62762306a36Sopenharmony_ci { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat}, 62862306a36Sopenharmony_ci { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat}, 62962306a36Sopenharmony_ci { .compatible = "mediatek,mt8516-mmc", .data = &mt8516_compat}, 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci {} 63262306a36Sopenharmony_ci}; 63362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, msdc_of_ids); 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_cistatic void sdr_set_bits(void __iomem *reg, u32 bs) 63662306a36Sopenharmony_ci{ 63762306a36Sopenharmony_ci u32 val = readl(reg); 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci val |= bs; 64062306a36Sopenharmony_ci writel(val, reg); 64162306a36Sopenharmony_ci} 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_cistatic void sdr_clr_bits(void __iomem *reg, u32 bs) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci u32 val = readl(reg); 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci val &= ~bs; 64862306a36Sopenharmony_ci writel(val, reg); 64962306a36Sopenharmony_ci} 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_cistatic void sdr_set_field(void __iomem *reg, u32 field, u32 val) 65262306a36Sopenharmony_ci{ 65362306a36Sopenharmony_ci unsigned int tv = readl(reg); 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci tv &= ~field; 65662306a36Sopenharmony_ci tv |= ((val) << (ffs((unsigned int)field) - 1)); 65762306a36Sopenharmony_ci writel(tv, reg); 65862306a36Sopenharmony_ci} 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic void sdr_get_field(void __iomem *reg, u32 field, u32 *val) 66162306a36Sopenharmony_ci{ 66262306a36Sopenharmony_ci unsigned int tv = readl(reg); 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci *val = ((tv & field) >> (ffs((unsigned int)field) - 1)); 66562306a36Sopenharmony_ci} 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_cistatic void msdc_reset_hw(struct msdc_host *host) 66862306a36Sopenharmony_ci{ 66962306a36Sopenharmony_ci u32 val; 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST); 67262306a36Sopenharmony_ci readl_poll_timeout_atomic(host->base + MSDC_CFG, val, !(val & MSDC_CFG_RST), 0, 0); 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR); 67562306a36Sopenharmony_ci readl_poll_timeout_atomic(host->base + MSDC_FIFOCS, val, 67662306a36Sopenharmony_ci !(val & MSDC_FIFOCS_CLR), 0, 0); 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_ci val = readl(host->base + MSDC_INT); 67962306a36Sopenharmony_ci writel(val, host->base + MSDC_INT); 68062306a36Sopenharmony_ci} 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_cistatic void msdc_cmd_next(struct msdc_host *host, 68362306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_command *cmd); 68462306a36Sopenharmony_cistatic void __msdc_enable_sdio_irq(struct msdc_host *host, int enb); 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_cistatic const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR | 68762306a36Sopenharmony_ci MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY | 68862306a36Sopenharmony_ci MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO; 68962306a36Sopenharmony_cistatic const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO | 69062306a36Sopenharmony_ci MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR | 69162306a36Sopenharmony_ci MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT; 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_cistatic u8 msdc_dma_calcs(u8 *buf, u32 len) 69462306a36Sopenharmony_ci{ 69562306a36Sopenharmony_ci u32 i, sum = 0; 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ci for (i = 0; i < len; i++) 69862306a36Sopenharmony_ci sum += buf[i]; 69962306a36Sopenharmony_ci return 0xff - (u8) sum; 70062306a36Sopenharmony_ci} 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_cistatic inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma, 70362306a36Sopenharmony_ci struct mmc_data *data) 70462306a36Sopenharmony_ci{ 70562306a36Sopenharmony_ci unsigned int j, dma_len; 70662306a36Sopenharmony_ci dma_addr_t dma_address; 70762306a36Sopenharmony_ci u32 dma_ctrl; 70862306a36Sopenharmony_ci struct scatterlist *sg; 70962306a36Sopenharmony_ci struct mt_gpdma_desc *gpd; 71062306a36Sopenharmony_ci struct mt_bdma_desc *bd; 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci sg = data->sg; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci gpd = dma->gpd; 71562306a36Sopenharmony_ci bd = dma->bd; 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci /* modify gpd */ 71862306a36Sopenharmony_ci gpd->gpd_info |= GPDMA_DESC_HWO; 71962306a36Sopenharmony_ci gpd->gpd_info |= GPDMA_DESC_BDP; 72062306a36Sopenharmony_ci /* need to clear first. use these bits to calc checksum */ 72162306a36Sopenharmony_ci gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM; 72262306a36Sopenharmony_ci gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci /* modify bd */ 72562306a36Sopenharmony_ci for_each_sg(data->sg, sg, data->sg_count, j) { 72662306a36Sopenharmony_ci dma_address = sg_dma_address(sg); 72762306a36Sopenharmony_ci dma_len = sg_dma_len(sg); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci /* init bd */ 73062306a36Sopenharmony_ci bd[j].bd_info &= ~BDMA_DESC_BLKPAD; 73162306a36Sopenharmony_ci bd[j].bd_info &= ~BDMA_DESC_DWPAD; 73262306a36Sopenharmony_ci bd[j].ptr = lower_32_bits(dma_address); 73362306a36Sopenharmony_ci if (host->dev_comp->support_64g) { 73462306a36Sopenharmony_ci bd[j].bd_info &= ~BDMA_DESC_PTR_H4; 73562306a36Sopenharmony_ci bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf) 73662306a36Sopenharmony_ci << 28; 73762306a36Sopenharmony_ci } 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci if (host->dev_comp->support_64g) { 74062306a36Sopenharmony_ci bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN_EXT; 74162306a36Sopenharmony_ci bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN_EXT); 74262306a36Sopenharmony_ci } else { 74362306a36Sopenharmony_ci bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN; 74462306a36Sopenharmony_ci bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN); 74562306a36Sopenharmony_ci } 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci if (j == data->sg_count - 1) /* the last bd */ 74862306a36Sopenharmony_ci bd[j].bd_info |= BDMA_DESC_EOL; 74962306a36Sopenharmony_ci else 75062306a36Sopenharmony_ci bd[j].bd_info &= ~BDMA_DESC_EOL; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci /* checksum need to clear first */ 75362306a36Sopenharmony_ci bd[j].bd_info &= ~BDMA_DESC_CHECKSUM; 75462306a36Sopenharmony_ci bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8; 75562306a36Sopenharmony_ci } 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1); 75862306a36Sopenharmony_ci dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL); 75962306a36Sopenharmony_ci dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE); 76062306a36Sopenharmony_ci dma_ctrl |= (MSDC_BURST_64B << 12 | BIT(8)); 76162306a36Sopenharmony_ci writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL); 76262306a36Sopenharmony_ci if (host->dev_comp->support_64g) 76362306a36Sopenharmony_ci sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT, 76462306a36Sopenharmony_ci upper_32_bits(dma->gpd_addr) & 0xf); 76562306a36Sopenharmony_ci writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA); 76662306a36Sopenharmony_ci} 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_cistatic void msdc_prepare_data(struct msdc_host *host, struct mmc_data *data) 76962306a36Sopenharmony_ci{ 77062306a36Sopenharmony_ci if (!(data->host_cookie & MSDC_PREPARE_FLAG)) { 77162306a36Sopenharmony_ci data->host_cookie |= MSDC_PREPARE_FLAG; 77262306a36Sopenharmony_ci data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len, 77362306a36Sopenharmony_ci mmc_get_dma_dir(data)); 77462306a36Sopenharmony_ci } 77562306a36Sopenharmony_ci} 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_cistatic void msdc_unprepare_data(struct msdc_host *host, struct mmc_data *data) 77862306a36Sopenharmony_ci{ 77962306a36Sopenharmony_ci if (data->host_cookie & MSDC_ASYNC_FLAG) 78062306a36Sopenharmony_ci return; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci if (data->host_cookie & MSDC_PREPARE_FLAG) { 78362306a36Sopenharmony_ci dma_unmap_sg(host->dev, data->sg, data->sg_len, 78462306a36Sopenharmony_ci mmc_get_dma_dir(data)); 78562306a36Sopenharmony_ci data->host_cookie &= ~MSDC_PREPARE_FLAG; 78662306a36Sopenharmony_ci } 78762306a36Sopenharmony_ci} 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_cistatic u64 msdc_timeout_cal(struct msdc_host *host, u64 ns, u64 clks) 79062306a36Sopenharmony_ci{ 79162306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 79262306a36Sopenharmony_ci u64 timeout, clk_ns; 79362306a36Sopenharmony_ci u32 mode = 0; 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_ci if (mmc->actual_clock == 0) { 79662306a36Sopenharmony_ci timeout = 0; 79762306a36Sopenharmony_ci } else { 79862306a36Sopenharmony_ci clk_ns = 1000000000ULL; 79962306a36Sopenharmony_ci do_div(clk_ns, mmc->actual_clock); 80062306a36Sopenharmony_ci timeout = ns + clk_ns - 1; 80162306a36Sopenharmony_ci do_div(timeout, clk_ns); 80262306a36Sopenharmony_ci timeout += clks; 80362306a36Sopenharmony_ci /* in 1048576 sclk cycle unit */ 80462306a36Sopenharmony_ci timeout = DIV_ROUND_UP(timeout, BIT(20)); 80562306a36Sopenharmony_ci if (host->dev_comp->clk_div_bits == 8) 80662306a36Sopenharmony_ci sdr_get_field(host->base + MSDC_CFG, 80762306a36Sopenharmony_ci MSDC_CFG_CKMOD, &mode); 80862306a36Sopenharmony_ci else 80962306a36Sopenharmony_ci sdr_get_field(host->base + MSDC_CFG, 81062306a36Sopenharmony_ci MSDC_CFG_CKMOD_EXTRA, &mode); 81162306a36Sopenharmony_ci /*DDR mode will double the clk cycles for data timeout */ 81262306a36Sopenharmony_ci timeout = mode >= 2 ? timeout * 2 : timeout; 81362306a36Sopenharmony_ci timeout = timeout > 1 ? timeout - 1 : 0; 81462306a36Sopenharmony_ci } 81562306a36Sopenharmony_ci return timeout; 81662306a36Sopenharmony_ci} 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ci/* clock control primitives */ 81962306a36Sopenharmony_cistatic void msdc_set_timeout(struct msdc_host *host, u64 ns, u64 clks) 82062306a36Sopenharmony_ci{ 82162306a36Sopenharmony_ci u64 timeout; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci host->timeout_ns = ns; 82462306a36Sopenharmony_ci host->timeout_clks = clks; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_ci timeout = msdc_timeout_cal(host, ns, clks); 82762306a36Sopenharmony_ci sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 82862306a36Sopenharmony_ci (u32)(timeout > 255 ? 255 : timeout)); 82962306a36Sopenharmony_ci} 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_cistatic void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks) 83262306a36Sopenharmony_ci{ 83362306a36Sopenharmony_ci u64 timeout; 83462306a36Sopenharmony_ci 83562306a36Sopenharmony_ci timeout = msdc_timeout_cal(host, ns, clks); 83662306a36Sopenharmony_ci sdr_set_field(host->base + SDC_CFG, SDC_CFG_WRDTOC, 83762306a36Sopenharmony_ci (u32)(timeout > 8191 ? 8191 : timeout)); 83862306a36Sopenharmony_ci} 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_cistatic void msdc_gate_clock(struct msdc_host *host) 84162306a36Sopenharmony_ci{ 84262306a36Sopenharmony_ci clk_bulk_disable_unprepare(MSDC_NR_CLOCKS, host->bulk_clks); 84362306a36Sopenharmony_ci clk_disable_unprepare(host->crypto_clk); 84462306a36Sopenharmony_ci clk_disable_unprepare(host->src_clk_cg); 84562306a36Sopenharmony_ci clk_disable_unprepare(host->src_clk); 84662306a36Sopenharmony_ci clk_disable_unprepare(host->bus_clk); 84762306a36Sopenharmony_ci clk_disable_unprepare(host->h_clk); 84862306a36Sopenharmony_ci} 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_cistatic int msdc_ungate_clock(struct msdc_host *host) 85162306a36Sopenharmony_ci{ 85262306a36Sopenharmony_ci u32 val; 85362306a36Sopenharmony_ci int ret; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci clk_prepare_enable(host->h_clk); 85662306a36Sopenharmony_ci clk_prepare_enable(host->bus_clk); 85762306a36Sopenharmony_ci clk_prepare_enable(host->src_clk); 85862306a36Sopenharmony_ci clk_prepare_enable(host->src_clk_cg); 85962306a36Sopenharmony_ci clk_prepare_enable(host->crypto_clk); 86062306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(MSDC_NR_CLOCKS, host->bulk_clks); 86162306a36Sopenharmony_ci if (ret) { 86262306a36Sopenharmony_ci dev_err(host->dev, "Cannot enable pclk/axi/ahb clock gates\n"); 86362306a36Sopenharmony_ci return ret; 86462306a36Sopenharmony_ci } 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ci return readl_poll_timeout(host->base + MSDC_CFG, val, 86762306a36Sopenharmony_ci (val & MSDC_CFG_CKSTB), 1, 20000); 86862306a36Sopenharmony_ci} 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_cistatic void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz) 87162306a36Sopenharmony_ci{ 87262306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 87362306a36Sopenharmony_ci u32 mode; 87462306a36Sopenharmony_ci u32 flags; 87562306a36Sopenharmony_ci u32 div; 87662306a36Sopenharmony_ci u32 sclk; 87762306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 87862306a36Sopenharmony_ci u32 val; 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_ci if (!hz) { 88162306a36Sopenharmony_ci dev_dbg(host->dev, "set mclk to 0\n"); 88262306a36Sopenharmony_ci host->mclk = 0; 88362306a36Sopenharmony_ci mmc->actual_clock = 0; 88462306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN); 88562306a36Sopenharmony_ci return; 88662306a36Sopenharmony_ci } 88762306a36Sopenharmony_ci 88862306a36Sopenharmony_ci flags = readl(host->base + MSDC_INTEN); 88962306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, flags); 89062306a36Sopenharmony_ci if (host->dev_comp->clk_div_bits == 8) 89162306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE); 89262306a36Sopenharmony_ci else 89362306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_CFG, 89462306a36Sopenharmony_ci MSDC_CFG_HS400_CK_MODE_EXTRA); 89562306a36Sopenharmony_ci if (timing == MMC_TIMING_UHS_DDR50 || 89662306a36Sopenharmony_ci timing == MMC_TIMING_MMC_DDR52 || 89762306a36Sopenharmony_ci timing == MMC_TIMING_MMC_HS400) { 89862306a36Sopenharmony_ci if (timing == MMC_TIMING_MMC_HS400) 89962306a36Sopenharmony_ci mode = 0x3; 90062306a36Sopenharmony_ci else 90162306a36Sopenharmony_ci mode = 0x2; /* ddr mode and use divisor */ 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci if (hz >= (host->src_clk_freq >> 2)) { 90462306a36Sopenharmony_ci div = 0; /* mean div = 1/4 */ 90562306a36Sopenharmony_ci sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */ 90662306a36Sopenharmony_ci } else { 90762306a36Sopenharmony_ci div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2); 90862306a36Sopenharmony_ci sclk = (host->src_clk_freq >> 2) / div; 90962306a36Sopenharmony_ci div = (div >> 1); 91062306a36Sopenharmony_ci } 91162306a36Sopenharmony_ci 91262306a36Sopenharmony_ci if (timing == MMC_TIMING_MMC_HS400 && 91362306a36Sopenharmony_ci hz >= (host->src_clk_freq >> 1)) { 91462306a36Sopenharmony_ci if (host->dev_comp->clk_div_bits == 8) 91562306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_CFG, 91662306a36Sopenharmony_ci MSDC_CFG_HS400_CK_MODE); 91762306a36Sopenharmony_ci else 91862306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_CFG, 91962306a36Sopenharmony_ci MSDC_CFG_HS400_CK_MODE_EXTRA); 92062306a36Sopenharmony_ci sclk = host->src_clk_freq >> 1; 92162306a36Sopenharmony_ci div = 0; /* div is ignore when bit18 is set */ 92262306a36Sopenharmony_ci } 92362306a36Sopenharmony_ci } else if (hz >= host->src_clk_freq) { 92462306a36Sopenharmony_ci mode = 0x1; /* no divisor */ 92562306a36Sopenharmony_ci div = 0; 92662306a36Sopenharmony_ci sclk = host->src_clk_freq; 92762306a36Sopenharmony_ci } else { 92862306a36Sopenharmony_ci mode = 0x0; /* use divisor */ 92962306a36Sopenharmony_ci if (hz >= (host->src_clk_freq >> 1)) { 93062306a36Sopenharmony_ci div = 0; /* mean div = 1/2 */ 93162306a36Sopenharmony_ci sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */ 93262306a36Sopenharmony_ci } else { 93362306a36Sopenharmony_ci div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2); 93462306a36Sopenharmony_ci sclk = (host->src_clk_freq >> 2) / div; 93562306a36Sopenharmony_ci } 93662306a36Sopenharmony_ci } 93762306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN); 93862306a36Sopenharmony_ci 93962306a36Sopenharmony_ci clk_disable_unprepare(host->src_clk_cg); 94062306a36Sopenharmony_ci if (host->dev_comp->clk_div_bits == 8) 94162306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_CFG, 94262306a36Sopenharmony_ci MSDC_CFG_CKMOD | MSDC_CFG_CKDIV, 94362306a36Sopenharmony_ci (mode << 8) | div); 94462306a36Sopenharmony_ci else 94562306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_CFG, 94662306a36Sopenharmony_ci MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA, 94762306a36Sopenharmony_ci (mode << 12) | div); 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_ci clk_prepare_enable(host->src_clk_cg); 95062306a36Sopenharmony_ci readl_poll_timeout(host->base + MSDC_CFG, val, (val & MSDC_CFG_CKSTB), 0, 0); 95162306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN); 95262306a36Sopenharmony_ci mmc->actual_clock = sclk; 95362306a36Sopenharmony_ci host->mclk = hz; 95462306a36Sopenharmony_ci host->timing = timing; 95562306a36Sopenharmony_ci /* need because clk changed. */ 95662306a36Sopenharmony_ci msdc_set_timeout(host, host->timeout_ns, host->timeout_clks); 95762306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_INTEN, flags); 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_ci /* 96062306a36Sopenharmony_ci * mmc_select_hs400() will drop to 50Mhz and High speed mode, 96162306a36Sopenharmony_ci * tune result of hs200/200Mhz is not suitable for 50Mhz 96262306a36Sopenharmony_ci */ 96362306a36Sopenharmony_ci if (mmc->actual_clock <= 52000000) { 96462306a36Sopenharmony_ci writel(host->def_tune_para.iocon, host->base + MSDC_IOCON); 96562306a36Sopenharmony_ci if (host->top_base) { 96662306a36Sopenharmony_ci writel(host->def_tune_para.emmc_top_control, 96762306a36Sopenharmony_ci host->top_base + EMMC_TOP_CONTROL); 96862306a36Sopenharmony_ci writel(host->def_tune_para.emmc_top_cmd, 96962306a36Sopenharmony_ci host->top_base + EMMC_TOP_CMD); 97062306a36Sopenharmony_ci } else { 97162306a36Sopenharmony_ci writel(host->def_tune_para.pad_tune, 97262306a36Sopenharmony_ci host->base + tune_reg); 97362306a36Sopenharmony_ci } 97462306a36Sopenharmony_ci } else { 97562306a36Sopenharmony_ci writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON); 97662306a36Sopenharmony_ci writel(host->saved_tune_para.pad_cmd_tune, 97762306a36Sopenharmony_ci host->base + PAD_CMD_TUNE); 97862306a36Sopenharmony_ci if (host->top_base) { 97962306a36Sopenharmony_ci writel(host->saved_tune_para.emmc_top_control, 98062306a36Sopenharmony_ci host->top_base + EMMC_TOP_CONTROL); 98162306a36Sopenharmony_ci writel(host->saved_tune_para.emmc_top_cmd, 98262306a36Sopenharmony_ci host->top_base + EMMC_TOP_CMD); 98362306a36Sopenharmony_ci } else { 98462306a36Sopenharmony_ci writel(host->saved_tune_para.pad_tune, 98562306a36Sopenharmony_ci host->base + tune_reg); 98662306a36Sopenharmony_ci } 98762306a36Sopenharmony_ci } 98862306a36Sopenharmony_ci 98962306a36Sopenharmony_ci if (timing == MMC_TIMING_MMC_HS400 && 99062306a36Sopenharmony_ci host->dev_comp->hs400_tune) 99162306a36Sopenharmony_ci sdr_set_field(host->base + tune_reg, 99262306a36Sopenharmony_ci MSDC_PAD_TUNE_CMDRRDLY, 99362306a36Sopenharmony_ci host->hs400_cmd_int_delay); 99462306a36Sopenharmony_ci dev_dbg(host->dev, "sclk: %d, timing: %d\n", mmc->actual_clock, 99562306a36Sopenharmony_ci timing); 99662306a36Sopenharmony_ci} 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_cistatic inline u32 msdc_cmd_find_resp(struct msdc_host *host, 99962306a36Sopenharmony_ci struct mmc_command *cmd) 100062306a36Sopenharmony_ci{ 100162306a36Sopenharmony_ci u32 resp; 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_ci switch (mmc_resp_type(cmd)) { 100462306a36Sopenharmony_ci /* Actually, R1, R5, R6, R7 are the same */ 100562306a36Sopenharmony_ci case MMC_RSP_R1: 100662306a36Sopenharmony_ci resp = 0x1; 100762306a36Sopenharmony_ci break; 100862306a36Sopenharmony_ci case MMC_RSP_R1B: 100962306a36Sopenharmony_ci resp = 0x7; 101062306a36Sopenharmony_ci break; 101162306a36Sopenharmony_ci case MMC_RSP_R2: 101262306a36Sopenharmony_ci resp = 0x2; 101362306a36Sopenharmony_ci break; 101462306a36Sopenharmony_ci case MMC_RSP_R3: 101562306a36Sopenharmony_ci resp = 0x3; 101662306a36Sopenharmony_ci break; 101762306a36Sopenharmony_ci case MMC_RSP_NONE: 101862306a36Sopenharmony_ci default: 101962306a36Sopenharmony_ci resp = 0x0; 102062306a36Sopenharmony_ci break; 102162306a36Sopenharmony_ci } 102262306a36Sopenharmony_ci 102362306a36Sopenharmony_ci return resp; 102462306a36Sopenharmony_ci} 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_cistatic inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host, 102762306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_command *cmd) 102862306a36Sopenharmony_ci{ 102962306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 103062306a36Sopenharmony_ci /* rawcmd : 103162306a36Sopenharmony_ci * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 | 103262306a36Sopenharmony_ci * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode 103362306a36Sopenharmony_ci */ 103462306a36Sopenharmony_ci u32 opcode = cmd->opcode; 103562306a36Sopenharmony_ci u32 resp = msdc_cmd_find_resp(host, cmd); 103662306a36Sopenharmony_ci u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7); 103762306a36Sopenharmony_ci 103862306a36Sopenharmony_ci host->cmd_rsp = resp; 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_ci if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) || 104162306a36Sopenharmony_ci opcode == MMC_STOP_TRANSMISSION) 104262306a36Sopenharmony_ci rawcmd |= BIT(14); 104362306a36Sopenharmony_ci else if (opcode == SD_SWITCH_VOLTAGE) 104462306a36Sopenharmony_ci rawcmd |= BIT(30); 104562306a36Sopenharmony_ci else if (opcode == SD_APP_SEND_SCR || 104662306a36Sopenharmony_ci opcode == SD_APP_SEND_NUM_WR_BLKS || 104762306a36Sopenharmony_ci (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) || 104862306a36Sopenharmony_ci (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) || 104962306a36Sopenharmony_ci (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC)) 105062306a36Sopenharmony_ci rawcmd |= BIT(11); 105162306a36Sopenharmony_ci 105262306a36Sopenharmony_ci if (cmd->data) { 105362306a36Sopenharmony_ci struct mmc_data *data = cmd->data; 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_ci if (mmc_op_multi(opcode)) { 105662306a36Sopenharmony_ci if (mmc_card_mmc(mmc->card) && mrq->sbc && 105762306a36Sopenharmony_ci !(mrq->sbc->arg & 0xFFFF0000)) 105862306a36Sopenharmony_ci rawcmd |= BIT(29); /* AutoCMD23 */ 105962306a36Sopenharmony_ci } 106062306a36Sopenharmony_ci 106162306a36Sopenharmony_ci rawcmd |= ((data->blksz & 0xFFF) << 16); 106262306a36Sopenharmony_ci if (data->flags & MMC_DATA_WRITE) 106362306a36Sopenharmony_ci rawcmd |= BIT(13); 106462306a36Sopenharmony_ci if (data->blocks > 1) 106562306a36Sopenharmony_ci rawcmd |= BIT(12); 106662306a36Sopenharmony_ci else 106762306a36Sopenharmony_ci rawcmd |= BIT(11); 106862306a36Sopenharmony_ci /* Always use dma mode */ 106962306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO); 107062306a36Sopenharmony_ci 107162306a36Sopenharmony_ci if (host->timeout_ns != data->timeout_ns || 107262306a36Sopenharmony_ci host->timeout_clks != data->timeout_clks) 107362306a36Sopenharmony_ci msdc_set_timeout(host, data->timeout_ns, 107462306a36Sopenharmony_ci data->timeout_clks); 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_ci writel(data->blocks, host->base + SDC_BLK_NUM); 107762306a36Sopenharmony_ci } 107862306a36Sopenharmony_ci return rawcmd; 107962306a36Sopenharmony_ci} 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_cistatic void msdc_start_data(struct msdc_host *host, struct mmc_command *cmd, 108262306a36Sopenharmony_ci struct mmc_data *data) 108362306a36Sopenharmony_ci{ 108462306a36Sopenharmony_ci bool read; 108562306a36Sopenharmony_ci 108662306a36Sopenharmony_ci WARN_ON(host->data); 108762306a36Sopenharmony_ci host->data = data; 108862306a36Sopenharmony_ci read = data->flags & MMC_DATA_READ; 108962306a36Sopenharmony_ci 109062306a36Sopenharmony_ci mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT); 109162306a36Sopenharmony_ci msdc_dma_setup(host, &host->dma, data); 109262306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask); 109362306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1); 109462306a36Sopenharmony_ci dev_dbg(host->dev, "DMA start\n"); 109562306a36Sopenharmony_ci dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n", 109662306a36Sopenharmony_ci __func__, cmd->opcode, data->blocks, read); 109762306a36Sopenharmony_ci} 109862306a36Sopenharmony_ci 109962306a36Sopenharmony_cistatic int msdc_auto_cmd_done(struct msdc_host *host, int events, 110062306a36Sopenharmony_ci struct mmc_command *cmd) 110162306a36Sopenharmony_ci{ 110262306a36Sopenharmony_ci u32 *rsp = cmd->resp; 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_ci rsp[0] = readl(host->base + SDC_ACMD_RESP); 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_ci if (events & MSDC_INT_ACMDRDY) { 110762306a36Sopenharmony_ci cmd->error = 0; 110862306a36Sopenharmony_ci } else { 110962306a36Sopenharmony_ci msdc_reset_hw(host); 111062306a36Sopenharmony_ci if (events & MSDC_INT_ACMDCRCERR) { 111162306a36Sopenharmony_ci cmd->error = -EILSEQ; 111262306a36Sopenharmony_ci host->error |= REQ_STOP_EIO; 111362306a36Sopenharmony_ci } else if (events & MSDC_INT_ACMDTMO) { 111462306a36Sopenharmony_ci cmd->error = -ETIMEDOUT; 111562306a36Sopenharmony_ci host->error |= REQ_STOP_TMO; 111662306a36Sopenharmony_ci } 111762306a36Sopenharmony_ci dev_err(host->dev, 111862306a36Sopenharmony_ci "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n", 111962306a36Sopenharmony_ci __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error); 112062306a36Sopenharmony_ci } 112162306a36Sopenharmony_ci return cmd->error; 112262306a36Sopenharmony_ci} 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_ci/* 112562306a36Sopenharmony_ci * msdc_recheck_sdio_irq - recheck whether the SDIO irq is lost 112662306a36Sopenharmony_ci * 112762306a36Sopenharmony_ci * Host controller may lost interrupt in some special case. 112862306a36Sopenharmony_ci * Add SDIO irq recheck mechanism to make sure all interrupts 112962306a36Sopenharmony_ci * can be processed immediately 113062306a36Sopenharmony_ci */ 113162306a36Sopenharmony_cistatic void msdc_recheck_sdio_irq(struct msdc_host *host) 113262306a36Sopenharmony_ci{ 113362306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 113462306a36Sopenharmony_ci u32 reg_int, reg_inten, reg_ps; 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci if (mmc->caps & MMC_CAP_SDIO_IRQ) { 113762306a36Sopenharmony_ci reg_inten = readl(host->base + MSDC_INTEN); 113862306a36Sopenharmony_ci if (reg_inten & MSDC_INTEN_SDIOIRQ) { 113962306a36Sopenharmony_ci reg_int = readl(host->base + MSDC_INT); 114062306a36Sopenharmony_ci reg_ps = readl(host->base + MSDC_PS); 114162306a36Sopenharmony_ci if (!(reg_int & MSDC_INT_SDIOIRQ || 114262306a36Sopenharmony_ci reg_ps & MSDC_PS_DATA1)) { 114362306a36Sopenharmony_ci __msdc_enable_sdio_irq(host, 0); 114462306a36Sopenharmony_ci sdio_signal_irq(mmc); 114562306a36Sopenharmony_ci } 114662306a36Sopenharmony_ci } 114762306a36Sopenharmony_ci } 114862306a36Sopenharmony_ci} 114962306a36Sopenharmony_ci 115062306a36Sopenharmony_cistatic void msdc_track_cmd_data(struct msdc_host *host, struct mmc_command *cmd) 115162306a36Sopenharmony_ci{ 115262306a36Sopenharmony_ci if (host->error) 115362306a36Sopenharmony_ci dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n", 115462306a36Sopenharmony_ci __func__, cmd->opcode, cmd->arg, host->error); 115562306a36Sopenharmony_ci} 115662306a36Sopenharmony_ci 115762306a36Sopenharmony_cistatic void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq) 115862306a36Sopenharmony_ci{ 115962306a36Sopenharmony_ci unsigned long flags; 116062306a36Sopenharmony_ci 116162306a36Sopenharmony_ci /* 116262306a36Sopenharmony_ci * No need check the return value of cancel_delayed_work, as only ONE 116362306a36Sopenharmony_ci * path will go here! 116462306a36Sopenharmony_ci */ 116562306a36Sopenharmony_ci cancel_delayed_work(&host->req_timeout); 116662306a36Sopenharmony_ci 116762306a36Sopenharmony_ci spin_lock_irqsave(&host->lock, flags); 116862306a36Sopenharmony_ci host->mrq = NULL; 116962306a36Sopenharmony_ci spin_unlock_irqrestore(&host->lock, flags); 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_ci msdc_track_cmd_data(host, mrq->cmd); 117262306a36Sopenharmony_ci if (mrq->data) 117362306a36Sopenharmony_ci msdc_unprepare_data(host, mrq->data); 117462306a36Sopenharmony_ci if (host->error) 117562306a36Sopenharmony_ci msdc_reset_hw(host); 117662306a36Sopenharmony_ci mmc_request_done(mmc_from_priv(host), mrq); 117762306a36Sopenharmony_ci if (host->dev_comp->recheck_sdio_irq) 117862306a36Sopenharmony_ci msdc_recheck_sdio_irq(host); 117962306a36Sopenharmony_ci} 118062306a36Sopenharmony_ci 118162306a36Sopenharmony_ci/* returns true if command is fully handled; returns false otherwise */ 118262306a36Sopenharmony_cistatic bool msdc_cmd_done(struct msdc_host *host, int events, 118362306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_command *cmd) 118462306a36Sopenharmony_ci{ 118562306a36Sopenharmony_ci bool done = false; 118662306a36Sopenharmony_ci bool sbc_error; 118762306a36Sopenharmony_ci unsigned long flags; 118862306a36Sopenharmony_ci u32 *rsp; 118962306a36Sopenharmony_ci 119062306a36Sopenharmony_ci if (mrq->sbc && cmd == mrq->cmd && 119162306a36Sopenharmony_ci (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR 119262306a36Sopenharmony_ci | MSDC_INT_ACMDTMO))) 119362306a36Sopenharmony_ci msdc_auto_cmd_done(host, events, mrq->sbc); 119462306a36Sopenharmony_ci 119562306a36Sopenharmony_ci sbc_error = mrq->sbc && mrq->sbc->error; 119662306a36Sopenharmony_ci 119762306a36Sopenharmony_ci if (!sbc_error && !(events & (MSDC_INT_CMDRDY 119862306a36Sopenharmony_ci | MSDC_INT_RSPCRCERR 119962306a36Sopenharmony_ci | MSDC_INT_CMDTMO))) 120062306a36Sopenharmony_ci return done; 120162306a36Sopenharmony_ci 120262306a36Sopenharmony_ci spin_lock_irqsave(&host->lock, flags); 120362306a36Sopenharmony_ci done = !host->cmd; 120462306a36Sopenharmony_ci host->cmd = NULL; 120562306a36Sopenharmony_ci spin_unlock_irqrestore(&host->lock, flags); 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_ci if (done) 120862306a36Sopenharmony_ci return true; 120962306a36Sopenharmony_ci rsp = cmd->resp; 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask); 121262306a36Sopenharmony_ci 121362306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_PRESENT) { 121462306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_136) { 121562306a36Sopenharmony_ci rsp[0] = readl(host->base + SDC_RESP3); 121662306a36Sopenharmony_ci rsp[1] = readl(host->base + SDC_RESP2); 121762306a36Sopenharmony_ci rsp[2] = readl(host->base + SDC_RESP1); 121862306a36Sopenharmony_ci rsp[3] = readl(host->base + SDC_RESP0); 121962306a36Sopenharmony_ci } else { 122062306a36Sopenharmony_ci rsp[0] = readl(host->base + SDC_RESP0); 122162306a36Sopenharmony_ci } 122262306a36Sopenharmony_ci } 122362306a36Sopenharmony_ci 122462306a36Sopenharmony_ci if (!sbc_error && !(events & MSDC_INT_CMDRDY)) { 122562306a36Sopenharmony_ci if (events & MSDC_INT_CMDTMO || 122662306a36Sopenharmony_ci (!mmc_op_tuning(cmd->opcode) && !host->hs400_tuning)) 122762306a36Sopenharmony_ci /* 122862306a36Sopenharmony_ci * should not clear fifo/interrupt as the tune data 122962306a36Sopenharmony_ci * may have already come when cmd19/cmd21 gets response 123062306a36Sopenharmony_ci * CRC error. 123162306a36Sopenharmony_ci */ 123262306a36Sopenharmony_ci msdc_reset_hw(host); 123362306a36Sopenharmony_ci if (events & MSDC_INT_RSPCRCERR) { 123462306a36Sopenharmony_ci cmd->error = -EILSEQ; 123562306a36Sopenharmony_ci host->error |= REQ_CMD_EIO; 123662306a36Sopenharmony_ci } else if (events & MSDC_INT_CMDTMO) { 123762306a36Sopenharmony_ci cmd->error = -ETIMEDOUT; 123862306a36Sopenharmony_ci host->error |= REQ_CMD_TMO; 123962306a36Sopenharmony_ci } 124062306a36Sopenharmony_ci } 124162306a36Sopenharmony_ci if (cmd->error) 124262306a36Sopenharmony_ci dev_dbg(host->dev, 124362306a36Sopenharmony_ci "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n", 124462306a36Sopenharmony_ci __func__, cmd->opcode, cmd->arg, rsp[0], 124562306a36Sopenharmony_ci cmd->error); 124662306a36Sopenharmony_ci 124762306a36Sopenharmony_ci msdc_cmd_next(host, mrq, cmd); 124862306a36Sopenharmony_ci return true; 124962306a36Sopenharmony_ci} 125062306a36Sopenharmony_ci 125162306a36Sopenharmony_ci/* It is the core layer's responsibility to ensure card status 125262306a36Sopenharmony_ci * is correct before issue a request. but host design do below 125362306a36Sopenharmony_ci * checks recommended. 125462306a36Sopenharmony_ci */ 125562306a36Sopenharmony_cistatic inline bool msdc_cmd_is_ready(struct msdc_host *host, 125662306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_command *cmd) 125762306a36Sopenharmony_ci{ 125862306a36Sopenharmony_ci u32 val; 125962306a36Sopenharmony_ci int ret; 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_ci /* The max busy time we can endure is 20ms */ 126262306a36Sopenharmony_ci ret = readl_poll_timeout_atomic(host->base + SDC_STS, val, 126362306a36Sopenharmony_ci !(val & SDC_STS_CMDBUSY), 1, 20000); 126462306a36Sopenharmony_ci if (ret) { 126562306a36Sopenharmony_ci dev_err(host->dev, "CMD bus busy detected\n"); 126662306a36Sopenharmony_ci host->error |= REQ_CMD_BUSY; 126762306a36Sopenharmony_ci msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd); 126862306a36Sopenharmony_ci return false; 126962306a36Sopenharmony_ci } 127062306a36Sopenharmony_ci 127162306a36Sopenharmony_ci if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) { 127262306a36Sopenharmony_ci /* R1B or with data, should check SDCBUSY */ 127362306a36Sopenharmony_ci ret = readl_poll_timeout_atomic(host->base + SDC_STS, val, 127462306a36Sopenharmony_ci !(val & SDC_STS_SDCBUSY), 1, 20000); 127562306a36Sopenharmony_ci if (ret) { 127662306a36Sopenharmony_ci dev_err(host->dev, "Controller busy detected\n"); 127762306a36Sopenharmony_ci host->error |= REQ_CMD_BUSY; 127862306a36Sopenharmony_ci msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd); 127962306a36Sopenharmony_ci return false; 128062306a36Sopenharmony_ci } 128162306a36Sopenharmony_ci } 128262306a36Sopenharmony_ci return true; 128362306a36Sopenharmony_ci} 128462306a36Sopenharmony_ci 128562306a36Sopenharmony_cistatic void msdc_start_command(struct msdc_host *host, 128662306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_command *cmd) 128762306a36Sopenharmony_ci{ 128862306a36Sopenharmony_ci u32 rawcmd; 128962306a36Sopenharmony_ci unsigned long flags; 129062306a36Sopenharmony_ci 129162306a36Sopenharmony_ci WARN_ON(host->cmd); 129262306a36Sopenharmony_ci host->cmd = cmd; 129362306a36Sopenharmony_ci 129462306a36Sopenharmony_ci mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT); 129562306a36Sopenharmony_ci if (!msdc_cmd_is_ready(host, mrq, cmd)) 129662306a36Sopenharmony_ci return; 129762306a36Sopenharmony_ci 129862306a36Sopenharmony_ci if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 || 129962306a36Sopenharmony_ci readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) { 130062306a36Sopenharmony_ci dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n"); 130162306a36Sopenharmony_ci msdc_reset_hw(host); 130262306a36Sopenharmony_ci } 130362306a36Sopenharmony_ci 130462306a36Sopenharmony_ci cmd->error = 0; 130562306a36Sopenharmony_ci rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd); 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_ci spin_lock_irqsave(&host->lock, flags); 130862306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask); 130962306a36Sopenharmony_ci spin_unlock_irqrestore(&host->lock, flags); 131062306a36Sopenharmony_ci 131162306a36Sopenharmony_ci writel(cmd->arg, host->base + SDC_ARG); 131262306a36Sopenharmony_ci writel(rawcmd, host->base + SDC_CMD); 131362306a36Sopenharmony_ci} 131462306a36Sopenharmony_ci 131562306a36Sopenharmony_cistatic void msdc_cmd_next(struct msdc_host *host, 131662306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_command *cmd) 131762306a36Sopenharmony_ci{ 131862306a36Sopenharmony_ci if ((cmd->error && 131962306a36Sopenharmony_ci !(cmd->error == -EILSEQ && 132062306a36Sopenharmony_ci (mmc_op_tuning(cmd->opcode) || host->hs400_tuning))) || 132162306a36Sopenharmony_ci (mrq->sbc && mrq->sbc->error)) 132262306a36Sopenharmony_ci msdc_request_done(host, mrq); 132362306a36Sopenharmony_ci else if (cmd == mrq->sbc) 132462306a36Sopenharmony_ci msdc_start_command(host, mrq, mrq->cmd); 132562306a36Sopenharmony_ci else if (!cmd->data) 132662306a36Sopenharmony_ci msdc_request_done(host, mrq); 132762306a36Sopenharmony_ci else 132862306a36Sopenharmony_ci msdc_start_data(host, cmd, cmd->data); 132962306a36Sopenharmony_ci} 133062306a36Sopenharmony_ci 133162306a36Sopenharmony_cistatic void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq) 133262306a36Sopenharmony_ci{ 133362306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 133462306a36Sopenharmony_ci 133562306a36Sopenharmony_ci host->error = 0; 133662306a36Sopenharmony_ci WARN_ON(host->mrq); 133762306a36Sopenharmony_ci host->mrq = mrq; 133862306a36Sopenharmony_ci 133962306a36Sopenharmony_ci if (mrq->data) 134062306a36Sopenharmony_ci msdc_prepare_data(host, mrq->data); 134162306a36Sopenharmony_ci 134262306a36Sopenharmony_ci /* if SBC is required, we have HW option and SW option. 134362306a36Sopenharmony_ci * if HW option is enabled, and SBC does not have "special" flags, 134462306a36Sopenharmony_ci * use HW option, otherwise use SW option 134562306a36Sopenharmony_ci */ 134662306a36Sopenharmony_ci if (mrq->sbc && (!mmc_card_mmc(mmc->card) || 134762306a36Sopenharmony_ci (mrq->sbc->arg & 0xFFFF0000))) 134862306a36Sopenharmony_ci msdc_start_command(host, mrq, mrq->sbc); 134962306a36Sopenharmony_ci else 135062306a36Sopenharmony_ci msdc_start_command(host, mrq, mrq->cmd); 135162306a36Sopenharmony_ci} 135262306a36Sopenharmony_ci 135362306a36Sopenharmony_cistatic void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq) 135462306a36Sopenharmony_ci{ 135562306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 135662306a36Sopenharmony_ci struct mmc_data *data = mrq->data; 135762306a36Sopenharmony_ci 135862306a36Sopenharmony_ci if (!data) 135962306a36Sopenharmony_ci return; 136062306a36Sopenharmony_ci 136162306a36Sopenharmony_ci msdc_prepare_data(host, data); 136262306a36Sopenharmony_ci data->host_cookie |= MSDC_ASYNC_FLAG; 136362306a36Sopenharmony_ci} 136462306a36Sopenharmony_ci 136562306a36Sopenharmony_cistatic void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq, 136662306a36Sopenharmony_ci int err) 136762306a36Sopenharmony_ci{ 136862306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 136962306a36Sopenharmony_ci struct mmc_data *data = mrq->data; 137062306a36Sopenharmony_ci 137162306a36Sopenharmony_ci if (!data) 137262306a36Sopenharmony_ci return; 137362306a36Sopenharmony_ci 137462306a36Sopenharmony_ci if (data->host_cookie) { 137562306a36Sopenharmony_ci data->host_cookie &= ~MSDC_ASYNC_FLAG; 137662306a36Sopenharmony_ci msdc_unprepare_data(host, data); 137762306a36Sopenharmony_ci } 137862306a36Sopenharmony_ci} 137962306a36Sopenharmony_ci 138062306a36Sopenharmony_cistatic void msdc_data_xfer_next(struct msdc_host *host, struct mmc_request *mrq) 138162306a36Sopenharmony_ci{ 138262306a36Sopenharmony_ci if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error && 138362306a36Sopenharmony_ci !mrq->sbc) 138462306a36Sopenharmony_ci msdc_start_command(host, mrq, mrq->stop); 138562306a36Sopenharmony_ci else 138662306a36Sopenharmony_ci msdc_request_done(host, mrq); 138762306a36Sopenharmony_ci} 138862306a36Sopenharmony_ci 138962306a36Sopenharmony_cistatic void msdc_data_xfer_done(struct msdc_host *host, u32 events, 139062306a36Sopenharmony_ci struct mmc_request *mrq, struct mmc_data *data) 139162306a36Sopenharmony_ci{ 139262306a36Sopenharmony_ci struct mmc_command *stop; 139362306a36Sopenharmony_ci unsigned long flags; 139462306a36Sopenharmony_ci bool done; 139562306a36Sopenharmony_ci unsigned int check_data = events & 139662306a36Sopenharmony_ci (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO 139762306a36Sopenharmony_ci | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR 139862306a36Sopenharmony_ci | MSDC_INT_DMA_PROTECT); 139962306a36Sopenharmony_ci u32 val; 140062306a36Sopenharmony_ci int ret; 140162306a36Sopenharmony_ci 140262306a36Sopenharmony_ci spin_lock_irqsave(&host->lock, flags); 140362306a36Sopenharmony_ci done = !host->data; 140462306a36Sopenharmony_ci if (check_data) 140562306a36Sopenharmony_ci host->data = NULL; 140662306a36Sopenharmony_ci spin_unlock_irqrestore(&host->lock, flags); 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_ci if (done) 140962306a36Sopenharmony_ci return; 141062306a36Sopenharmony_ci stop = data->stop; 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_ci if (check_data || (stop && stop->error)) { 141362306a36Sopenharmony_ci dev_dbg(host->dev, "DMA status: 0x%8X\n", 141462306a36Sopenharmony_ci readl(host->base + MSDC_DMA_CFG)); 141562306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP, 141662306a36Sopenharmony_ci 1); 141762306a36Sopenharmony_ci 141862306a36Sopenharmony_ci ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CTRL, val, 141962306a36Sopenharmony_ci !(val & MSDC_DMA_CTRL_STOP), 1, 20000); 142062306a36Sopenharmony_ci if (ret) 142162306a36Sopenharmony_ci dev_dbg(host->dev, "DMA stop timed out\n"); 142262306a36Sopenharmony_ci 142362306a36Sopenharmony_ci ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CFG, val, 142462306a36Sopenharmony_ci !(val & MSDC_DMA_CFG_STS), 1, 20000); 142562306a36Sopenharmony_ci if (ret) 142662306a36Sopenharmony_ci dev_dbg(host->dev, "DMA inactive timed out\n"); 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask); 142962306a36Sopenharmony_ci dev_dbg(host->dev, "DMA stop\n"); 143062306a36Sopenharmony_ci 143162306a36Sopenharmony_ci if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) { 143262306a36Sopenharmony_ci data->bytes_xfered = data->blocks * data->blksz; 143362306a36Sopenharmony_ci } else { 143462306a36Sopenharmony_ci dev_dbg(host->dev, "interrupt events: %x\n", events); 143562306a36Sopenharmony_ci msdc_reset_hw(host); 143662306a36Sopenharmony_ci host->error |= REQ_DAT_ERR; 143762306a36Sopenharmony_ci data->bytes_xfered = 0; 143862306a36Sopenharmony_ci 143962306a36Sopenharmony_ci if (events & MSDC_INT_DATTMO) 144062306a36Sopenharmony_ci data->error = -ETIMEDOUT; 144162306a36Sopenharmony_ci else if (events & MSDC_INT_DATCRCERR) 144262306a36Sopenharmony_ci data->error = -EILSEQ; 144362306a36Sopenharmony_ci 144462306a36Sopenharmony_ci dev_dbg(host->dev, "%s: cmd=%d; blocks=%d", 144562306a36Sopenharmony_ci __func__, mrq->cmd->opcode, data->blocks); 144662306a36Sopenharmony_ci dev_dbg(host->dev, "data_error=%d xfer_size=%d\n", 144762306a36Sopenharmony_ci (int)data->error, data->bytes_xfered); 144862306a36Sopenharmony_ci } 144962306a36Sopenharmony_ci 145062306a36Sopenharmony_ci msdc_data_xfer_next(host, mrq); 145162306a36Sopenharmony_ci } 145262306a36Sopenharmony_ci} 145362306a36Sopenharmony_ci 145462306a36Sopenharmony_cistatic void msdc_set_buswidth(struct msdc_host *host, u32 width) 145562306a36Sopenharmony_ci{ 145662306a36Sopenharmony_ci u32 val = readl(host->base + SDC_CFG); 145762306a36Sopenharmony_ci 145862306a36Sopenharmony_ci val &= ~SDC_CFG_BUSWIDTH; 145962306a36Sopenharmony_ci 146062306a36Sopenharmony_ci switch (width) { 146162306a36Sopenharmony_ci default: 146262306a36Sopenharmony_ci case MMC_BUS_WIDTH_1: 146362306a36Sopenharmony_ci val |= (MSDC_BUS_1BITS << 16); 146462306a36Sopenharmony_ci break; 146562306a36Sopenharmony_ci case MMC_BUS_WIDTH_4: 146662306a36Sopenharmony_ci val |= (MSDC_BUS_4BITS << 16); 146762306a36Sopenharmony_ci break; 146862306a36Sopenharmony_ci case MMC_BUS_WIDTH_8: 146962306a36Sopenharmony_ci val |= (MSDC_BUS_8BITS << 16); 147062306a36Sopenharmony_ci break; 147162306a36Sopenharmony_ci } 147262306a36Sopenharmony_ci 147362306a36Sopenharmony_ci writel(val, host->base + SDC_CFG); 147462306a36Sopenharmony_ci dev_dbg(host->dev, "Bus Width = %d", width); 147562306a36Sopenharmony_ci} 147662306a36Sopenharmony_ci 147762306a36Sopenharmony_cistatic int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios) 147862306a36Sopenharmony_ci{ 147962306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 148062306a36Sopenharmony_ci int ret; 148162306a36Sopenharmony_ci 148262306a36Sopenharmony_ci if (!IS_ERR(mmc->supply.vqmmc)) { 148362306a36Sopenharmony_ci if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 && 148462306a36Sopenharmony_ci ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) { 148562306a36Sopenharmony_ci dev_err(host->dev, "Unsupported signal voltage!\n"); 148662306a36Sopenharmony_ci return -EINVAL; 148762306a36Sopenharmony_ci } 148862306a36Sopenharmony_ci 148962306a36Sopenharmony_ci ret = mmc_regulator_set_vqmmc(mmc, ios); 149062306a36Sopenharmony_ci if (ret < 0) { 149162306a36Sopenharmony_ci dev_dbg(host->dev, "Regulator set error %d (%d)\n", 149262306a36Sopenharmony_ci ret, ios->signal_voltage); 149362306a36Sopenharmony_ci return ret; 149462306a36Sopenharmony_ci } 149562306a36Sopenharmony_ci 149662306a36Sopenharmony_ci /* Apply different pinctrl settings for different signal voltage */ 149762306a36Sopenharmony_ci if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) 149862306a36Sopenharmony_ci pinctrl_select_state(host->pinctrl, host->pins_uhs); 149962306a36Sopenharmony_ci else 150062306a36Sopenharmony_ci pinctrl_select_state(host->pinctrl, host->pins_default); 150162306a36Sopenharmony_ci } 150262306a36Sopenharmony_ci return 0; 150362306a36Sopenharmony_ci} 150462306a36Sopenharmony_ci 150562306a36Sopenharmony_cistatic int msdc_card_busy(struct mmc_host *mmc) 150662306a36Sopenharmony_ci{ 150762306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 150862306a36Sopenharmony_ci u32 status = readl(host->base + MSDC_PS); 150962306a36Sopenharmony_ci 151062306a36Sopenharmony_ci /* only check if data0 is low */ 151162306a36Sopenharmony_ci return !(status & BIT(16)); 151262306a36Sopenharmony_ci} 151362306a36Sopenharmony_ci 151462306a36Sopenharmony_cistatic void msdc_request_timeout(struct work_struct *work) 151562306a36Sopenharmony_ci{ 151662306a36Sopenharmony_ci struct msdc_host *host = container_of(work, struct msdc_host, 151762306a36Sopenharmony_ci req_timeout.work); 151862306a36Sopenharmony_ci 151962306a36Sopenharmony_ci /* simulate HW timeout status */ 152062306a36Sopenharmony_ci dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__); 152162306a36Sopenharmony_ci if (host->mrq) { 152262306a36Sopenharmony_ci dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__, 152362306a36Sopenharmony_ci host->mrq, host->mrq->cmd->opcode); 152462306a36Sopenharmony_ci if (host->cmd) { 152562306a36Sopenharmony_ci dev_err(host->dev, "%s: aborting cmd=%d\n", 152662306a36Sopenharmony_ci __func__, host->cmd->opcode); 152762306a36Sopenharmony_ci msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq, 152862306a36Sopenharmony_ci host->cmd); 152962306a36Sopenharmony_ci } else if (host->data) { 153062306a36Sopenharmony_ci dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n", 153162306a36Sopenharmony_ci __func__, host->mrq->cmd->opcode, 153262306a36Sopenharmony_ci host->data->blocks); 153362306a36Sopenharmony_ci msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq, 153462306a36Sopenharmony_ci host->data); 153562306a36Sopenharmony_ci } 153662306a36Sopenharmony_ci } 153762306a36Sopenharmony_ci} 153862306a36Sopenharmony_ci 153962306a36Sopenharmony_cistatic void __msdc_enable_sdio_irq(struct msdc_host *host, int enb) 154062306a36Sopenharmony_ci{ 154162306a36Sopenharmony_ci if (enb) { 154262306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ); 154362306a36Sopenharmony_ci sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE); 154462306a36Sopenharmony_ci if (host->dev_comp->recheck_sdio_irq) 154562306a36Sopenharmony_ci msdc_recheck_sdio_irq(host); 154662306a36Sopenharmony_ci } else { 154762306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ); 154862306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE); 154962306a36Sopenharmony_ci } 155062306a36Sopenharmony_ci} 155162306a36Sopenharmony_ci 155262306a36Sopenharmony_cistatic void msdc_enable_sdio_irq(struct mmc_host *mmc, int enb) 155362306a36Sopenharmony_ci{ 155462306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 155562306a36Sopenharmony_ci unsigned long flags; 155662306a36Sopenharmony_ci int ret; 155762306a36Sopenharmony_ci 155862306a36Sopenharmony_ci spin_lock_irqsave(&host->lock, flags); 155962306a36Sopenharmony_ci __msdc_enable_sdio_irq(host, enb); 156062306a36Sopenharmony_ci spin_unlock_irqrestore(&host->lock, flags); 156162306a36Sopenharmony_ci 156262306a36Sopenharmony_ci if (mmc_card_enable_async_irq(mmc->card) && host->pins_eint) { 156362306a36Sopenharmony_ci if (enb) { 156462306a36Sopenharmony_ci /* 156562306a36Sopenharmony_ci * In dev_pm_set_dedicated_wake_irq_reverse(), eint pin will be set to 156662306a36Sopenharmony_ci * GPIO mode. We need to restore it to SDIO DAT1 mode after that. 156762306a36Sopenharmony_ci * Since the current pinstate is pins_uhs, to ensure pinctrl select take 156862306a36Sopenharmony_ci * affect successfully, we change the pinstate to pins_eint firstly. 156962306a36Sopenharmony_ci */ 157062306a36Sopenharmony_ci pinctrl_select_state(host->pinctrl, host->pins_eint); 157162306a36Sopenharmony_ci ret = dev_pm_set_dedicated_wake_irq_reverse(host->dev, host->eint_irq); 157262306a36Sopenharmony_ci 157362306a36Sopenharmony_ci if (ret) { 157462306a36Sopenharmony_ci dev_err(host->dev, "Failed to register SDIO wakeup irq!\n"); 157562306a36Sopenharmony_ci host->pins_eint = NULL; 157662306a36Sopenharmony_ci pm_runtime_get_noresume(host->dev); 157762306a36Sopenharmony_ci } else { 157862306a36Sopenharmony_ci dev_dbg(host->dev, "SDIO eint irq: %d!\n", host->eint_irq); 157962306a36Sopenharmony_ci } 158062306a36Sopenharmony_ci 158162306a36Sopenharmony_ci pinctrl_select_state(host->pinctrl, host->pins_uhs); 158262306a36Sopenharmony_ci } else { 158362306a36Sopenharmony_ci dev_pm_clear_wake_irq(host->dev); 158462306a36Sopenharmony_ci } 158562306a36Sopenharmony_ci } else { 158662306a36Sopenharmony_ci if (enb) { 158762306a36Sopenharmony_ci /* Ensure host->pins_eint is NULL */ 158862306a36Sopenharmony_ci host->pins_eint = NULL; 158962306a36Sopenharmony_ci pm_runtime_get_noresume(host->dev); 159062306a36Sopenharmony_ci } else { 159162306a36Sopenharmony_ci pm_runtime_put_noidle(host->dev); 159262306a36Sopenharmony_ci } 159362306a36Sopenharmony_ci } 159462306a36Sopenharmony_ci} 159562306a36Sopenharmony_ci 159662306a36Sopenharmony_cistatic irqreturn_t msdc_cmdq_irq(struct msdc_host *host, u32 intsts) 159762306a36Sopenharmony_ci{ 159862306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 159962306a36Sopenharmony_ci int cmd_err = 0, dat_err = 0; 160062306a36Sopenharmony_ci 160162306a36Sopenharmony_ci if (intsts & MSDC_INT_RSPCRCERR) { 160262306a36Sopenharmony_ci cmd_err = -EILSEQ; 160362306a36Sopenharmony_ci dev_err(host->dev, "%s: CMD CRC ERR", __func__); 160462306a36Sopenharmony_ci } else if (intsts & MSDC_INT_CMDTMO) { 160562306a36Sopenharmony_ci cmd_err = -ETIMEDOUT; 160662306a36Sopenharmony_ci dev_err(host->dev, "%s: CMD TIMEOUT ERR", __func__); 160762306a36Sopenharmony_ci } 160862306a36Sopenharmony_ci 160962306a36Sopenharmony_ci if (intsts & MSDC_INT_DATCRCERR) { 161062306a36Sopenharmony_ci dat_err = -EILSEQ; 161162306a36Sopenharmony_ci dev_err(host->dev, "%s: DATA CRC ERR", __func__); 161262306a36Sopenharmony_ci } else if (intsts & MSDC_INT_DATTMO) { 161362306a36Sopenharmony_ci dat_err = -ETIMEDOUT; 161462306a36Sopenharmony_ci dev_err(host->dev, "%s: DATA TIMEOUT ERR", __func__); 161562306a36Sopenharmony_ci } 161662306a36Sopenharmony_ci 161762306a36Sopenharmony_ci if (cmd_err || dat_err) { 161862306a36Sopenharmony_ci dev_err(host->dev, "cmd_err = %d, dat_err =%d, intsts = 0x%x", 161962306a36Sopenharmony_ci cmd_err, dat_err, intsts); 162062306a36Sopenharmony_ci } 162162306a36Sopenharmony_ci 162262306a36Sopenharmony_ci return cqhci_irq(mmc, 0, cmd_err, dat_err); 162362306a36Sopenharmony_ci} 162462306a36Sopenharmony_ci 162562306a36Sopenharmony_cistatic irqreturn_t msdc_irq(int irq, void *dev_id) 162662306a36Sopenharmony_ci{ 162762306a36Sopenharmony_ci struct msdc_host *host = (struct msdc_host *) dev_id; 162862306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 162962306a36Sopenharmony_ci 163062306a36Sopenharmony_ci while (true) { 163162306a36Sopenharmony_ci struct mmc_request *mrq; 163262306a36Sopenharmony_ci struct mmc_command *cmd; 163362306a36Sopenharmony_ci struct mmc_data *data; 163462306a36Sopenharmony_ci u32 events, event_mask; 163562306a36Sopenharmony_ci 163662306a36Sopenharmony_ci spin_lock(&host->lock); 163762306a36Sopenharmony_ci events = readl(host->base + MSDC_INT); 163862306a36Sopenharmony_ci event_mask = readl(host->base + MSDC_INTEN); 163962306a36Sopenharmony_ci if ((events & event_mask) & MSDC_INT_SDIOIRQ) 164062306a36Sopenharmony_ci __msdc_enable_sdio_irq(host, 0); 164162306a36Sopenharmony_ci /* clear interrupts */ 164262306a36Sopenharmony_ci writel(events & event_mask, host->base + MSDC_INT); 164362306a36Sopenharmony_ci 164462306a36Sopenharmony_ci mrq = host->mrq; 164562306a36Sopenharmony_ci cmd = host->cmd; 164662306a36Sopenharmony_ci data = host->data; 164762306a36Sopenharmony_ci spin_unlock(&host->lock); 164862306a36Sopenharmony_ci 164962306a36Sopenharmony_ci if ((events & event_mask) & MSDC_INT_SDIOIRQ) 165062306a36Sopenharmony_ci sdio_signal_irq(mmc); 165162306a36Sopenharmony_ci 165262306a36Sopenharmony_ci if ((events & event_mask) & MSDC_INT_CDSC) { 165362306a36Sopenharmony_ci if (host->internal_cd) 165462306a36Sopenharmony_ci mmc_detect_change(mmc, msecs_to_jiffies(20)); 165562306a36Sopenharmony_ci events &= ~MSDC_INT_CDSC; 165662306a36Sopenharmony_ci } 165762306a36Sopenharmony_ci 165862306a36Sopenharmony_ci if (!(events & (event_mask & ~MSDC_INT_SDIOIRQ))) 165962306a36Sopenharmony_ci break; 166062306a36Sopenharmony_ci 166162306a36Sopenharmony_ci if ((mmc->caps2 & MMC_CAP2_CQE) && 166262306a36Sopenharmony_ci (events & MSDC_INT_CMDQ)) { 166362306a36Sopenharmony_ci msdc_cmdq_irq(host, events); 166462306a36Sopenharmony_ci /* clear interrupts */ 166562306a36Sopenharmony_ci writel(events, host->base + MSDC_INT); 166662306a36Sopenharmony_ci return IRQ_HANDLED; 166762306a36Sopenharmony_ci } 166862306a36Sopenharmony_ci 166962306a36Sopenharmony_ci if (!mrq) { 167062306a36Sopenharmony_ci dev_err(host->dev, 167162306a36Sopenharmony_ci "%s: MRQ=NULL; events=%08X; event_mask=%08X\n", 167262306a36Sopenharmony_ci __func__, events, event_mask); 167362306a36Sopenharmony_ci WARN_ON(1); 167462306a36Sopenharmony_ci break; 167562306a36Sopenharmony_ci } 167662306a36Sopenharmony_ci 167762306a36Sopenharmony_ci dev_dbg(host->dev, "%s: events=%08X\n", __func__, events); 167862306a36Sopenharmony_ci 167962306a36Sopenharmony_ci if (cmd) 168062306a36Sopenharmony_ci msdc_cmd_done(host, events, mrq, cmd); 168162306a36Sopenharmony_ci else if (data) 168262306a36Sopenharmony_ci msdc_data_xfer_done(host, events, mrq, data); 168362306a36Sopenharmony_ci } 168462306a36Sopenharmony_ci 168562306a36Sopenharmony_ci return IRQ_HANDLED; 168662306a36Sopenharmony_ci} 168762306a36Sopenharmony_ci 168862306a36Sopenharmony_cistatic void msdc_init_hw(struct msdc_host *host) 168962306a36Sopenharmony_ci{ 169062306a36Sopenharmony_ci u32 val; 169162306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 169262306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 169362306a36Sopenharmony_ci 169462306a36Sopenharmony_ci if (host->reset) { 169562306a36Sopenharmony_ci reset_control_assert(host->reset); 169662306a36Sopenharmony_ci usleep_range(10, 50); 169762306a36Sopenharmony_ci reset_control_deassert(host->reset); 169862306a36Sopenharmony_ci } 169962306a36Sopenharmony_ci 170062306a36Sopenharmony_ci /* Configure to MMC/SD mode, clock free running */ 170162306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN); 170262306a36Sopenharmony_ci 170362306a36Sopenharmony_ci /* Reset */ 170462306a36Sopenharmony_ci msdc_reset_hw(host); 170562306a36Sopenharmony_ci 170662306a36Sopenharmony_ci /* Disable and clear all interrupts */ 170762306a36Sopenharmony_ci writel(0, host->base + MSDC_INTEN); 170862306a36Sopenharmony_ci val = readl(host->base + MSDC_INT); 170962306a36Sopenharmony_ci writel(val, host->base + MSDC_INT); 171062306a36Sopenharmony_ci 171162306a36Sopenharmony_ci /* Configure card detection */ 171262306a36Sopenharmony_ci if (host->internal_cd) { 171362306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PS, MSDC_PS_CDDEBOUNCE, 171462306a36Sopenharmony_ci DEFAULT_DEBOUNCE); 171562306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_PS, MSDC_PS_CDEN); 171662306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC); 171762306a36Sopenharmony_ci sdr_set_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP); 171862306a36Sopenharmony_ci } else { 171962306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP); 172062306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN); 172162306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC); 172262306a36Sopenharmony_ci } 172362306a36Sopenharmony_ci 172462306a36Sopenharmony_ci if (host->top_base) { 172562306a36Sopenharmony_ci writel(0, host->top_base + EMMC_TOP_CONTROL); 172662306a36Sopenharmony_ci writel(0, host->top_base + EMMC_TOP_CMD); 172762306a36Sopenharmony_ci } else { 172862306a36Sopenharmony_ci writel(0, host->base + tune_reg); 172962306a36Sopenharmony_ci } 173062306a36Sopenharmony_ci writel(0, host->base + MSDC_IOCON); 173162306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0); 173262306a36Sopenharmony_ci writel(0x403c0046, host->base + MSDC_PATCH_BIT); 173362306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1); 173462306a36Sopenharmony_ci writel(0xffff4089, host->base + MSDC_PATCH_BIT1); 173562306a36Sopenharmony_ci sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL); 173662306a36Sopenharmony_ci 173762306a36Sopenharmony_ci if (host->dev_comp->stop_clk_fix) { 173862306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT1, 173962306a36Sopenharmony_ci MSDC_PATCH_BIT1_STOP_DLY, 3); 174062306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_FIFO_CFG, 174162306a36Sopenharmony_ci SDC_FIFO_CFG_WRVALIDSEL); 174262306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_FIFO_CFG, 174362306a36Sopenharmony_ci SDC_FIFO_CFG_RDVALIDSEL); 174462306a36Sopenharmony_ci } 174562306a36Sopenharmony_ci 174662306a36Sopenharmony_ci if (host->dev_comp->busy_check) 174762306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_PATCH_BIT1, BIT(7)); 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_ci if (host->dev_comp->async_fifo) { 175062306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT2, 175162306a36Sopenharmony_ci MSDC_PB2_RESPWAIT, 3); 175262306a36Sopenharmony_ci if (host->dev_comp->enhance_rx) { 175362306a36Sopenharmony_ci if (host->top_base) 175462306a36Sopenharmony_ci sdr_set_bits(host->top_base + EMMC_TOP_CONTROL, 175562306a36Sopenharmony_ci SDC_RX_ENH_EN); 175662306a36Sopenharmony_ci else 175762306a36Sopenharmony_ci sdr_set_bits(host->base + SDC_ADV_CFG0, 175862306a36Sopenharmony_ci SDC_RX_ENHANCE_EN); 175962306a36Sopenharmony_ci } else { 176062306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT2, 176162306a36Sopenharmony_ci MSDC_PB2_RESPSTSENSEL, 2); 176262306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT2, 176362306a36Sopenharmony_ci MSDC_PB2_CRCSTSENSEL, 2); 176462306a36Sopenharmony_ci } 176562306a36Sopenharmony_ci /* use async fifo, then no need tune internal delay */ 176662306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_PATCH_BIT2, 176762306a36Sopenharmony_ci MSDC_PATCH_BIT2_CFGRESP); 176862306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_PATCH_BIT2, 176962306a36Sopenharmony_ci MSDC_PATCH_BIT2_CFGCRCSTS); 177062306a36Sopenharmony_ci } 177162306a36Sopenharmony_ci 177262306a36Sopenharmony_ci if (host->dev_comp->support_64g) 177362306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_PATCH_BIT2, 177462306a36Sopenharmony_ci MSDC_PB2_SUPPORT_64G); 177562306a36Sopenharmony_ci if (host->dev_comp->data_tune) { 177662306a36Sopenharmony_ci if (host->top_base) { 177762306a36Sopenharmony_ci sdr_set_bits(host->top_base + EMMC_TOP_CONTROL, 177862306a36Sopenharmony_ci PAD_DAT_RD_RXDLY_SEL); 177962306a36Sopenharmony_ci sdr_clr_bits(host->top_base + EMMC_TOP_CONTROL, 178062306a36Sopenharmony_ci DATA_K_VALUE_SEL); 178162306a36Sopenharmony_ci sdr_set_bits(host->top_base + EMMC_TOP_CMD, 178262306a36Sopenharmony_ci PAD_CMD_RD_RXDLY_SEL); 178362306a36Sopenharmony_ci } else { 178462306a36Sopenharmony_ci sdr_set_bits(host->base + tune_reg, 178562306a36Sopenharmony_ci MSDC_PAD_TUNE_RD_SEL | 178662306a36Sopenharmony_ci MSDC_PAD_TUNE_CMD_SEL); 178762306a36Sopenharmony_ci } 178862306a36Sopenharmony_ci } else { 178962306a36Sopenharmony_ci /* choose clock tune */ 179062306a36Sopenharmony_ci if (host->top_base) 179162306a36Sopenharmony_ci sdr_set_bits(host->top_base + EMMC_TOP_CONTROL, 179262306a36Sopenharmony_ci PAD_RXDLY_SEL); 179362306a36Sopenharmony_ci else 179462306a36Sopenharmony_ci sdr_set_bits(host->base + tune_reg, 179562306a36Sopenharmony_ci MSDC_PAD_TUNE_RXDLYSEL); 179662306a36Sopenharmony_ci } 179762306a36Sopenharmony_ci 179862306a36Sopenharmony_ci if (mmc->caps2 & MMC_CAP2_NO_SDIO) { 179962306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIO); 180062306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ); 180162306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER); 180262306a36Sopenharmony_ci } else { 180362306a36Sopenharmony_ci /* Configure to enable SDIO mode, otherwise SDIO CMD5 fails */ 180462306a36Sopenharmony_ci sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO); 180562306a36Sopenharmony_ci 180662306a36Sopenharmony_ci /* Config SDIO device detect interrupt function */ 180762306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE); 180862306a36Sopenharmony_ci sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER); 180962306a36Sopenharmony_ci } 181062306a36Sopenharmony_ci 181162306a36Sopenharmony_ci /* Configure to default data timeout */ 181262306a36Sopenharmony_ci sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3); 181362306a36Sopenharmony_ci 181462306a36Sopenharmony_ci host->def_tune_para.iocon = readl(host->base + MSDC_IOCON); 181562306a36Sopenharmony_ci host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON); 181662306a36Sopenharmony_ci if (host->top_base) { 181762306a36Sopenharmony_ci host->def_tune_para.emmc_top_control = 181862306a36Sopenharmony_ci readl(host->top_base + EMMC_TOP_CONTROL); 181962306a36Sopenharmony_ci host->def_tune_para.emmc_top_cmd = 182062306a36Sopenharmony_ci readl(host->top_base + EMMC_TOP_CMD); 182162306a36Sopenharmony_ci host->saved_tune_para.emmc_top_control = 182262306a36Sopenharmony_ci readl(host->top_base + EMMC_TOP_CONTROL); 182362306a36Sopenharmony_ci host->saved_tune_para.emmc_top_cmd = 182462306a36Sopenharmony_ci readl(host->top_base + EMMC_TOP_CMD); 182562306a36Sopenharmony_ci } else { 182662306a36Sopenharmony_ci host->def_tune_para.pad_tune = readl(host->base + tune_reg); 182762306a36Sopenharmony_ci host->saved_tune_para.pad_tune = readl(host->base + tune_reg); 182862306a36Sopenharmony_ci } 182962306a36Sopenharmony_ci dev_dbg(host->dev, "init hardware done!"); 183062306a36Sopenharmony_ci} 183162306a36Sopenharmony_ci 183262306a36Sopenharmony_cistatic void msdc_deinit_hw(struct msdc_host *host) 183362306a36Sopenharmony_ci{ 183462306a36Sopenharmony_ci u32 val; 183562306a36Sopenharmony_ci 183662306a36Sopenharmony_ci if (host->internal_cd) { 183762306a36Sopenharmony_ci /* Disabled card-detect */ 183862306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN); 183962306a36Sopenharmony_ci sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP); 184062306a36Sopenharmony_ci } 184162306a36Sopenharmony_ci 184262306a36Sopenharmony_ci /* Disable and clear all interrupts */ 184362306a36Sopenharmony_ci writel(0, host->base + MSDC_INTEN); 184462306a36Sopenharmony_ci 184562306a36Sopenharmony_ci val = readl(host->base + MSDC_INT); 184662306a36Sopenharmony_ci writel(val, host->base + MSDC_INT); 184762306a36Sopenharmony_ci} 184862306a36Sopenharmony_ci 184962306a36Sopenharmony_ci/* init gpd and bd list in msdc_drv_probe */ 185062306a36Sopenharmony_cistatic void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma) 185162306a36Sopenharmony_ci{ 185262306a36Sopenharmony_ci struct mt_gpdma_desc *gpd = dma->gpd; 185362306a36Sopenharmony_ci struct mt_bdma_desc *bd = dma->bd; 185462306a36Sopenharmony_ci dma_addr_t dma_addr; 185562306a36Sopenharmony_ci int i; 185662306a36Sopenharmony_ci 185762306a36Sopenharmony_ci memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2); 185862306a36Sopenharmony_ci 185962306a36Sopenharmony_ci dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc); 186062306a36Sopenharmony_ci gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */ 186162306a36Sopenharmony_ci /* gpd->next is must set for desc DMA 186262306a36Sopenharmony_ci * That's why must alloc 2 gpd structure. 186362306a36Sopenharmony_ci */ 186462306a36Sopenharmony_ci gpd->next = lower_32_bits(dma_addr); 186562306a36Sopenharmony_ci if (host->dev_comp->support_64g) 186662306a36Sopenharmony_ci gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24; 186762306a36Sopenharmony_ci 186862306a36Sopenharmony_ci dma_addr = dma->bd_addr; 186962306a36Sopenharmony_ci gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */ 187062306a36Sopenharmony_ci if (host->dev_comp->support_64g) 187162306a36Sopenharmony_ci gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28; 187262306a36Sopenharmony_ci 187362306a36Sopenharmony_ci memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM); 187462306a36Sopenharmony_ci for (i = 0; i < (MAX_BD_NUM - 1); i++) { 187562306a36Sopenharmony_ci dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1); 187662306a36Sopenharmony_ci bd[i].next = lower_32_bits(dma_addr); 187762306a36Sopenharmony_ci if (host->dev_comp->support_64g) 187862306a36Sopenharmony_ci bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24; 187962306a36Sopenharmony_ci } 188062306a36Sopenharmony_ci} 188162306a36Sopenharmony_ci 188262306a36Sopenharmony_cistatic void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) 188362306a36Sopenharmony_ci{ 188462306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 188562306a36Sopenharmony_ci int ret; 188662306a36Sopenharmony_ci 188762306a36Sopenharmony_ci msdc_set_buswidth(host, ios->bus_width); 188862306a36Sopenharmony_ci 188962306a36Sopenharmony_ci /* Suspend/Resume will do power off/on */ 189062306a36Sopenharmony_ci switch (ios->power_mode) { 189162306a36Sopenharmony_ci case MMC_POWER_UP: 189262306a36Sopenharmony_ci if (!IS_ERR(mmc->supply.vmmc)) { 189362306a36Sopenharmony_ci msdc_init_hw(host); 189462306a36Sopenharmony_ci ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 189562306a36Sopenharmony_ci ios->vdd); 189662306a36Sopenharmony_ci if (ret) { 189762306a36Sopenharmony_ci dev_err(host->dev, "Failed to set vmmc power!\n"); 189862306a36Sopenharmony_ci return; 189962306a36Sopenharmony_ci } 190062306a36Sopenharmony_ci } 190162306a36Sopenharmony_ci break; 190262306a36Sopenharmony_ci case MMC_POWER_ON: 190362306a36Sopenharmony_ci if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) { 190462306a36Sopenharmony_ci ret = regulator_enable(mmc->supply.vqmmc); 190562306a36Sopenharmony_ci if (ret) 190662306a36Sopenharmony_ci dev_err(host->dev, "Failed to set vqmmc power!\n"); 190762306a36Sopenharmony_ci else 190862306a36Sopenharmony_ci host->vqmmc_enabled = true; 190962306a36Sopenharmony_ci } 191062306a36Sopenharmony_ci break; 191162306a36Sopenharmony_ci case MMC_POWER_OFF: 191262306a36Sopenharmony_ci if (!IS_ERR(mmc->supply.vmmc)) 191362306a36Sopenharmony_ci mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0); 191462306a36Sopenharmony_ci 191562306a36Sopenharmony_ci if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) { 191662306a36Sopenharmony_ci regulator_disable(mmc->supply.vqmmc); 191762306a36Sopenharmony_ci host->vqmmc_enabled = false; 191862306a36Sopenharmony_ci } 191962306a36Sopenharmony_ci break; 192062306a36Sopenharmony_ci default: 192162306a36Sopenharmony_ci break; 192262306a36Sopenharmony_ci } 192362306a36Sopenharmony_ci 192462306a36Sopenharmony_ci if (host->mclk != ios->clock || host->timing != ios->timing) 192562306a36Sopenharmony_ci msdc_set_mclk(host, ios->timing, ios->clock); 192662306a36Sopenharmony_ci} 192762306a36Sopenharmony_ci 192862306a36Sopenharmony_cistatic u32 test_delay_bit(u32 delay, u32 bit) 192962306a36Sopenharmony_ci{ 193062306a36Sopenharmony_ci bit %= PAD_DELAY_MAX; 193162306a36Sopenharmony_ci return delay & BIT(bit); 193262306a36Sopenharmony_ci} 193362306a36Sopenharmony_ci 193462306a36Sopenharmony_cistatic int get_delay_len(u32 delay, u32 start_bit) 193562306a36Sopenharmony_ci{ 193662306a36Sopenharmony_ci int i; 193762306a36Sopenharmony_ci 193862306a36Sopenharmony_ci for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) { 193962306a36Sopenharmony_ci if (test_delay_bit(delay, start_bit + i) == 0) 194062306a36Sopenharmony_ci return i; 194162306a36Sopenharmony_ci } 194262306a36Sopenharmony_ci return PAD_DELAY_MAX - start_bit; 194362306a36Sopenharmony_ci} 194462306a36Sopenharmony_ci 194562306a36Sopenharmony_cistatic struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay) 194662306a36Sopenharmony_ci{ 194762306a36Sopenharmony_ci int start = 0, len = 0; 194862306a36Sopenharmony_ci int start_final = 0, len_final = 0; 194962306a36Sopenharmony_ci u8 final_phase = 0xff; 195062306a36Sopenharmony_ci struct msdc_delay_phase delay_phase = { 0, }; 195162306a36Sopenharmony_ci 195262306a36Sopenharmony_ci if (delay == 0) { 195362306a36Sopenharmony_ci dev_err(host->dev, "phase error: [map:%x]\n", delay); 195462306a36Sopenharmony_ci delay_phase.final_phase = final_phase; 195562306a36Sopenharmony_ci return delay_phase; 195662306a36Sopenharmony_ci } 195762306a36Sopenharmony_ci 195862306a36Sopenharmony_ci while (start < PAD_DELAY_MAX) { 195962306a36Sopenharmony_ci len = get_delay_len(delay, start); 196062306a36Sopenharmony_ci if (len_final < len) { 196162306a36Sopenharmony_ci start_final = start; 196262306a36Sopenharmony_ci len_final = len; 196362306a36Sopenharmony_ci } 196462306a36Sopenharmony_ci start += len ? len : 1; 196562306a36Sopenharmony_ci if (len >= 12 && start_final < 4) 196662306a36Sopenharmony_ci break; 196762306a36Sopenharmony_ci } 196862306a36Sopenharmony_ci 196962306a36Sopenharmony_ci /* The rule is that to find the smallest delay cell */ 197062306a36Sopenharmony_ci if (start_final == 0) 197162306a36Sopenharmony_ci final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX; 197262306a36Sopenharmony_ci else 197362306a36Sopenharmony_ci final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX; 197462306a36Sopenharmony_ci dev_dbg(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n", 197562306a36Sopenharmony_ci delay, len_final, final_phase); 197662306a36Sopenharmony_ci 197762306a36Sopenharmony_ci delay_phase.maxlen = len_final; 197862306a36Sopenharmony_ci delay_phase.start = start_final; 197962306a36Sopenharmony_ci delay_phase.final_phase = final_phase; 198062306a36Sopenharmony_ci return delay_phase; 198162306a36Sopenharmony_ci} 198262306a36Sopenharmony_ci 198362306a36Sopenharmony_cistatic inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value) 198462306a36Sopenharmony_ci{ 198562306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 198662306a36Sopenharmony_ci 198762306a36Sopenharmony_ci if (host->top_base) 198862306a36Sopenharmony_ci sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY, 198962306a36Sopenharmony_ci value); 199062306a36Sopenharmony_ci else 199162306a36Sopenharmony_ci sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY, 199262306a36Sopenharmony_ci value); 199362306a36Sopenharmony_ci} 199462306a36Sopenharmony_ci 199562306a36Sopenharmony_cistatic inline void msdc_set_data_delay(struct msdc_host *host, u32 value) 199662306a36Sopenharmony_ci{ 199762306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 199862306a36Sopenharmony_ci 199962306a36Sopenharmony_ci if (host->top_base) 200062306a36Sopenharmony_ci sdr_set_field(host->top_base + EMMC_TOP_CONTROL, 200162306a36Sopenharmony_ci PAD_DAT_RD_RXDLY, value); 200262306a36Sopenharmony_ci else 200362306a36Sopenharmony_ci sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY, 200462306a36Sopenharmony_ci value); 200562306a36Sopenharmony_ci} 200662306a36Sopenharmony_ci 200762306a36Sopenharmony_cistatic int msdc_tune_response(struct mmc_host *mmc, u32 opcode) 200862306a36Sopenharmony_ci{ 200962306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 201062306a36Sopenharmony_ci u32 rise_delay = 0, fall_delay = 0; 201162306a36Sopenharmony_ci struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,}; 201262306a36Sopenharmony_ci struct msdc_delay_phase internal_delay_phase; 201362306a36Sopenharmony_ci u8 final_delay, final_maxlen; 201462306a36Sopenharmony_ci u32 internal_delay = 0; 201562306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 201662306a36Sopenharmony_ci int cmd_err; 201762306a36Sopenharmony_ci int i, j; 201862306a36Sopenharmony_ci 201962306a36Sopenharmony_ci if (mmc->ios.timing == MMC_TIMING_MMC_HS200 || 202062306a36Sopenharmony_ci mmc->ios.timing == MMC_TIMING_UHS_SDR104) 202162306a36Sopenharmony_ci sdr_set_field(host->base + tune_reg, 202262306a36Sopenharmony_ci MSDC_PAD_TUNE_CMDRRDLY, 202362306a36Sopenharmony_ci host->hs200_cmd_int_delay); 202462306a36Sopenharmony_ci 202562306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 202662306a36Sopenharmony_ci for (i = 0 ; i < PAD_DELAY_MAX; i++) { 202762306a36Sopenharmony_ci msdc_set_cmd_delay(host, i); 202862306a36Sopenharmony_ci /* 202962306a36Sopenharmony_ci * Using the same parameters, it may sometimes pass the test, 203062306a36Sopenharmony_ci * but sometimes it may fail. To make sure the parameters are 203162306a36Sopenharmony_ci * more stable, we test each set of parameters 3 times. 203262306a36Sopenharmony_ci */ 203362306a36Sopenharmony_ci for (j = 0; j < 3; j++) { 203462306a36Sopenharmony_ci mmc_send_tuning(mmc, opcode, &cmd_err); 203562306a36Sopenharmony_ci if (!cmd_err) { 203662306a36Sopenharmony_ci rise_delay |= BIT(i); 203762306a36Sopenharmony_ci } else { 203862306a36Sopenharmony_ci rise_delay &= ~BIT(i); 203962306a36Sopenharmony_ci break; 204062306a36Sopenharmony_ci } 204162306a36Sopenharmony_ci } 204262306a36Sopenharmony_ci } 204362306a36Sopenharmony_ci final_rise_delay = get_best_delay(host, rise_delay); 204462306a36Sopenharmony_ci /* if rising edge has enough margin, then do not scan falling edge */ 204562306a36Sopenharmony_ci if (final_rise_delay.maxlen >= 12 || 204662306a36Sopenharmony_ci (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4)) 204762306a36Sopenharmony_ci goto skip_fall; 204862306a36Sopenharmony_ci 204962306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 205062306a36Sopenharmony_ci for (i = 0; i < PAD_DELAY_MAX; i++) { 205162306a36Sopenharmony_ci msdc_set_cmd_delay(host, i); 205262306a36Sopenharmony_ci /* 205362306a36Sopenharmony_ci * Using the same parameters, it may sometimes pass the test, 205462306a36Sopenharmony_ci * but sometimes it may fail. To make sure the parameters are 205562306a36Sopenharmony_ci * more stable, we test each set of parameters 3 times. 205662306a36Sopenharmony_ci */ 205762306a36Sopenharmony_ci for (j = 0; j < 3; j++) { 205862306a36Sopenharmony_ci mmc_send_tuning(mmc, opcode, &cmd_err); 205962306a36Sopenharmony_ci if (!cmd_err) { 206062306a36Sopenharmony_ci fall_delay |= BIT(i); 206162306a36Sopenharmony_ci } else { 206262306a36Sopenharmony_ci fall_delay &= ~BIT(i); 206362306a36Sopenharmony_ci break; 206462306a36Sopenharmony_ci } 206562306a36Sopenharmony_ci } 206662306a36Sopenharmony_ci } 206762306a36Sopenharmony_ci final_fall_delay = get_best_delay(host, fall_delay); 206862306a36Sopenharmony_ci 206962306a36Sopenharmony_ciskip_fall: 207062306a36Sopenharmony_ci final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen); 207162306a36Sopenharmony_ci if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4) 207262306a36Sopenharmony_ci final_maxlen = final_fall_delay.maxlen; 207362306a36Sopenharmony_ci if (final_maxlen == final_rise_delay.maxlen) { 207462306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 207562306a36Sopenharmony_ci final_delay = final_rise_delay.final_phase; 207662306a36Sopenharmony_ci } else { 207762306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 207862306a36Sopenharmony_ci final_delay = final_fall_delay.final_phase; 207962306a36Sopenharmony_ci } 208062306a36Sopenharmony_ci msdc_set_cmd_delay(host, final_delay); 208162306a36Sopenharmony_ci 208262306a36Sopenharmony_ci if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay) 208362306a36Sopenharmony_ci goto skip_internal; 208462306a36Sopenharmony_ci 208562306a36Sopenharmony_ci for (i = 0; i < PAD_DELAY_MAX; i++) { 208662306a36Sopenharmony_ci sdr_set_field(host->base + tune_reg, 208762306a36Sopenharmony_ci MSDC_PAD_TUNE_CMDRRDLY, i); 208862306a36Sopenharmony_ci mmc_send_tuning(mmc, opcode, &cmd_err); 208962306a36Sopenharmony_ci if (!cmd_err) 209062306a36Sopenharmony_ci internal_delay |= BIT(i); 209162306a36Sopenharmony_ci } 209262306a36Sopenharmony_ci dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay); 209362306a36Sopenharmony_ci internal_delay_phase = get_best_delay(host, internal_delay); 209462306a36Sopenharmony_ci sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY, 209562306a36Sopenharmony_ci internal_delay_phase.final_phase); 209662306a36Sopenharmony_ciskip_internal: 209762306a36Sopenharmony_ci dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay); 209862306a36Sopenharmony_ci return final_delay == 0xff ? -EIO : 0; 209962306a36Sopenharmony_ci} 210062306a36Sopenharmony_ci 210162306a36Sopenharmony_cistatic int hs400_tune_response(struct mmc_host *mmc, u32 opcode) 210262306a36Sopenharmony_ci{ 210362306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 210462306a36Sopenharmony_ci u32 cmd_delay = 0; 210562306a36Sopenharmony_ci struct msdc_delay_phase final_cmd_delay = { 0,}; 210662306a36Sopenharmony_ci u8 final_delay; 210762306a36Sopenharmony_ci int cmd_err; 210862306a36Sopenharmony_ci int i, j; 210962306a36Sopenharmony_ci 211062306a36Sopenharmony_ci /* select EMMC50 PAD CMD tune */ 211162306a36Sopenharmony_ci sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0)); 211262306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2); 211362306a36Sopenharmony_ci 211462306a36Sopenharmony_ci if (mmc->ios.timing == MMC_TIMING_MMC_HS200 || 211562306a36Sopenharmony_ci mmc->ios.timing == MMC_TIMING_UHS_SDR104) 211662306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PAD_TUNE, 211762306a36Sopenharmony_ci MSDC_PAD_TUNE_CMDRRDLY, 211862306a36Sopenharmony_ci host->hs200_cmd_int_delay); 211962306a36Sopenharmony_ci 212062306a36Sopenharmony_ci if (host->hs400_cmd_resp_sel_rising) 212162306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 212262306a36Sopenharmony_ci else 212362306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 212462306a36Sopenharmony_ci for (i = 0 ; i < PAD_DELAY_MAX; i++) { 212562306a36Sopenharmony_ci sdr_set_field(host->base + PAD_CMD_TUNE, 212662306a36Sopenharmony_ci PAD_CMD_TUNE_RX_DLY3, i); 212762306a36Sopenharmony_ci /* 212862306a36Sopenharmony_ci * Using the same parameters, it may sometimes pass the test, 212962306a36Sopenharmony_ci * but sometimes it may fail. To make sure the parameters are 213062306a36Sopenharmony_ci * more stable, we test each set of parameters 3 times. 213162306a36Sopenharmony_ci */ 213262306a36Sopenharmony_ci for (j = 0; j < 3; j++) { 213362306a36Sopenharmony_ci mmc_send_tuning(mmc, opcode, &cmd_err); 213462306a36Sopenharmony_ci if (!cmd_err) { 213562306a36Sopenharmony_ci cmd_delay |= BIT(i); 213662306a36Sopenharmony_ci } else { 213762306a36Sopenharmony_ci cmd_delay &= ~BIT(i); 213862306a36Sopenharmony_ci break; 213962306a36Sopenharmony_ci } 214062306a36Sopenharmony_ci } 214162306a36Sopenharmony_ci } 214262306a36Sopenharmony_ci final_cmd_delay = get_best_delay(host, cmd_delay); 214362306a36Sopenharmony_ci sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3, 214462306a36Sopenharmony_ci final_cmd_delay.final_phase); 214562306a36Sopenharmony_ci final_delay = final_cmd_delay.final_phase; 214662306a36Sopenharmony_ci 214762306a36Sopenharmony_ci dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay); 214862306a36Sopenharmony_ci return final_delay == 0xff ? -EIO : 0; 214962306a36Sopenharmony_ci} 215062306a36Sopenharmony_ci 215162306a36Sopenharmony_cistatic int msdc_tune_data(struct mmc_host *mmc, u32 opcode) 215262306a36Sopenharmony_ci{ 215362306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 215462306a36Sopenharmony_ci u32 rise_delay = 0, fall_delay = 0; 215562306a36Sopenharmony_ci struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,}; 215662306a36Sopenharmony_ci u8 final_delay, final_maxlen; 215762306a36Sopenharmony_ci int i, ret; 215862306a36Sopenharmony_ci 215962306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL, 216062306a36Sopenharmony_ci host->latch_ck); 216162306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL); 216262306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL); 216362306a36Sopenharmony_ci for (i = 0 ; i < PAD_DELAY_MAX; i++) { 216462306a36Sopenharmony_ci msdc_set_data_delay(host, i); 216562306a36Sopenharmony_ci ret = mmc_send_tuning(mmc, opcode, NULL); 216662306a36Sopenharmony_ci if (!ret) 216762306a36Sopenharmony_ci rise_delay |= BIT(i); 216862306a36Sopenharmony_ci } 216962306a36Sopenharmony_ci final_rise_delay = get_best_delay(host, rise_delay); 217062306a36Sopenharmony_ci /* if rising edge has enough margin, then do not scan falling edge */ 217162306a36Sopenharmony_ci if (final_rise_delay.maxlen >= 12 || 217262306a36Sopenharmony_ci (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4)) 217362306a36Sopenharmony_ci goto skip_fall; 217462306a36Sopenharmony_ci 217562306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL); 217662306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL); 217762306a36Sopenharmony_ci for (i = 0; i < PAD_DELAY_MAX; i++) { 217862306a36Sopenharmony_ci msdc_set_data_delay(host, i); 217962306a36Sopenharmony_ci ret = mmc_send_tuning(mmc, opcode, NULL); 218062306a36Sopenharmony_ci if (!ret) 218162306a36Sopenharmony_ci fall_delay |= BIT(i); 218262306a36Sopenharmony_ci } 218362306a36Sopenharmony_ci final_fall_delay = get_best_delay(host, fall_delay); 218462306a36Sopenharmony_ci 218562306a36Sopenharmony_ciskip_fall: 218662306a36Sopenharmony_ci final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen); 218762306a36Sopenharmony_ci if (final_maxlen == final_rise_delay.maxlen) { 218862306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL); 218962306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL); 219062306a36Sopenharmony_ci final_delay = final_rise_delay.final_phase; 219162306a36Sopenharmony_ci } else { 219262306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL); 219362306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL); 219462306a36Sopenharmony_ci final_delay = final_fall_delay.final_phase; 219562306a36Sopenharmony_ci } 219662306a36Sopenharmony_ci msdc_set_data_delay(host, final_delay); 219762306a36Sopenharmony_ci 219862306a36Sopenharmony_ci dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay); 219962306a36Sopenharmony_ci return final_delay == 0xff ? -EIO : 0; 220062306a36Sopenharmony_ci} 220162306a36Sopenharmony_ci 220262306a36Sopenharmony_ci/* 220362306a36Sopenharmony_ci * MSDC IP which supports data tune + async fifo can do CMD/DAT tune 220462306a36Sopenharmony_ci * together, which can save the tuning time. 220562306a36Sopenharmony_ci */ 220662306a36Sopenharmony_cistatic int msdc_tune_together(struct mmc_host *mmc, u32 opcode) 220762306a36Sopenharmony_ci{ 220862306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 220962306a36Sopenharmony_ci u32 rise_delay = 0, fall_delay = 0; 221062306a36Sopenharmony_ci struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,}; 221162306a36Sopenharmony_ci u8 final_delay, final_maxlen; 221262306a36Sopenharmony_ci int i, ret; 221362306a36Sopenharmony_ci 221462306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL, 221562306a36Sopenharmony_ci host->latch_ck); 221662306a36Sopenharmony_ci 221762306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 221862306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, 221962306a36Sopenharmony_ci MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); 222062306a36Sopenharmony_ci for (i = 0 ; i < PAD_DELAY_MAX; i++) { 222162306a36Sopenharmony_ci msdc_set_cmd_delay(host, i); 222262306a36Sopenharmony_ci msdc_set_data_delay(host, i); 222362306a36Sopenharmony_ci ret = mmc_send_tuning(mmc, opcode, NULL); 222462306a36Sopenharmony_ci if (!ret) 222562306a36Sopenharmony_ci rise_delay |= BIT(i); 222662306a36Sopenharmony_ci } 222762306a36Sopenharmony_ci final_rise_delay = get_best_delay(host, rise_delay); 222862306a36Sopenharmony_ci /* if rising edge has enough margin, then do not scan falling edge */ 222962306a36Sopenharmony_ci if (final_rise_delay.maxlen >= 12 || 223062306a36Sopenharmony_ci (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4)) 223162306a36Sopenharmony_ci goto skip_fall; 223262306a36Sopenharmony_ci 223362306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 223462306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, 223562306a36Sopenharmony_ci MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); 223662306a36Sopenharmony_ci for (i = 0; i < PAD_DELAY_MAX; i++) { 223762306a36Sopenharmony_ci msdc_set_cmd_delay(host, i); 223862306a36Sopenharmony_ci msdc_set_data_delay(host, i); 223962306a36Sopenharmony_ci ret = mmc_send_tuning(mmc, opcode, NULL); 224062306a36Sopenharmony_ci if (!ret) 224162306a36Sopenharmony_ci fall_delay |= BIT(i); 224262306a36Sopenharmony_ci } 224362306a36Sopenharmony_ci final_fall_delay = get_best_delay(host, fall_delay); 224462306a36Sopenharmony_ci 224562306a36Sopenharmony_ciskip_fall: 224662306a36Sopenharmony_ci final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen); 224762306a36Sopenharmony_ci if (final_maxlen == final_rise_delay.maxlen) { 224862306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 224962306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, 225062306a36Sopenharmony_ci MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); 225162306a36Sopenharmony_ci final_delay = final_rise_delay.final_phase; 225262306a36Sopenharmony_ci } else { 225362306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL); 225462306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_IOCON, 225562306a36Sopenharmony_ci MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); 225662306a36Sopenharmony_ci final_delay = final_fall_delay.final_phase; 225762306a36Sopenharmony_ci } 225862306a36Sopenharmony_ci 225962306a36Sopenharmony_ci msdc_set_cmd_delay(host, final_delay); 226062306a36Sopenharmony_ci msdc_set_data_delay(host, final_delay); 226162306a36Sopenharmony_ci 226262306a36Sopenharmony_ci dev_dbg(host->dev, "Final pad delay: %x\n", final_delay); 226362306a36Sopenharmony_ci return final_delay == 0xff ? -EIO : 0; 226462306a36Sopenharmony_ci} 226562306a36Sopenharmony_ci 226662306a36Sopenharmony_cistatic int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode) 226762306a36Sopenharmony_ci{ 226862306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 226962306a36Sopenharmony_ci int ret; 227062306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 227162306a36Sopenharmony_ci 227262306a36Sopenharmony_ci if (host->dev_comp->data_tune && host->dev_comp->async_fifo) { 227362306a36Sopenharmony_ci ret = msdc_tune_together(mmc, opcode); 227462306a36Sopenharmony_ci if (host->hs400_mode) { 227562306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_IOCON, 227662306a36Sopenharmony_ci MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); 227762306a36Sopenharmony_ci msdc_set_data_delay(host, 0); 227862306a36Sopenharmony_ci } 227962306a36Sopenharmony_ci goto tune_done; 228062306a36Sopenharmony_ci } 228162306a36Sopenharmony_ci if (host->hs400_mode && 228262306a36Sopenharmony_ci host->dev_comp->hs400_tune) 228362306a36Sopenharmony_ci ret = hs400_tune_response(mmc, opcode); 228462306a36Sopenharmony_ci else 228562306a36Sopenharmony_ci ret = msdc_tune_response(mmc, opcode); 228662306a36Sopenharmony_ci if (ret == -EIO) { 228762306a36Sopenharmony_ci dev_err(host->dev, "Tune response fail!\n"); 228862306a36Sopenharmony_ci return ret; 228962306a36Sopenharmony_ci } 229062306a36Sopenharmony_ci if (host->hs400_mode == false) { 229162306a36Sopenharmony_ci ret = msdc_tune_data(mmc, opcode); 229262306a36Sopenharmony_ci if (ret == -EIO) 229362306a36Sopenharmony_ci dev_err(host->dev, "Tune data fail!\n"); 229462306a36Sopenharmony_ci } 229562306a36Sopenharmony_ci 229662306a36Sopenharmony_citune_done: 229762306a36Sopenharmony_ci host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON); 229862306a36Sopenharmony_ci host->saved_tune_para.pad_tune = readl(host->base + tune_reg); 229962306a36Sopenharmony_ci host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE); 230062306a36Sopenharmony_ci if (host->top_base) { 230162306a36Sopenharmony_ci host->saved_tune_para.emmc_top_control = readl(host->top_base + 230262306a36Sopenharmony_ci EMMC_TOP_CONTROL); 230362306a36Sopenharmony_ci host->saved_tune_para.emmc_top_cmd = readl(host->top_base + 230462306a36Sopenharmony_ci EMMC_TOP_CMD); 230562306a36Sopenharmony_ci } 230662306a36Sopenharmony_ci return ret; 230762306a36Sopenharmony_ci} 230862306a36Sopenharmony_ci 230962306a36Sopenharmony_cistatic int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios) 231062306a36Sopenharmony_ci{ 231162306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 231262306a36Sopenharmony_ci host->hs400_mode = true; 231362306a36Sopenharmony_ci 231462306a36Sopenharmony_ci if (host->top_base) 231562306a36Sopenharmony_ci writel(host->hs400_ds_delay, 231662306a36Sopenharmony_ci host->top_base + EMMC50_PAD_DS_TUNE); 231762306a36Sopenharmony_ci else 231862306a36Sopenharmony_ci writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE); 231962306a36Sopenharmony_ci /* hs400 mode must set it to 0 */ 232062306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS); 232162306a36Sopenharmony_ci /* to improve read performance, set outstanding to 2 */ 232262306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2); 232362306a36Sopenharmony_ci 232462306a36Sopenharmony_ci return 0; 232562306a36Sopenharmony_ci} 232662306a36Sopenharmony_ci 232762306a36Sopenharmony_cistatic int msdc_execute_hs400_tuning(struct mmc_host *mmc, struct mmc_card *card) 232862306a36Sopenharmony_ci{ 232962306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 233062306a36Sopenharmony_ci struct msdc_delay_phase dly1_delay; 233162306a36Sopenharmony_ci u32 val, result_dly1 = 0; 233262306a36Sopenharmony_ci u8 *ext_csd; 233362306a36Sopenharmony_ci int i, ret; 233462306a36Sopenharmony_ci 233562306a36Sopenharmony_ci if (host->top_base) { 233662306a36Sopenharmony_ci sdr_set_bits(host->top_base + EMMC50_PAD_DS_TUNE, 233762306a36Sopenharmony_ci PAD_DS_DLY_SEL); 233862306a36Sopenharmony_ci if (host->hs400_ds_dly3) 233962306a36Sopenharmony_ci sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE, 234062306a36Sopenharmony_ci PAD_DS_DLY3, host->hs400_ds_dly3); 234162306a36Sopenharmony_ci } else { 234262306a36Sopenharmony_ci sdr_set_bits(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY_SEL); 234362306a36Sopenharmony_ci if (host->hs400_ds_dly3) 234462306a36Sopenharmony_ci sdr_set_field(host->base + PAD_DS_TUNE, 234562306a36Sopenharmony_ci PAD_DS_TUNE_DLY3, host->hs400_ds_dly3); 234662306a36Sopenharmony_ci } 234762306a36Sopenharmony_ci 234862306a36Sopenharmony_ci host->hs400_tuning = true; 234962306a36Sopenharmony_ci for (i = 0; i < PAD_DELAY_MAX; i++) { 235062306a36Sopenharmony_ci if (host->top_base) 235162306a36Sopenharmony_ci sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE, 235262306a36Sopenharmony_ci PAD_DS_DLY1, i); 235362306a36Sopenharmony_ci else 235462306a36Sopenharmony_ci sdr_set_field(host->base + PAD_DS_TUNE, 235562306a36Sopenharmony_ci PAD_DS_TUNE_DLY1, i); 235662306a36Sopenharmony_ci ret = mmc_get_ext_csd(card, &ext_csd); 235762306a36Sopenharmony_ci if (!ret) { 235862306a36Sopenharmony_ci result_dly1 |= BIT(i); 235962306a36Sopenharmony_ci kfree(ext_csd); 236062306a36Sopenharmony_ci } 236162306a36Sopenharmony_ci } 236262306a36Sopenharmony_ci host->hs400_tuning = false; 236362306a36Sopenharmony_ci 236462306a36Sopenharmony_ci dly1_delay = get_best_delay(host, result_dly1); 236562306a36Sopenharmony_ci if (dly1_delay.maxlen == 0) { 236662306a36Sopenharmony_ci dev_err(host->dev, "Failed to get DLY1 delay!\n"); 236762306a36Sopenharmony_ci goto fail; 236862306a36Sopenharmony_ci } 236962306a36Sopenharmony_ci if (host->top_base) 237062306a36Sopenharmony_ci sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE, 237162306a36Sopenharmony_ci PAD_DS_DLY1, dly1_delay.final_phase); 237262306a36Sopenharmony_ci else 237362306a36Sopenharmony_ci sdr_set_field(host->base + PAD_DS_TUNE, 237462306a36Sopenharmony_ci PAD_DS_TUNE_DLY1, dly1_delay.final_phase); 237562306a36Sopenharmony_ci 237662306a36Sopenharmony_ci if (host->top_base) 237762306a36Sopenharmony_ci val = readl(host->top_base + EMMC50_PAD_DS_TUNE); 237862306a36Sopenharmony_ci else 237962306a36Sopenharmony_ci val = readl(host->base + PAD_DS_TUNE); 238062306a36Sopenharmony_ci 238162306a36Sopenharmony_ci dev_info(host->dev, "Final PAD_DS_TUNE: 0x%x\n", val); 238262306a36Sopenharmony_ci 238362306a36Sopenharmony_ci return 0; 238462306a36Sopenharmony_ci 238562306a36Sopenharmony_cifail: 238662306a36Sopenharmony_ci dev_err(host->dev, "Failed to tuning DS pin delay!\n"); 238762306a36Sopenharmony_ci return -EIO; 238862306a36Sopenharmony_ci} 238962306a36Sopenharmony_ci 239062306a36Sopenharmony_cistatic void msdc_hw_reset(struct mmc_host *mmc) 239162306a36Sopenharmony_ci{ 239262306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 239362306a36Sopenharmony_ci 239462306a36Sopenharmony_ci sdr_set_bits(host->base + EMMC_IOCON, 1); 239562306a36Sopenharmony_ci udelay(10); /* 10us is enough */ 239662306a36Sopenharmony_ci sdr_clr_bits(host->base + EMMC_IOCON, 1); 239762306a36Sopenharmony_ci} 239862306a36Sopenharmony_ci 239962306a36Sopenharmony_cistatic void msdc_ack_sdio_irq(struct mmc_host *mmc) 240062306a36Sopenharmony_ci{ 240162306a36Sopenharmony_ci unsigned long flags; 240262306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 240362306a36Sopenharmony_ci 240462306a36Sopenharmony_ci spin_lock_irqsave(&host->lock, flags); 240562306a36Sopenharmony_ci __msdc_enable_sdio_irq(host, 1); 240662306a36Sopenharmony_ci spin_unlock_irqrestore(&host->lock, flags); 240762306a36Sopenharmony_ci} 240862306a36Sopenharmony_ci 240962306a36Sopenharmony_cistatic int msdc_get_cd(struct mmc_host *mmc) 241062306a36Sopenharmony_ci{ 241162306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 241262306a36Sopenharmony_ci int val; 241362306a36Sopenharmony_ci 241462306a36Sopenharmony_ci if (mmc->caps & MMC_CAP_NONREMOVABLE) 241562306a36Sopenharmony_ci return 1; 241662306a36Sopenharmony_ci 241762306a36Sopenharmony_ci if (!host->internal_cd) 241862306a36Sopenharmony_ci return mmc_gpio_get_cd(mmc); 241962306a36Sopenharmony_ci 242062306a36Sopenharmony_ci val = readl(host->base + MSDC_PS) & MSDC_PS_CDSTS; 242162306a36Sopenharmony_ci if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH) 242262306a36Sopenharmony_ci return !!val; 242362306a36Sopenharmony_ci else 242462306a36Sopenharmony_ci return !val; 242562306a36Sopenharmony_ci} 242662306a36Sopenharmony_ci 242762306a36Sopenharmony_cistatic void msdc_hs400_enhanced_strobe(struct mmc_host *mmc, 242862306a36Sopenharmony_ci struct mmc_ios *ios) 242962306a36Sopenharmony_ci{ 243062306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 243162306a36Sopenharmony_ci 243262306a36Sopenharmony_ci if (ios->enhanced_strobe) { 243362306a36Sopenharmony_ci msdc_prepare_hs400_tuning(mmc, ios); 243462306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 1); 243562306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 1); 243662306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 1); 243762306a36Sopenharmony_ci 243862306a36Sopenharmony_ci sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL); 243962306a36Sopenharmony_ci sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL); 244062306a36Sopenharmony_ci sdr_clr_bits(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT); 244162306a36Sopenharmony_ci } else { 244262306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 0); 244362306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 0); 244462306a36Sopenharmony_ci sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 0); 244562306a36Sopenharmony_ci 244662306a36Sopenharmony_ci sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL); 244762306a36Sopenharmony_ci sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL); 244862306a36Sopenharmony_ci sdr_set_field(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT, 0xb4); 244962306a36Sopenharmony_ci } 245062306a36Sopenharmony_ci} 245162306a36Sopenharmony_ci 245262306a36Sopenharmony_cistatic void msdc_cqe_cit_cal(struct msdc_host *host, u64 timer_ns) 245362306a36Sopenharmony_ci{ 245462306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 245562306a36Sopenharmony_ci struct cqhci_host *cq_host = mmc->cqe_private; 245662306a36Sopenharmony_ci u8 itcfmul; 245762306a36Sopenharmony_ci u64 hclk_freq, value; 245862306a36Sopenharmony_ci 245962306a36Sopenharmony_ci /* 246062306a36Sopenharmony_ci * On MediaTek SoCs the MSDC controller's CQE uses msdc_hclk as ITCFVAL 246162306a36Sopenharmony_ci * so we multiply/divide the HCLK frequency by ITCFMUL to calculate the 246262306a36Sopenharmony_ci * Send Status Command Idle Timer (CIT) value. 246362306a36Sopenharmony_ci */ 246462306a36Sopenharmony_ci hclk_freq = (u64)clk_get_rate(host->h_clk); 246562306a36Sopenharmony_ci itcfmul = CQHCI_ITCFMUL(cqhci_readl(cq_host, CQHCI_CAP)); 246662306a36Sopenharmony_ci switch (itcfmul) { 246762306a36Sopenharmony_ci case 0x0: 246862306a36Sopenharmony_ci do_div(hclk_freq, 1000); 246962306a36Sopenharmony_ci break; 247062306a36Sopenharmony_ci case 0x1: 247162306a36Sopenharmony_ci do_div(hclk_freq, 100); 247262306a36Sopenharmony_ci break; 247362306a36Sopenharmony_ci case 0x2: 247462306a36Sopenharmony_ci do_div(hclk_freq, 10); 247562306a36Sopenharmony_ci break; 247662306a36Sopenharmony_ci case 0x3: 247762306a36Sopenharmony_ci break; 247862306a36Sopenharmony_ci case 0x4: 247962306a36Sopenharmony_ci hclk_freq = hclk_freq * 10; 248062306a36Sopenharmony_ci break; 248162306a36Sopenharmony_ci default: 248262306a36Sopenharmony_ci host->cq_ssc1_time = 0x40; 248362306a36Sopenharmony_ci return; 248462306a36Sopenharmony_ci } 248562306a36Sopenharmony_ci 248662306a36Sopenharmony_ci value = hclk_freq * timer_ns; 248762306a36Sopenharmony_ci do_div(value, 1000000000); 248862306a36Sopenharmony_ci host->cq_ssc1_time = value; 248962306a36Sopenharmony_ci} 249062306a36Sopenharmony_ci 249162306a36Sopenharmony_cistatic void msdc_cqe_enable(struct mmc_host *mmc) 249262306a36Sopenharmony_ci{ 249362306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 249462306a36Sopenharmony_ci struct cqhci_host *cq_host = mmc->cqe_private; 249562306a36Sopenharmony_ci 249662306a36Sopenharmony_ci /* enable cmdq irq */ 249762306a36Sopenharmony_ci writel(MSDC_INT_CMDQ, host->base + MSDC_INTEN); 249862306a36Sopenharmony_ci /* enable busy check */ 249962306a36Sopenharmony_ci sdr_set_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL); 250062306a36Sopenharmony_ci /* default write data / busy timeout 20s */ 250162306a36Sopenharmony_ci msdc_set_busy_timeout(host, 20 * 1000000000ULL, 0); 250262306a36Sopenharmony_ci /* default read data timeout 1s */ 250362306a36Sopenharmony_ci msdc_set_timeout(host, 1000000000ULL, 0); 250462306a36Sopenharmony_ci 250562306a36Sopenharmony_ci /* Set the send status command idle timer */ 250662306a36Sopenharmony_ci cqhci_writel(cq_host, host->cq_ssc1_time, CQHCI_SSC1); 250762306a36Sopenharmony_ci} 250862306a36Sopenharmony_ci 250962306a36Sopenharmony_cistatic void msdc_cqe_disable(struct mmc_host *mmc, bool recovery) 251062306a36Sopenharmony_ci{ 251162306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 251262306a36Sopenharmony_ci unsigned int val = 0; 251362306a36Sopenharmony_ci 251462306a36Sopenharmony_ci /* disable cmdq irq */ 251562306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INT_CMDQ); 251662306a36Sopenharmony_ci /* disable busy check */ 251762306a36Sopenharmony_ci sdr_clr_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL); 251862306a36Sopenharmony_ci 251962306a36Sopenharmony_ci val = readl(host->base + MSDC_INT); 252062306a36Sopenharmony_ci writel(val, host->base + MSDC_INT); 252162306a36Sopenharmony_ci 252262306a36Sopenharmony_ci if (recovery) { 252362306a36Sopenharmony_ci sdr_set_field(host->base + MSDC_DMA_CTRL, 252462306a36Sopenharmony_ci MSDC_DMA_CTRL_STOP, 1); 252562306a36Sopenharmony_ci if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CTRL, val, 252662306a36Sopenharmony_ci !(val & MSDC_DMA_CTRL_STOP), 1, 3000))) 252762306a36Sopenharmony_ci return; 252862306a36Sopenharmony_ci if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CFG, val, 252962306a36Sopenharmony_ci !(val & MSDC_DMA_CFG_STS), 1, 3000))) 253062306a36Sopenharmony_ci return; 253162306a36Sopenharmony_ci msdc_reset_hw(host); 253262306a36Sopenharmony_ci } 253362306a36Sopenharmony_ci} 253462306a36Sopenharmony_ci 253562306a36Sopenharmony_cistatic void msdc_cqe_pre_enable(struct mmc_host *mmc) 253662306a36Sopenharmony_ci{ 253762306a36Sopenharmony_ci struct cqhci_host *cq_host = mmc->cqe_private; 253862306a36Sopenharmony_ci u32 reg; 253962306a36Sopenharmony_ci 254062306a36Sopenharmony_ci reg = cqhci_readl(cq_host, CQHCI_CFG); 254162306a36Sopenharmony_ci reg |= CQHCI_ENABLE; 254262306a36Sopenharmony_ci cqhci_writel(cq_host, reg, CQHCI_CFG); 254362306a36Sopenharmony_ci} 254462306a36Sopenharmony_ci 254562306a36Sopenharmony_cistatic void msdc_cqe_post_disable(struct mmc_host *mmc) 254662306a36Sopenharmony_ci{ 254762306a36Sopenharmony_ci struct cqhci_host *cq_host = mmc->cqe_private; 254862306a36Sopenharmony_ci u32 reg; 254962306a36Sopenharmony_ci 255062306a36Sopenharmony_ci reg = cqhci_readl(cq_host, CQHCI_CFG); 255162306a36Sopenharmony_ci reg &= ~CQHCI_ENABLE; 255262306a36Sopenharmony_ci cqhci_writel(cq_host, reg, CQHCI_CFG); 255362306a36Sopenharmony_ci} 255462306a36Sopenharmony_ci 255562306a36Sopenharmony_cistatic const struct mmc_host_ops mt_msdc_ops = { 255662306a36Sopenharmony_ci .post_req = msdc_post_req, 255762306a36Sopenharmony_ci .pre_req = msdc_pre_req, 255862306a36Sopenharmony_ci .request = msdc_ops_request, 255962306a36Sopenharmony_ci .set_ios = msdc_ops_set_ios, 256062306a36Sopenharmony_ci .get_ro = mmc_gpio_get_ro, 256162306a36Sopenharmony_ci .get_cd = msdc_get_cd, 256262306a36Sopenharmony_ci .hs400_enhanced_strobe = msdc_hs400_enhanced_strobe, 256362306a36Sopenharmony_ci .enable_sdio_irq = msdc_enable_sdio_irq, 256462306a36Sopenharmony_ci .ack_sdio_irq = msdc_ack_sdio_irq, 256562306a36Sopenharmony_ci .start_signal_voltage_switch = msdc_ops_switch_volt, 256662306a36Sopenharmony_ci .card_busy = msdc_card_busy, 256762306a36Sopenharmony_ci .execute_tuning = msdc_execute_tuning, 256862306a36Sopenharmony_ci .prepare_hs400_tuning = msdc_prepare_hs400_tuning, 256962306a36Sopenharmony_ci .execute_hs400_tuning = msdc_execute_hs400_tuning, 257062306a36Sopenharmony_ci .card_hw_reset = msdc_hw_reset, 257162306a36Sopenharmony_ci}; 257262306a36Sopenharmony_ci 257362306a36Sopenharmony_cistatic const struct cqhci_host_ops msdc_cmdq_ops = { 257462306a36Sopenharmony_ci .enable = msdc_cqe_enable, 257562306a36Sopenharmony_ci .disable = msdc_cqe_disable, 257662306a36Sopenharmony_ci .pre_enable = msdc_cqe_pre_enable, 257762306a36Sopenharmony_ci .post_disable = msdc_cqe_post_disable, 257862306a36Sopenharmony_ci}; 257962306a36Sopenharmony_ci 258062306a36Sopenharmony_cistatic void msdc_of_property_parse(struct platform_device *pdev, 258162306a36Sopenharmony_ci struct msdc_host *host) 258262306a36Sopenharmony_ci{ 258362306a36Sopenharmony_ci of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck", 258462306a36Sopenharmony_ci &host->latch_ck); 258562306a36Sopenharmony_ci 258662306a36Sopenharmony_ci of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay", 258762306a36Sopenharmony_ci &host->hs400_ds_delay); 258862306a36Sopenharmony_ci 258962306a36Sopenharmony_ci of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-ds-dly3", 259062306a36Sopenharmony_ci &host->hs400_ds_dly3); 259162306a36Sopenharmony_ci 259262306a36Sopenharmony_ci of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay", 259362306a36Sopenharmony_ci &host->hs200_cmd_int_delay); 259462306a36Sopenharmony_ci 259562306a36Sopenharmony_ci of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay", 259662306a36Sopenharmony_ci &host->hs400_cmd_int_delay); 259762306a36Sopenharmony_ci 259862306a36Sopenharmony_ci if (of_property_read_bool(pdev->dev.of_node, 259962306a36Sopenharmony_ci "mediatek,hs400-cmd-resp-sel-rising")) 260062306a36Sopenharmony_ci host->hs400_cmd_resp_sel_rising = true; 260162306a36Sopenharmony_ci else 260262306a36Sopenharmony_ci host->hs400_cmd_resp_sel_rising = false; 260362306a36Sopenharmony_ci 260462306a36Sopenharmony_ci if (of_property_read_bool(pdev->dev.of_node, 260562306a36Sopenharmony_ci "supports-cqe")) 260662306a36Sopenharmony_ci host->cqhci = true; 260762306a36Sopenharmony_ci else 260862306a36Sopenharmony_ci host->cqhci = false; 260962306a36Sopenharmony_ci} 261062306a36Sopenharmony_ci 261162306a36Sopenharmony_cistatic int msdc_of_clock_parse(struct platform_device *pdev, 261262306a36Sopenharmony_ci struct msdc_host *host) 261362306a36Sopenharmony_ci{ 261462306a36Sopenharmony_ci int ret; 261562306a36Sopenharmony_ci 261662306a36Sopenharmony_ci host->src_clk = devm_clk_get(&pdev->dev, "source"); 261762306a36Sopenharmony_ci if (IS_ERR(host->src_clk)) 261862306a36Sopenharmony_ci return PTR_ERR(host->src_clk); 261962306a36Sopenharmony_ci 262062306a36Sopenharmony_ci host->h_clk = devm_clk_get(&pdev->dev, "hclk"); 262162306a36Sopenharmony_ci if (IS_ERR(host->h_clk)) 262262306a36Sopenharmony_ci return PTR_ERR(host->h_clk); 262362306a36Sopenharmony_ci 262462306a36Sopenharmony_ci host->bus_clk = devm_clk_get_optional(&pdev->dev, "bus_clk"); 262562306a36Sopenharmony_ci if (IS_ERR(host->bus_clk)) 262662306a36Sopenharmony_ci host->bus_clk = NULL; 262762306a36Sopenharmony_ci 262862306a36Sopenharmony_ci /*source clock control gate is optional clock*/ 262962306a36Sopenharmony_ci host->src_clk_cg = devm_clk_get_optional(&pdev->dev, "source_cg"); 263062306a36Sopenharmony_ci if (IS_ERR(host->src_clk_cg)) 263162306a36Sopenharmony_ci return PTR_ERR(host->src_clk_cg); 263262306a36Sopenharmony_ci 263362306a36Sopenharmony_ci /* 263462306a36Sopenharmony_ci * Fallback for legacy device-trees: src_clk and HCLK use the same 263562306a36Sopenharmony_ci * bit to control gating but they are parented to a different mux, 263662306a36Sopenharmony_ci * hence if our intention is to gate only the source, required 263762306a36Sopenharmony_ci * during a clk mode switch to avoid hw hangs, we need to gate 263862306a36Sopenharmony_ci * its parent (specified as a different clock only on new DTs). 263962306a36Sopenharmony_ci */ 264062306a36Sopenharmony_ci if (!host->src_clk_cg) { 264162306a36Sopenharmony_ci host->src_clk_cg = clk_get_parent(host->src_clk); 264262306a36Sopenharmony_ci if (IS_ERR(host->src_clk_cg)) 264362306a36Sopenharmony_ci return PTR_ERR(host->src_clk_cg); 264462306a36Sopenharmony_ci } 264562306a36Sopenharmony_ci 264662306a36Sopenharmony_ci /* If present, always enable for this clock gate */ 264762306a36Sopenharmony_ci host->sys_clk_cg = devm_clk_get_optional_enabled(&pdev->dev, "sys_cg"); 264862306a36Sopenharmony_ci if (IS_ERR(host->sys_clk_cg)) 264962306a36Sopenharmony_ci host->sys_clk_cg = NULL; 265062306a36Sopenharmony_ci 265162306a36Sopenharmony_ci host->bulk_clks[0].id = "pclk_cg"; 265262306a36Sopenharmony_ci host->bulk_clks[1].id = "axi_cg"; 265362306a36Sopenharmony_ci host->bulk_clks[2].id = "ahb_cg"; 265462306a36Sopenharmony_ci ret = devm_clk_bulk_get_optional(&pdev->dev, MSDC_NR_CLOCKS, 265562306a36Sopenharmony_ci host->bulk_clks); 265662306a36Sopenharmony_ci if (ret) { 265762306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot get pclk/axi/ahb clock gates\n"); 265862306a36Sopenharmony_ci return ret; 265962306a36Sopenharmony_ci } 266062306a36Sopenharmony_ci 266162306a36Sopenharmony_ci return 0; 266262306a36Sopenharmony_ci} 266362306a36Sopenharmony_ci 266462306a36Sopenharmony_cistatic int msdc_drv_probe(struct platform_device *pdev) 266562306a36Sopenharmony_ci{ 266662306a36Sopenharmony_ci struct mmc_host *mmc; 266762306a36Sopenharmony_ci struct msdc_host *host; 266862306a36Sopenharmony_ci struct resource *res; 266962306a36Sopenharmony_ci int ret; 267062306a36Sopenharmony_ci 267162306a36Sopenharmony_ci if (!pdev->dev.of_node) { 267262306a36Sopenharmony_ci dev_err(&pdev->dev, "No DT found\n"); 267362306a36Sopenharmony_ci return -EINVAL; 267462306a36Sopenharmony_ci } 267562306a36Sopenharmony_ci 267662306a36Sopenharmony_ci /* Allocate MMC host for this device */ 267762306a36Sopenharmony_ci mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev); 267862306a36Sopenharmony_ci if (!mmc) 267962306a36Sopenharmony_ci return -ENOMEM; 268062306a36Sopenharmony_ci 268162306a36Sopenharmony_ci host = mmc_priv(mmc); 268262306a36Sopenharmony_ci ret = mmc_of_parse(mmc); 268362306a36Sopenharmony_ci if (ret) 268462306a36Sopenharmony_ci goto host_free; 268562306a36Sopenharmony_ci 268662306a36Sopenharmony_ci host->base = devm_platform_ioremap_resource(pdev, 0); 268762306a36Sopenharmony_ci if (IS_ERR(host->base)) { 268862306a36Sopenharmony_ci ret = PTR_ERR(host->base); 268962306a36Sopenharmony_ci goto host_free; 269062306a36Sopenharmony_ci } 269162306a36Sopenharmony_ci 269262306a36Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 269362306a36Sopenharmony_ci if (res) { 269462306a36Sopenharmony_ci host->top_base = devm_ioremap_resource(&pdev->dev, res); 269562306a36Sopenharmony_ci if (IS_ERR(host->top_base)) 269662306a36Sopenharmony_ci host->top_base = NULL; 269762306a36Sopenharmony_ci } 269862306a36Sopenharmony_ci 269962306a36Sopenharmony_ci ret = mmc_regulator_get_supply(mmc); 270062306a36Sopenharmony_ci if (ret) 270162306a36Sopenharmony_ci goto host_free; 270262306a36Sopenharmony_ci 270362306a36Sopenharmony_ci ret = msdc_of_clock_parse(pdev, host); 270462306a36Sopenharmony_ci if (ret) 270562306a36Sopenharmony_ci goto host_free; 270662306a36Sopenharmony_ci 270762306a36Sopenharmony_ci host->reset = devm_reset_control_get_optional_exclusive(&pdev->dev, 270862306a36Sopenharmony_ci "hrst"); 270962306a36Sopenharmony_ci if (IS_ERR(host->reset)) { 271062306a36Sopenharmony_ci ret = PTR_ERR(host->reset); 271162306a36Sopenharmony_ci goto host_free; 271262306a36Sopenharmony_ci } 271362306a36Sopenharmony_ci 271462306a36Sopenharmony_ci /* only eMMC has crypto property */ 271562306a36Sopenharmony_ci if (!(mmc->caps2 & MMC_CAP2_NO_MMC)) { 271662306a36Sopenharmony_ci host->crypto_clk = devm_clk_get_optional(&pdev->dev, "crypto"); 271762306a36Sopenharmony_ci if (IS_ERR(host->crypto_clk)) 271862306a36Sopenharmony_ci host->crypto_clk = NULL; 271962306a36Sopenharmony_ci else 272062306a36Sopenharmony_ci mmc->caps2 |= MMC_CAP2_CRYPTO; 272162306a36Sopenharmony_ci } 272262306a36Sopenharmony_ci 272362306a36Sopenharmony_ci host->irq = platform_get_irq(pdev, 0); 272462306a36Sopenharmony_ci if (host->irq < 0) { 272562306a36Sopenharmony_ci ret = host->irq; 272662306a36Sopenharmony_ci goto host_free; 272762306a36Sopenharmony_ci } 272862306a36Sopenharmony_ci 272962306a36Sopenharmony_ci host->pinctrl = devm_pinctrl_get(&pdev->dev); 273062306a36Sopenharmony_ci if (IS_ERR(host->pinctrl)) { 273162306a36Sopenharmony_ci ret = PTR_ERR(host->pinctrl); 273262306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot find pinctrl!\n"); 273362306a36Sopenharmony_ci goto host_free; 273462306a36Sopenharmony_ci } 273562306a36Sopenharmony_ci 273662306a36Sopenharmony_ci host->pins_default = pinctrl_lookup_state(host->pinctrl, "default"); 273762306a36Sopenharmony_ci if (IS_ERR(host->pins_default)) { 273862306a36Sopenharmony_ci ret = PTR_ERR(host->pins_default); 273962306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot find pinctrl default!\n"); 274062306a36Sopenharmony_ci goto host_free; 274162306a36Sopenharmony_ci } 274262306a36Sopenharmony_ci 274362306a36Sopenharmony_ci host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs"); 274462306a36Sopenharmony_ci if (IS_ERR(host->pins_uhs)) { 274562306a36Sopenharmony_ci ret = PTR_ERR(host->pins_uhs); 274662306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n"); 274762306a36Sopenharmony_ci goto host_free; 274862306a36Sopenharmony_ci } 274962306a36Sopenharmony_ci 275062306a36Sopenharmony_ci /* Support for SDIO eint irq ? */ 275162306a36Sopenharmony_ci if ((mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ) && (mmc->pm_caps & MMC_PM_KEEP_POWER)) { 275262306a36Sopenharmony_ci host->eint_irq = platform_get_irq_byname_optional(pdev, "sdio_wakeup"); 275362306a36Sopenharmony_ci if (host->eint_irq > 0) { 275462306a36Sopenharmony_ci host->pins_eint = pinctrl_lookup_state(host->pinctrl, "state_eint"); 275562306a36Sopenharmony_ci if (IS_ERR(host->pins_eint)) { 275662306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot find pinctrl eint!\n"); 275762306a36Sopenharmony_ci host->pins_eint = NULL; 275862306a36Sopenharmony_ci } else { 275962306a36Sopenharmony_ci device_init_wakeup(&pdev->dev, true); 276062306a36Sopenharmony_ci } 276162306a36Sopenharmony_ci } 276262306a36Sopenharmony_ci } 276362306a36Sopenharmony_ci 276462306a36Sopenharmony_ci msdc_of_property_parse(pdev, host); 276562306a36Sopenharmony_ci 276662306a36Sopenharmony_ci host->dev = &pdev->dev; 276762306a36Sopenharmony_ci host->dev_comp = of_device_get_match_data(&pdev->dev); 276862306a36Sopenharmony_ci host->src_clk_freq = clk_get_rate(host->src_clk); 276962306a36Sopenharmony_ci /* Set host parameters to mmc */ 277062306a36Sopenharmony_ci mmc->ops = &mt_msdc_ops; 277162306a36Sopenharmony_ci if (host->dev_comp->clk_div_bits == 8) 277262306a36Sopenharmony_ci mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255); 277362306a36Sopenharmony_ci else 277462306a36Sopenharmony_ci mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095); 277562306a36Sopenharmony_ci 277662306a36Sopenharmony_ci if (!(mmc->caps & MMC_CAP_NONREMOVABLE) && 277762306a36Sopenharmony_ci !mmc_can_gpio_cd(mmc) && 277862306a36Sopenharmony_ci host->dev_comp->use_internal_cd) { 277962306a36Sopenharmony_ci /* 278062306a36Sopenharmony_ci * Is removable but no GPIO declared, so 278162306a36Sopenharmony_ci * use internal functionality. 278262306a36Sopenharmony_ci */ 278362306a36Sopenharmony_ci host->internal_cd = true; 278462306a36Sopenharmony_ci } 278562306a36Sopenharmony_ci 278662306a36Sopenharmony_ci if (mmc->caps & MMC_CAP_SDIO_IRQ) 278762306a36Sopenharmony_ci mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD; 278862306a36Sopenharmony_ci 278962306a36Sopenharmony_ci mmc->caps |= MMC_CAP_CMD23; 279062306a36Sopenharmony_ci if (host->cqhci) 279162306a36Sopenharmony_ci mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD; 279262306a36Sopenharmony_ci /* MMC core transfer sizes tunable parameters */ 279362306a36Sopenharmony_ci mmc->max_segs = MAX_BD_NUM; 279462306a36Sopenharmony_ci if (host->dev_comp->support_64g) 279562306a36Sopenharmony_ci mmc->max_seg_size = BDMA_DESC_BUFLEN_EXT; 279662306a36Sopenharmony_ci else 279762306a36Sopenharmony_ci mmc->max_seg_size = BDMA_DESC_BUFLEN; 279862306a36Sopenharmony_ci mmc->max_blk_size = 2048; 279962306a36Sopenharmony_ci mmc->max_req_size = 512 * 1024; 280062306a36Sopenharmony_ci mmc->max_blk_count = mmc->max_req_size / 512; 280162306a36Sopenharmony_ci if (host->dev_comp->support_64g) 280262306a36Sopenharmony_ci host->dma_mask = DMA_BIT_MASK(36); 280362306a36Sopenharmony_ci else 280462306a36Sopenharmony_ci host->dma_mask = DMA_BIT_MASK(32); 280562306a36Sopenharmony_ci mmc_dev(mmc)->dma_mask = &host->dma_mask; 280662306a36Sopenharmony_ci 280762306a36Sopenharmony_ci host->timeout_clks = 3 * 1048576; 280862306a36Sopenharmony_ci host->dma.gpd = dma_alloc_coherent(&pdev->dev, 280962306a36Sopenharmony_ci 2 * sizeof(struct mt_gpdma_desc), 281062306a36Sopenharmony_ci &host->dma.gpd_addr, GFP_KERNEL); 281162306a36Sopenharmony_ci host->dma.bd = dma_alloc_coherent(&pdev->dev, 281262306a36Sopenharmony_ci MAX_BD_NUM * sizeof(struct mt_bdma_desc), 281362306a36Sopenharmony_ci &host->dma.bd_addr, GFP_KERNEL); 281462306a36Sopenharmony_ci if (!host->dma.gpd || !host->dma.bd) { 281562306a36Sopenharmony_ci ret = -ENOMEM; 281662306a36Sopenharmony_ci goto release_mem; 281762306a36Sopenharmony_ci } 281862306a36Sopenharmony_ci msdc_init_gpd_bd(host, &host->dma); 281962306a36Sopenharmony_ci INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout); 282062306a36Sopenharmony_ci spin_lock_init(&host->lock); 282162306a36Sopenharmony_ci 282262306a36Sopenharmony_ci platform_set_drvdata(pdev, mmc); 282362306a36Sopenharmony_ci ret = msdc_ungate_clock(host); 282462306a36Sopenharmony_ci if (ret) { 282562306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot ungate clocks!\n"); 282662306a36Sopenharmony_ci goto release_mem; 282762306a36Sopenharmony_ci } 282862306a36Sopenharmony_ci msdc_init_hw(host); 282962306a36Sopenharmony_ci 283062306a36Sopenharmony_ci if (mmc->caps2 & MMC_CAP2_CQE) { 283162306a36Sopenharmony_ci host->cq_host = devm_kzalloc(mmc->parent, 283262306a36Sopenharmony_ci sizeof(*host->cq_host), 283362306a36Sopenharmony_ci GFP_KERNEL); 283462306a36Sopenharmony_ci if (!host->cq_host) { 283562306a36Sopenharmony_ci ret = -ENOMEM; 283662306a36Sopenharmony_ci goto host_free; 283762306a36Sopenharmony_ci } 283862306a36Sopenharmony_ci host->cq_host->caps |= CQHCI_TASK_DESC_SZ_128; 283962306a36Sopenharmony_ci host->cq_host->mmio = host->base + 0x800; 284062306a36Sopenharmony_ci host->cq_host->ops = &msdc_cmdq_ops; 284162306a36Sopenharmony_ci ret = cqhci_init(host->cq_host, mmc, true); 284262306a36Sopenharmony_ci if (ret) 284362306a36Sopenharmony_ci goto host_free; 284462306a36Sopenharmony_ci mmc->max_segs = 128; 284562306a36Sopenharmony_ci /* cqhci 16bit length */ 284662306a36Sopenharmony_ci /* 0 size, means 65536 so we don't have to -1 here */ 284762306a36Sopenharmony_ci mmc->max_seg_size = 64 * 1024; 284862306a36Sopenharmony_ci /* Reduce CIT to 0x40 that corresponds to 2.35us */ 284962306a36Sopenharmony_ci msdc_cqe_cit_cal(host, 2350); 285062306a36Sopenharmony_ci } 285162306a36Sopenharmony_ci 285262306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq, 285362306a36Sopenharmony_ci IRQF_TRIGGER_NONE, pdev->name, host); 285462306a36Sopenharmony_ci if (ret) 285562306a36Sopenharmony_ci goto release; 285662306a36Sopenharmony_ci 285762306a36Sopenharmony_ci pm_runtime_set_active(host->dev); 285862306a36Sopenharmony_ci pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY); 285962306a36Sopenharmony_ci pm_runtime_use_autosuspend(host->dev); 286062306a36Sopenharmony_ci pm_runtime_enable(host->dev); 286162306a36Sopenharmony_ci ret = mmc_add_host(mmc); 286262306a36Sopenharmony_ci 286362306a36Sopenharmony_ci if (ret) 286462306a36Sopenharmony_ci goto end; 286562306a36Sopenharmony_ci 286662306a36Sopenharmony_ci return 0; 286762306a36Sopenharmony_ciend: 286862306a36Sopenharmony_ci pm_runtime_disable(host->dev); 286962306a36Sopenharmony_cirelease: 287062306a36Sopenharmony_ci platform_set_drvdata(pdev, NULL); 287162306a36Sopenharmony_ci msdc_deinit_hw(host); 287262306a36Sopenharmony_ci msdc_gate_clock(host); 287362306a36Sopenharmony_cirelease_mem: 287462306a36Sopenharmony_ci if (host->dma.gpd) 287562306a36Sopenharmony_ci dma_free_coherent(&pdev->dev, 287662306a36Sopenharmony_ci 2 * sizeof(struct mt_gpdma_desc), 287762306a36Sopenharmony_ci host->dma.gpd, host->dma.gpd_addr); 287862306a36Sopenharmony_ci if (host->dma.bd) 287962306a36Sopenharmony_ci dma_free_coherent(&pdev->dev, 288062306a36Sopenharmony_ci MAX_BD_NUM * sizeof(struct mt_bdma_desc), 288162306a36Sopenharmony_ci host->dma.bd, host->dma.bd_addr); 288262306a36Sopenharmony_cihost_free: 288362306a36Sopenharmony_ci mmc_free_host(mmc); 288462306a36Sopenharmony_ci 288562306a36Sopenharmony_ci return ret; 288662306a36Sopenharmony_ci} 288762306a36Sopenharmony_ci 288862306a36Sopenharmony_cistatic void msdc_drv_remove(struct platform_device *pdev) 288962306a36Sopenharmony_ci{ 289062306a36Sopenharmony_ci struct mmc_host *mmc; 289162306a36Sopenharmony_ci struct msdc_host *host; 289262306a36Sopenharmony_ci 289362306a36Sopenharmony_ci mmc = platform_get_drvdata(pdev); 289462306a36Sopenharmony_ci host = mmc_priv(mmc); 289562306a36Sopenharmony_ci 289662306a36Sopenharmony_ci pm_runtime_get_sync(host->dev); 289762306a36Sopenharmony_ci 289862306a36Sopenharmony_ci platform_set_drvdata(pdev, NULL); 289962306a36Sopenharmony_ci mmc_remove_host(mmc); 290062306a36Sopenharmony_ci msdc_deinit_hw(host); 290162306a36Sopenharmony_ci msdc_gate_clock(host); 290262306a36Sopenharmony_ci 290362306a36Sopenharmony_ci pm_runtime_disable(host->dev); 290462306a36Sopenharmony_ci pm_runtime_put_noidle(host->dev); 290562306a36Sopenharmony_ci dma_free_coherent(&pdev->dev, 290662306a36Sopenharmony_ci 2 * sizeof(struct mt_gpdma_desc), 290762306a36Sopenharmony_ci host->dma.gpd, host->dma.gpd_addr); 290862306a36Sopenharmony_ci dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc), 290962306a36Sopenharmony_ci host->dma.bd, host->dma.bd_addr); 291062306a36Sopenharmony_ci 291162306a36Sopenharmony_ci mmc_free_host(mmc); 291262306a36Sopenharmony_ci} 291362306a36Sopenharmony_ci 291462306a36Sopenharmony_cistatic void msdc_save_reg(struct msdc_host *host) 291562306a36Sopenharmony_ci{ 291662306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 291762306a36Sopenharmony_ci 291862306a36Sopenharmony_ci host->save_para.msdc_cfg = readl(host->base + MSDC_CFG); 291962306a36Sopenharmony_ci host->save_para.iocon = readl(host->base + MSDC_IOCON); 292062306a36Sopenharmony_ci host->save_para.sdc_cfg = readl(host->base + SDC_CFG); 292162306a36Sopenharmony_ci host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT); 292262306a36Sopenharmony_ci host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1); 292362306a36Sopenharmony_ci host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2); 292462306a36Sopenharmony_ci host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE); 292562306a36Sopenharmony_ci host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE); 292662306a36Sopenharmony_ci host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0); 292762306a36Sopenharmony_ci host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3); 292862306a36Sopenharmony_ci host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG); 292962306a36Sopenharmony_ci if (host->top_base) { 293062306a36Sopenharmony_ci host->save_para.emmc_top_control = 293162306a36Sopenharmony_ci readl(host->top_base + EMMC_TOP_CONTROL); 293262306a36Sopenharmony_ci host->save_para.emmc_top_cmd = 293362306a36Sopenharmony_ci readl(host->top_base + EMMC_TOP_CMD); 293462306a36Sopenharmony_ci host->save_para.emmc50_pad_ds_tune = 293562306a36Sopenharmony_ci readl(host->top_base + EMMC50_PAD_DS_TUNE); 293662306a36Sopenharmony_ci } else { 293762306a36Sopenharmony_ci host->save_para.pad_tune = readl(host->base + tune_reg); 293862306a36Sopenharmony_ci } 293962306a36Sopenharmony_ci} 294062306a36Sopenharmony_ci 294162306a36Sopenharmony_cistatic void msdc_restore_reg(struct msdc_host *host) 294262306a36Sopenharmony_ci{ 294362306a36Sopenharmony_ci struct mmc_host *mmc = mmc_from_priv(host); 294462306a36Sopenharmony_ci u32 tune_reg = host->dev_comp->pad_tune_reg; 294562306a36Sopenharmony_ci 294662306a36Sopenharmony_ci writel(host->save_para.msdc_cfg, host->base + MSDC_CFG); 294762306a36Sopenharmony_ci writel(host->save_para.iocon, host->base + MSDC_IOCON); 294862306a36Sopenharmony_ci writel(host->save_para.sdc_cfg, host->base + SDC_CFG); 294962306a36Sopenharmony_ci writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT); 295062306a36Sopenharmony_ci writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1); 295162306a36Sopenharmony_ci writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2); 295262306a36Sopenharmony_ci writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE); 295362306a36Sopenharmony_ci writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE); 295462306a36Sopenharmony_ci writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0); 295562306a36Sopenharmony_ci writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3); 295662306a36Sopenharmony_ci writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG); 295762306a36Sopenharmony_ci if (host->top_base) { 295862306a36Sopenharmony_ci writel(host->save_para.emmc_top_control, 295962306a36Sopenharmony_ci host->top_base + EMMC_TOP_CONTROL); 296062306a36Sopenharmony_ci writel(host->save_para.emmc_top_cmd, 296162306a36Sopenharmony_ci host->top_base + EMMC_TOP_CMD); 296262306a36Sopenharmony_ci writel(host->save_para.emmc50_pad_ds_tune, 296362306a36Sopenharmony_ci host->top_base + EMMC50_PAD_DS_TUNE); 296462306a36Sopenharmony_ci } else { 296562306a36Sopenharmony_ci writel(host->save_para.pad_tune, host->base + tune_reg); 296662306a36Sopenharmony_ci } 296762306a36Sopenharmony_ci 296862306a36Sopenharmony_ci if (sdio_irq_claimed(mmc)) 296962306a36Sopenharmony_ci __msdc_enable_sdio_irq(host, 1); 297062306a36Sopenharmony_ci} 297162306a36Sopenharmony_ci 297262306a36Sopenharmony_cistatic int __maybe_unused msdc_runtime_suspend(struct device *dev) 297362306a36Sopenharmony_ci{ 297462306a36Sopenharmony_ci struct mmc_host *mmc = dev_get_drvdata(dev); 297562306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 297662306a36Sopenharmony_ci 297762306a36Sopenharmony_ci msdc_save_reg(host); 297862306a36Sopenharmony_ci 297962306a36Sopenharmony_ci if (sdio_irq_claimed(mmc)) { 298062306a36Sopenharmony_ci if (host->pins_eint) { 298162306a36Sopenharmony_ci disable_irq(host->irq); 298262306a36Sopenharmony_ci pinctrl_select_state(host->pinctrl, host->pins_eint); 298362306a36Sopenharmony_ci } 298462306a36Sopenharmony_ci 298562306a36Sopenharmony_ci __msdc_enable_sdio_irq(host, 0); 298662306a36Sopenharmony_ci } 298762306a36Sopenharmony_ci msdc_gate_clock(host); 298862306a36Sopenharmony_ci return 0; 298962306a36Sopenharmony_ci} 299062306a36Sopenharmony_ci 299162306a36Sopenharmony_cistatic int __maybe_unused msdc_runtime_resume(struct device *dev) 299262306a36Sopenharmony_ci{ 299362306a36Sopenharmony_ci struct mmc_host *mmc = dev_get_drvdata(dev); 299462306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 299562306a36Sopenharmony_ci int ret; 299662306a36Sopenharmony_ci 299762306a36Sopenharmony_ci ret = msdc_ungate_clock(host); 299862306a36Sopenharmony_ci if (ret) 299962306a36Sopenharmony_ci return ret; 300062306a36Sopenharmony_ci 300162306a36Sopenharmony_ci msdc_restore_reg(host); 300262306a36Sopenharmony_ci 300362306a36Sopenharmony_ci if (sdio_irq_claimed(mmc) && host->pins_eint) { 300462306a36Sopenharmony_ci pinctrl_select_state(host->pinctrl, host->pins_uhs); 300562306a36Sopenharmony_ci enable_irq(host->irq); 300662306a36Sopenharmony_ci } 300762306a36Sopenharmony_ci return 0; 300862306a36Sopenharmony_ci} 300962306a36Sopenharmony_ci 301062306a36Sopenharmony_cistatic int __maybe_unused msdc_suspend(struct device *dev) 301162306a36Sopenharmony_ci{ 301262306a36Sopenharmony_ci struct mmc_host *mmc = dev_get_drvdata(dev); 301362306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 301462306a36Sopenharmony_ci int ret; 301562306a36Sopenharmony_ci u32 val; 301662306a36Sopenharmony_ci 301762306a36Sopenharmony_ci if (mmc->caps2 & MMC_CAP2_CQE) { 301862306a36Sopenharmony_ci ret = cqhci_suspend(mmc); 301962306a36Sopenharmony_ci if (ret) 302062306a36Sopenharmony_ci return ret; 302162306a36Sopenharmony_ci val = readl(host->base + MSDC_INT); 302262306a36Sopenharmony_ci writel(val, host->base + MSDC_INT); 302362306a36Sopenharmony_ci } 302462306a36Sopenharmony_ci 302562306a36Sopenharmony_ci /* 302662306a36Sopenharmony_ci * Bump up runtime PM usage counter otherwise dev->power.needs_force_resume will 302762306a36Sopenharmony_ci * not be marked as 1, pm_runtime_force_resume() will go out directly. 302862306a36Sopenharmony_ci */ 302962306a36Sopenharmony_ci if (sdio_irq_claimed(mmc) && host->pins_eint) 303062306a36Sopenharmony_ci pm_runtime_get_noresume(dev); 303162306a36Sopenharmony_ci 303262306a36Sopenharmony_ci return pm_runtime_force_suspend(dev); 303362306a36Sopenharmony_ci} 303462306a36Sopenharmony_ci 303562306a36Sopenharmony_cistatic int __maybe_unused msdc_resume(struct device *dev) 303662306a36Sopenharmony_ci{ 303762306a36Sopenharmony_ci struct mmc_host *mmc = dev_get_drvdata(dev); 303862306a36Sopenharmony_ci struct msdc_host *host = mmc_priv(mmc); 303962306a36Sopenharmony_ci 304062306a36Sopenharmony_ci if (sdio_irq_claimed(mmc) && host->pins_eint) 304162306a36Sopenharmony_ci pm_runtime_put_noidle(dev); 304262306a36Sopenharmony_ci 304362306a36Sopenharmony_ci return pm_runtime_force_resume(dev); 304462306a36Sopenharmony_ci} 304562306a36Sopenharmony_ci 304662306a36Sopenharmony_cistatic const struct dev_pm_ops msdc_dev_pm_ops = { 304762306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(msdc_suspend, msdc_resume) 304862306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL) 304962306a36Sopenharmony_ci}; 305062306a36Sopenharmony_ci 305162306a36Sopenharmony_cistatic struct platform_driver mt_msdc_driver = { 305262306a36Sopenharmony_ci .probe = msdc_drv_probe, 305362306a36Sopenharmony_ci .remove_new = msdc_drv_remove, 305462306a36Sopenharmony_ci .driver = { 305562306a36Sopenharmony_ci .name = "mtk-msdc", 305662306a36Sopenharmony_ci .probe_type = PROBE_PREFER_ASYNCHRONOUS, 305762306a36Sopenharmony_ci .of_match_table = msdc_of_ids, 305862306a36Sopenharmony_ci .pm = &msdc_dev_pm_ops, 305962306a36Sopenharmony_ci }, 306062306a36Sopenharmony_ci}; 306162306a36Sopenharmony_ci 306262306a36Sopenharmony_cimodule_platform_driver(mt_msdc_driver); 306362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 306462306a36Sopenharmony_ciMODULE_DESCRIPTION("MediaTek SD/MMC Card Driver"); 3065