162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Copyright (c) 2011, The Linux Foundation. All rights reserved. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci#include <linux/of.h> 762306a36Sopenharmony_ci#include <linux/of_dma.h> 862306a36Sopenharmony_ci#include <linux/bitops.h> 962306a36Sopenharmony_ci#include <linux/mmc/host.h> 1062306a36Sopenharmony_ci#include <linux/mmc/card.h> 1162306a36Sopenharmony_ci#include "mmci.h" 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci/* Registers */ 1462306a36Sopenharmony_ci#define DML_CONFIG 0x00 1562306a36Sopenharmony_ci#define PRODUCER_CRCI_MSK GENMASK(1, 0) 1662306a36Sopenharmony_ci#define PRODUCER_CRCI_DISABLE 0 1762306a36Sopenharmony_ci#define PRODUCER_CRCI_X_SEL BIT(0) 1862306a36Sopenharmony_ci#define PRODUCER_CRCI_Y_SEL BIT(1) 1962306a36Sopenharmony_ci#define CONSUMER_CRCI_MSK GENMASK(3, 2) 2062306a36Sopenharmony_ci#define CONSUMER_CRCI_DISABLE 0 2162306a36Sopenharmony_ci#define CONSUMER_CRCI_X_SEL BIT(2) 2262306a36Sopenharmony_ci#define CONSUMER_CRCI_Y_SEL BIT(3) 2362306a36Sopenharmony_ci#define PRODUCER_TRANS_END_EN BIT(4) 2462306a36Sopenharmony_ci#define BYPASS BIT(16) 2562306a36Sopenharmony_ci#define DIRECT_MODE BIT(17) 2662306a36Sopenharmony_ci#define INFINITE_CONS_TRANS BIT(18) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define DML_SW_RESET 0x08 2962306a36Sopenharmony_ci#define DML_PRODUCER_START 0x0c 3062306a36Sopenharmony_ci#define DML_CONSUMER_START 0x10 3162306a36Sopenharmony_ci#define DML_PRODUCER_PIPE_LOGICAL_SIZE 0x14 3262306a36Sopenharmony_ci#define DML_CONSUMER_PIPE_LOGICAL_SIZE 0x18 3362306a36Sopenharmony_ci#define DML_PIPE_ID 0x1c 3462306a36Sopenharmony_ci#define PRODUCER_PIPE_ID_SHFT 0 3562306a36Sopenharmony_ci#define PRODUCER_PIPE_ID_MSK GENMASK(4, 0) 3662306a36Sopenharmony_ci#define CONSUMER_PIPE_ID_SHFT 16 3762306a36Sopenharmony_ci#define CONSUMER_PIPE_ID_MSK GENMASK(20, 16) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define DML_PRODUCER_BAM_BLOCK_SIZE 0x24 4062306a36Sopenharmony_ci#define DML_PRODUCER_BAM_TRANS_SIZE 0x28 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/* other definitions */ 4362306a36Sopenharmony_ci#define PRODUCER_PIPE_LOGICAL_SIZE 4096 4462306a36Sopenharmony_ci#define CONSUMER_PIPE_LOGICAL_SIZE 4096 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define DML_OFFSET 0x800 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic int qcom_dma_start(struct mmci_host *host, unsigned int *datactrl) 4962306a36Sopenharmony_ci{ 5062306a36Sopenharmony_ci u32 config; 5162306a36Sopenharmony_ci void __iomem *base = host->base + DML_OFFSET; 5262306a36Sopenharmony_ci struct mmc_data *data = host->data; 5362306a36Sopenharmony_ci int ret = mmci_dmae_start(host, datactrl); 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci if (ret) 5662306a36Sopenharmony_ci return ret; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci if (data->flags & MMC_DATA_READ) { 5962306a36Sopenharmony_ci /* Read operation: configure DML for producer operation */ 6062306a36Sopenharmony_ci /* Set producer CRCI-x and disable consumer CRCI */ 6162306a36Sopenharmony_ci config = readl_relaxed(base + DML_CONFIG); 6262306a36Sopenharmony_ci config = (config & ~PRODUCER_CRCI_MSK) | PRODUCER_CRCI_X_SEL; 6362306a36Sopenharmony_ci config = (config & ~CONSUMER_CRCI_MSK) | CONSUMER_CRCI_DISABLE; 6462306a36Sopenharmony_ci writel_relaxed(config, base + DML_CONFIG); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci /* Set the Producer BAM block size */ 6762306a36Sopenharmony_ci writel_relaxed(data->blksz, base + DML_PRODUCER_BAM_BLOCK_SIZE); 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci /* Set Producer BAM Transaction size */ 7062306a36Sopenharmony_ci writel_relaxed(data->blocks * data->blksz, 7162306a36Sopenharmony_ci base + DML_PRODUCER_BAM_TRANS_SIZE); 7262306a36Sopenharmony_ci /* Set Producer Transaction End bit */ 7362306a36Sopenharmony_ci config = readl_relaxed(base + DML_CONFIG); 7462306a36Sopenharmony_ci config |= PRODUCER_TRANS_END_EN; 7562306a36Sopenharmony_ci writel_relaxed(config, base + DML_CONFIG); 7662306a36Sopenharmony_ci /* Trigger producer */ 7762306a36Sopenharmony_ci writel_relaxed(1, base + DML_PRODUCER_START); 7862306a36Sopenharmony_ci } else { 7962306a36Sopenharmony_ci /* Write operation: configure DML for consumer operation */ 8062306a36Sopenharmony_ci /* Set consumer CRCI-x and disable producer CRCI*/ 8162306a36Sopenharmony_ci config = readl_relaxed(base + DML_CONFIG); 8262306a36Sopenharmony_ci config = (config & ~CONSUMER_CRCI_MSK) | CONSUMER_CRCI_X_SEL; 8362306a36Sopenharmony_ci config = (config & ~PRODUCER_CRCI_MSK) | PRODUCER_CRCI_DISABLE; 8462306a36Sopenharmony_ci writel_relaxed(config, base + DML_CONFIG); 8562306a36Sopenharmony_ci /* Clear Producer Transaction End bit */ 8662306a36Sopenharmony_ci config = readl_relaxed(base + DML_CONFIG); 8762306a36Sopenharmony_ci config &= ~PRODUCER_TRANS_END_EN; 8862306a36Sopenharmony_ci writel_relaxed(config, base + DML_CONFIG); 8962306a36Sopenharmony_ci /* Trigger consumer */ 9062306a36Sopenharmony_ci writel_relaxed(1, base + DML_CONSUMER_START); 9162306a36Sopenharmony_ci } 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci /* make sure the dml is configured before dma is triggered */ 9462306a36Sopenharmony_ci wmb(); 9562306a36Sopenharmony_ci return 0; 9662306a36Sopenharmony_ci} 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic int of_get_dml_pipe_index(struct device_node *np, const char *name) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci int index; 10162306a36Sopenharmony_ci struct of_phandle_args dma_spec; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci index = of_property_match_string(np, "dma-names", name); 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci if (index < 0) 10662306a36Sopenharmony_ci return -ENODEV; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci if (of_parse_phandle_with_args(np, "dmas", "#dma-cells", index, 10962306a36Sopenharmony_ci &dma_spec)) 11062306a36Sopenharmony_ci return -ENODEV; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci if (dma_spec.args_count) 11362306a36Sopenharmony_ci return dma_spec.args[0]; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci return -ENODEV; 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci/* Initialize the dml hardware connected to SD Card controller */ 11962306a36Sopenharmony_cistatic int qcom_dma_setup(struct mmci_host *host) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci u32 config; 12262306a36Sopenharmony_ci void __iomem *base; 12362306a36Sopenharmony_ci int consumer_id, producer_id; 12462306a36Sopenharmony_ci struct device_node *np = host->mmc->parent->of_node; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci if (mmci_dmae_setup(host)) 12762306a36Sopenharmony_ci return -EINVAL; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci consumer_id = of_get_dml_pipe_index(np, "tx"); 13062306a36Sopenharmony_ci producer_id = of_get_dml_pipe_index(np, "rx"); 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci if (producer_id < 0 || consumer_id < 0) { 13362306a36Sopenharmony_ci mmci_dmae_release(host); 13462306a36Sopenharmony_ci return -EINVAL; 13562306a36Sopenharmony_ci } 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci base = host->base + DML_OFFSET; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci /* Reset the DML block */ 14062306a36Sopenharmony_ci writel_relaxed(1, base + DML_SW_RESET); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci /* Disable the producer and consumer CRCI */ 14362306a36Sopenharmony_ci config = (PRODUCER_CRCI_DISABLE | CONSUMER_CRCI_DISABLE); 14462306a36Sopenharmony_ci /* 14562306a36Sopenharmony_ci * Disable the bypass mode. Bypass mode will only be used 14662306a36Sopenharmony_ci * if data transfer is to happen in PIO mode and don't 14762306a36Sopenharmony_ci * want the BAM interface to connect with SDCC-DML. 14862306a36Sopenharmony_ci */ 14962306a36Sopenharmony_ci config &= ~BYPASS; 15062306a36Sopenharmony_ci /* 15162306a36Sopenharmony_ci * Disable direct mode as we don't DML to MASTER the AHB bus. 15262306a36Sopenharmony_ci * BAM connected with DML should MASTER the AHB bus. 15362306a36Sopenharmony_ci */ 15462306a36Sopenharmony_ci config &= ~DIRECT_MODE; 15562306a36Sopenharmony_ci /* 15662306a36Sopenharmony_ci * Disable infinite mode transfer as we won't be doing any 15762306a36Sopenharmony_ci * infinite size data transfers. All data transfer will be 15862306a36Sopenharmony_ci * of finite data size. 15962306a36Sopenharmony_ci */ 16062306a36Sopenharmony_ci config &= ~INFINITE_CONS_TRANS; 16162306a36Sopenharmony_ci writel_relaxed(config, base + DML_CONFIG); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci /* 16462306a36Sopenharmony_ci * Initialize the logical BAM pipe size for producer 16562306a36Sopenharmony_ci * and consumer. 16662306a36Sopenharmony_ci */ 16762306a36Sopenharmony_ci writel_relaxed(PRODUCER_PIPE_LOGICAL_SIZE, 16862306a36Sopenharmony_ci base + DML_PRODUCER_PIPE_LOGICAL_SIZE); 16962306a36Sopenharmony_ci writel_relaxed(CONSUMER_PIPE_LOGICAL_SIZE, 17062306a36Sopenharmony_ci base + DML_CONSUMER_PIPE_LOGICAL_SIZE); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci /* Initialize Producer/consumer pipe id */ 17362306a36Sopenharmony_ci writel_relaxed(producer_id | (consumer_id << CONSUMER_PIPE_ID_SHFT), 17462306a36Sopenharmony_ci base + DML_PIPE_ID); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci /* Make sure dml initialization is finished */ 17762306a36Sopenharmony_ci mb(); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return 0; 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic u32 qcom_get_dctrl_cfg(struct mmci_host *host) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci return MCI_DPSM_ENABLE | (host->data->blksz << 4); 18562306a36Sopenharmony_ci} 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic struct mmci_host_ops qcom_variant_ops = { 18862306a36Sopenharmony_ci .prep_data = mmci_dmae_prep_data, 18962306a36Sopenharmony_ci .unprep_data = mmci_dmae_unprep_data, 19062306a36Sopenharmony_ci .get_datactrl_cfg = qcom_get_dctrl_cfg, 19162306a36Sopenharmony_ci .get_next_data = mmci_dmae_get_next_data, 19262306a36Sopenharmony_ci .dma_setup = qcom_dma_setup, 19362306a36Sopenharmony_ci .dma_release = mmci_dmae_release, 19462306a36Sopenharmony_ci .dma_start = qcom_dma_start, 19562306a36Sopenharmony_ci .dma_finalize = mmci_dmae_finalize, 19662306a36Sopenharmony_ci .dma_error = mmci_dmae_error, 19762306a36Sopenharmony_ci}; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_civoid qcom_variant_init(struct mmci_host *host) 20062306a36Sopenharmony_ci{ 20162306a36Sopenharmony_ci host->ops = &qcom_variant_ops; 20262306a36Sopenharmony_ci} 203