162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Amlogic Meson6/Meson8/Meson8b/Meson8m2 SDHC MMC host controller driver. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2020 Martin Blumenstingl <martin.blumenstingl@googlemail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/device.h> 1062306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1162306a36Sopenharmony_ci#include <linux/interrupt.h> 1262306a36Sopenharmony_ci#include <linux/iopoll.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/platform_device.h> 1662306a36Sopenharmony_ci#include <linux/property.h> 1762306a36Sopenharmony_ci#include <linux/regmap.h> 1862306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 1962306a36Sopenharmony_ci#include <linux/types.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include <linux/mmc/host.h> 2262306a36Sopenharmony_ci#include <linux/mmc/mmc.h> 2362306a36Sopenharmony_ci#include <linux/mmc/sdio.h> 2462306a36Sopenharmony_ci#include <linux/mmc/slot-gpio.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include "meson-mx-sdhc.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define MESON_SDHC_NUM_BULK_CLKS 4 2962306a36Sopenharmony_ci#define MESON_SDHC_MAX_BLK_SIZE 512 3062306a36Sopenharmony_ci#define MESON_SDHC_NUM_TUNING_TRIES 10 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define MESON_SDHC_WAIT_CMD_READY_SLEEP_US 1 3362306a36Sopenharmony_ci#define MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US 100000 3462306a36Sopenharmony_ci#define MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US 1 3562306a36Sopenharmony_ci#define MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US 200 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistruct meson_mx_sdhc_data { 3862306a36Sopenharmony_ci void (*init_hw)(struct mmc_host *mmc); 3962306a36Sopenharmony_ci void (*set_pdma)(struct mmc_host *mmc); 4062306a36Sopenharmony_ci void (*wait_before_send)(struct mmc_host *mmc); 4162306a36Sopenharmony_ci bool hardware_flush_all_cmds; 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistruct meson_mx_sdhc_host { 4562306a36Sopenharmony_ci struct mmc_host *mmc; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci struct mmc_request *mrq; 4862306a36Sopenharmony_ci struct mmc_command *cmd; 4962306a36Sopenharmony_ci int error; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci struct regmap *regmap; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci struct clk *pclk; 5462306a36Sopenharmony_ci struct clk *sd_clk; 5562306a36Sopenharmony_ci struct clk_bulk_data bulk_clks[MESON_SDHC_NUM_BULK_CLKS]; 5662306a36Sopenharmony_ci bool bulk_clks_enabled; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci const struct meson_mx_sdhc_data *platform; 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic const struct regmap_config meson_mx_sdhc_regmap_config = { 6262306a36Sopenharmony_ci .reg_bits = 8, 6362306a36Sopenharmony_ci .val_bits = 32, 6462306a36Sopenharmony_ci .reg_stride = 4, 6562306a36Sopenharmony_ci .max_register = MESON_SDHC_CLK2, 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic void meson_mx_sdhc_hw_reset(struct mmc_host *mmc) 6962306a36Sopenharmony_ci{ 7062306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_SRST, MESON_SDHC_SRST_MAIN_CTRL | 7362306a36Sopenharmony_ci MESON_SDHC_SRST_RXFIFO | MESON_SDHC_SRST_TXFIFO | 7462306a36Sopenharmony_ci MESON_SDHC_SRST_DPHY_RX | MESON_SDHC_SRST_DPHY_TX | 7562306a36Sopenharmony_ci MESON_SDHC_SRST_DMA_IF); 7662306a36Sopenharmony_ci usleep_range(10, 100); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_SRST, 0); 7962306a36Sopenharmony_ci usleep_range(10, 100); 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic void meson_mx_sdhc_clear_fifo(struct mmc_host *mmc) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 8562306a36Sopenharmony_ci u32 stat; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_STAT, &stat); 8862306a36Sopenharmony_ci if (!FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat) && 8962306a36Sopenharmony_ci !FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat)) 9062306a36Sopenharmony_ci return; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_SRST, MESON_SDHC_SRST_RXFIFO | 9362306a36Sopenharmony_ci MESON_SDHC_SRST_TXFIFO | MESON_SDHC_SRST_MAIN_CTRL); 9462306a36Sopenharmony_ci udelay(5); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_STAT, &stat); 9762306a36Sopenharmony_ci if (FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat) || 9862306a36Sopenharmony_ci FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat)) 9962306a36Sopenharmony_ci dev_warn(mmc_dev(host->mmc), 10062306a36Sopenharmony_ci "Failed to clear FIFOs, RX: %lu, TX: %lu\n", 10162306a36Sopenharmony_ci FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat), 10262306a36Sopenharmony_ci FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat)); 10362306a36Sopenharmony_ci} 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic void meson_mx_sdhc_wait_cmd_ready(struct mmc_host *mmc) 10662306a36Sopenharmony_ci{ 10762306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 10862306a36Sopenharmony_ci u32 stat, esta; 10962306a36Sopenharmony_ci int ret; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_STAT, stat, 11262306a36Sopenharmony_ci !(stat & MESON_SDHC_STAT_CMD_BUSY), 11362306a36Sopenharmony_ci MESON_SDHC_WAIT_CMD_READY_SLEEP_US, 11462306a36Sopenharmony_ci MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US); 11562306a36Sopenharmony_ci if (ret) { 11662306a36Sopenharmony_ci dev_warn(mmc_dev(mmc), 11762306a36Sopenharmony_ci "Failed to poll for CMD_BUSY while processing CMD%d\n", 11862306a36Sopenharmony_ci host->cmd->opcode); 11962306a36Sopenharmony_ci meson_mx_sdhc_hw_reset(mmc); 12062306a36Sopenharmony_ci } 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_ESTA, esta, 12362306a36Sopenharmony_ci !(esta & MESON_SDHC_ESTA_11_13), 12462306a36Sopenharmony_ci MESON_SDHC_WAIT_CMD_READY_SLEEP_US, 12562306a36Sopenharmony_ci MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US); 12662306a36Sopenharmony_ci if (ret) { 12762306a36Sopenharmony_ci dev_warn(mmc_dev(mmc), 12862306a36Sopenharmony_ci "Failed to poll for ESTA[13:11] while processing CMD%d\n", 12962306a36Sopenharmony_ci host->cmd->opcode); 13062306a36Sopenharmony_ci meson_mx_sdhc_hw_reset(mmc); 13162306a36Sopenharmony_ci } 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic void meson_mx_sdhc_start_cmd(struct mmc_host *mmc, 13562306a36Sopenharmony_ci struct mmc_command *cmd) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 13862306a36Sopenharmony_ci bool manual_stop = false; 13962306a36Sopenharmony_ci u32 ictl, send; 14062306a36Sopenharmony_ci int pack_len; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci host->cmd = cmd; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci ictl = MESON_SDHC_ICTL_DATA_TIMEOUT | MESON_SDHC_ICTL_DATA_ERR_CRC | 14562306a36Sopenharmony_ci MESON_SDHC_ICTL_RXFIFO_FULL | MESON_SDHC_ICTL_TXFIFO_EMPTY | 14662306a36Sopenharmony_ci MESON_SDHC_ICTL_RESP_TIMEOUT | MESON_SDHC_ICTL_RESP_ERR_CRC; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci send = FIELD_PREP(MESON_SDHC_SEND_CMD_INDEX, cmd->opcode); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci if (cmd->data) { 15162306a36Sopenharmony_ci send |= MESON_SDHC_SEND_CMD_HAS_DATA; 15262306a36Sopenharmony_ci send |= FIELD_PREP(MESON_SDHC_SEND_TOTAL_PACK, 15362306a36Sopenharmony_ci cmd->data->blocks - 1); 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci if (cmd->data->blksz < MESON_SDHC_MAX_BLK_SIZE) 15662306a36Sopenharmony_ci pack_len = cmd->data->blksz; 15762306a36Sopenharmony_ci else 15862306a36Sopenharmony_ci pack_len = 0; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci if (cmd->data->flags & MMC_DATA_WRITE) 16162306a36Sopenharmony_ci send |= MESON_SDHC_SEND_DATA_DIR; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci /* 16462306a36Sopenharmony_ci * If command with no data, just wait response done 16562306a36Sopenharmony_ci * interrupt(int[0]), and if command with data transfer, just 16662306a36Sopenharmony_ci * wait dma done interrupt(int[11]), don't need care about 16762306a36Sopenharmony_ci * dat0 busy or not. 16862306a36Sopenharmony_ci */ 16962306a36Sopenharmony_ci if (host->platform->hardware_flush_all_cmds || 17062306a36Sopenharmony_ci cmd->data->flags & MMC_DATA_WRITE) 17162306a36Sopenharmony_ci /* hardware flush: */ 17262306a36Sopenharmony_ci ictl |= MESON_SDHC_ICTL_DMA_DONE; 17362306a36Sopenharmony_ci else 17462306a36Sopenharmony_ci /* software flush: */ 17562306a36Sopenharmony_ci ictl |= MESON_SDHC_ICTL_DATA_XFER_OK; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci /* 17862306a36Sopenharmony_ci * Mimic the logic from the vendor driver where (only) 17962306a36Sopenharmony_ci * SD_IO_RW_EXTENDED commands with more than one block set the 18062306a36Sopenharmony_ci * MESON_SDHC_MISC_MANUAL_STOP bit. This fixes the firmware 18162306a36Sopenharmony_ci * download in the brcmfmac driver for a BCM43362/1 card. 18262306a36Sopenharmony_ci * Without this sdio_memcpy_toio() (with a size of 219557 18362306a36Sopenharmony_ci * bytes) times out if MESON_SDHC_MISC_MANUAL_STOP is not set. 18462306a36Sopenharmony_ci */ 18562306a36Sopenharmony_ci manual_stop = cmd->data->blocks > 1 && 18662306a36Sopenharmony_ci cmd->opcode == SD_IO_RW_EXTENDED; 18762306a36Sopenharmony_ci } else { 18862306a36Sopenharmony_ci pack_len = 0; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci ictl |= MESON_SDHC_ICTL_RESP_OK; 19162306a36Sopenharmony_ci } 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_MISC, 19462306a36Sopenharmony_ci MESON_SDHC_MISC_MANUAL_STOP, 19562306a36Sopenharmony_ci manual_stop ? MESON_SDHC_MISC_MANUAL_STOP : 0); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci if (cmd->opcode == MMC_STOP_TRANSMISSION) 19862306a36Sopenharmony_ci send |= MESON_SDHC_SEND_DATA_STOP; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_PRESENT) 20162306a36Sopenharmony_ci send |= MESON_SDHC_SEND_CMD_HAS_RESP; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_136) { 20462306a36Sopenharmony_ci send |= MESON_SDHC_SEND_RESP_LEN; 20562306a36Sopenharmony_ci send |= MESON_SDHC_SEND_RESP_NO_CRC; 20662306a36Sopenharmony_ci } 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci if (!(cmd->flags & MMC_RSP_CRC)) 20962306a36Sopenharmony_ci send |= MESON_SDHC_SEND_RESP_NO_CRC; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_BUSY) 21262306a36Sopenharmony_ci send |= MESON_SDHC_SEND_R1B; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* enable the new IRQs and mask all pending ones */ 21562306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ICTL, ictl); 21662306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ISTA, MESON_SDHC_ISTA_ALL_IRQS); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ARGU, cmd->arg); 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CTRL, 22162306a36Sopenharmony_ci MESON_SDHC_CTRL_PACK_LEN, 22262306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_PACK_LEN, pack_len)); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci if (cmd->data) 22562306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ADDR, 22662306a36Sopenharmony_ci sg_dma_address(cmd->data->sg)); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci meson_mx_sdhc_wait_cmd_ready(mmc); 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci if (cmd->data) 23162306a36Sopenharmony_ci host->platform->set_pdma(mmc); 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci if (host->platform->wait_before_send) 23462306a36Sopenharmony_ci host->platform->wait_before_send(mmc); 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_SEND, send); 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic void meson_mx_sdhc_disable_clks(struct mmc_host *mmc) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci if (!host->bulk_clks_enabled) 24462306a36Sopenharmony_ci return; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci clk_bulk_disable_unprepare(MESON_SDHC_NUM_BULK_CLKS, host->bulk_clks); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci host->bulk_clks_enabled = false; 24962306a36Sopenharmony_ci} 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic int meson_mx_sdhc_enable_clks(struct mmc_host *mmc) 25262306a36Sopenharmony_ci{ 25362306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 25462306a36Sopenharmony_ci int ret; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci if (host->bulk_clks_enabled) 25762306a36Sopenharmony_ci return 0; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(MESON_SDHC_NUM_BULK_CLKS, 26062306a36Sopenharmony_ci host->bulk_clks); 26162306a36Sopenharmony_ci if (ret) 26262306a36Sopenharmony_ci return ret; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci host->bulk_clks_enabled = true; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci return 0; 26762306a36Sopenharmony_ci} 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic int meson_mx_sdhc_set_clk(struct mmc_host *mmc, struct mmc_ios *ios) 27062306a36Sopenharmony_ci{ 27162306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 27262306a36Sopenharmony_ci u32 val, rx_clk_phase; 27362306a36Sopenharmony_ci int ret; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci meson_mx_sdhc_disable_clks(mmc); 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci if (ios->clock) { 27862306a36Sopenharmony_ci ret = clk_set_rate(host->sd_clk, ios->clock); 27962306a36Sopenharmony_ci if (ret) { 28062306a36Sopenharmony_ci dev_warn(mmc_dev(mmc), 28162306a36Sopenharmony_ci "Failed to set MMC clock to %uHz: %d\n", 28262306a36Sopenharmony_ci ios->clock, host->error); 28362306a36Sopenharmony_ci return ret; 28462306a36Sopenharmony_ci } 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci ret = meson_mx_sdhc_enable_clks(mmc); 28762306a36Sopenharmony_ci if (ret) 28862306a36Sopenharmony_ci return ret; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci mmc->actual_clock = clk_get_rate(host->sd_clk); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci /* 29362306a36Sopenharmony_ci * Phase 90 should work in most cases. For data transmission, 29462306a36Sopenharmony_ci * meson_mx_sdhc_execute_tuning() will find a accurate value 29562306a36Sopenharmony_ci */ 29662306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_CLKC, &val); 29762306a36Sopenharmony_ci rx_clk_phase = FIELD_GET(MESON_SDHC_CLKC_CLK_DIV, val) / 4; 29862306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CLK2, 29962306a36Sopenharmony_ci MESON_SDHC_CLK2_RX_CLK_PHASE, 30062306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE, 30162306a36Sopenharmony_ci rx_clk_phase)); 30262306a36Sopenharmony_ci } else { 30362306a36Sopenharmony_ci mmc->actual_clock = 0; 30462306a36Sopenharmony_ci } 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci return 0; 30762306a36Sopenharmony_ci} 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic void meson_mx_sdhc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) 31062306a36Sopenharmony_ci{ 31162306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 31262306a36Sopenharmony_ci unsigned short vdd = ios->vdd; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci switch (ios->power_mode) { 31562306a36Sopenharmony_ci case MMC_POWER_OFF: 31662306a36Sopenharmony_ci vdd = 0; 31762306a36Sopenharmony_ci fallthrough; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci case MMC_POWER_UP: 32062306a36Sopenharmony_ci if (!IS_ERR(mmc->supply.vmmc)) { 32162306a36Sopenharmony_ci host->error = mmc_regulator_set_ocr(mmc, 32262306a36Sopenharmony_ci mmc->supply.vmmc, 32362306a36Sopenharmony_ci vdd); 32462306a36Sopenharmony_ci if (host->error) 32562306a36Sopenharmony_ci return; 32662306a36Sopenharmony_ci } 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci break; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci case MMC_POWER_ON: 33162306a36Sopenharmony_ci break; 33262306a36Sopenharmony_ci } 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci host->error = meson_mx_sdhc_set_clk(mmc, ios); 33562306a36Sopenharmony_ci if (host->error) 33662306a36Sopenharmony_ci return; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci switch (ios->bus_width) { 33962306a36Sopenharmony_ci case MMC_BUS_WIDTH_1: 34062306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CTRL, 34162306a36Sopenharmony_ci MESON_SDHC_CTRL_DAT_TYPE, 34262306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 0)); 34362306a36Sopenharmony_ci break; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci case MMC_BUS_WIDTH_4: 34662306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CTRL, 34762306a36Sopenharmony_ci MESON_SDHC_CTRL_DAT_TYPE, 34862306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 1)); 34962306a36Sopenharmony_ci break; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci case MMC_BUS_WIDTH_8: 35262306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CTRL, 35362306a36Sopenharmony_ci MESON_SDHC_CTRL_DAT_TYPE, 35462306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 2)); 35562306a36Sopenharmony_ci break; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci default: 35862306a36Sopenharmony_ci dev_err(mmc_dev(mmc), "unsupported bus width: %d\n", 35962306a36Sopenharmony_ci ios->bus_width); 36062306a36Sopenharmony_ci host->error = -EINVAL; 36162306a36Sopenharmony_ci return; 36262306a36Sopenharmony_ci } 36362306a36Sopenharmony_ci} 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic int meson_mx_sdhc_map_dma(struct mmc_host *mmc, struct mmc_request *mrq) 36662306a36Sopenharmony_ci{ 36762306a36Sopenharmony_ci struct mmc_data *data = mrq->data; 36862306a36Sopenharmony_ci unsigned int dma_len; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci if (!data) 37162306a36Sopenharmony_ci return 0; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci dma_len = dma_map_sg(mmc_dev(mmc), data->sg, data->sg_len, 37462306a36Sopenharmony_ci mmc_get_dma_dir(data)); 37562306a36Sopenharmony_ci if (!dma_len) { 37662306a36Sopenharmony_ci dev_err(mmc_dev(mmc), "dma_map_sg failed\n"); 37762306a36Sopenharmony_ci return -ENOMEM; 37862306a36Sopenharmony_ci } 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci return 0; 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic void meson_mx_sdhc_request(struct mmc_host *mmc, struct mmc_request *mrq) 38462306a36Sopenharmony_ci{ 38562306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 38662306a36Sopenharmony_ci struct mmc_command *cmd = mrq->cmd; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci if (!host->error) 38962306a36Sopenharmony_ci host->error = meson_mx_sdhc_map_dma(mmc, mrq); 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci if (host->error) { 39262306a36Sopenharmony_ci cmd->error = host->error; 39362306a36Sopenharmony_ci mmc_request_done(mmc, mrq); 39462306a36Sopenharmony_ci return; 39562306a36Sopenharmony_ci } 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci host->mrq = mrq; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci meson_mx_sdhc_start_cmd(mmc, mrq->cmd); 40062306a36Sopenharmony_ci} 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_cistatic int meson_mx_sdhc_card_busy(struct mmc_host *mmc) 40362306a36Sopenharmony_ci{ 40462306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 40562306a36Sopenharmony_ci u32 stat; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_STAT, &stat); 40862306a36Sopenharmony_ci return FIELD_GET(MESON_SDHC_STAT_DAT3_0, stat) == 0; 40962306a36Sopenharmony_ci} 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cistatic bool meson_mx_sdhc_tuning_point_matches(struct mmc_host *mmc, 41262306a36Sopenharmony_ci u32 opcode) 41362306a36Sopenharmony_ci{ 41462306a36Sopenharmony_ci unsigned int i, num_matches = 0; 41562306a36Sopenharmony_ci int ret; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci for (i = 0; i < MESON_SDHC_NUM_TUNING_TRIES; i++) { 41862306a36Sopenharmony_ci ret = mmc_send_tuning(mmc, opcode, NULL); 41962306a36Sopenharmony_ci if (!ret) 42062306a36Sopenharmony_ci num_matches++; 42162306a36Sopenharmony_ci } 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci return num_matches == MESON_SDHC_NUM_TUNING_TRIES; 42462306a36Sopenharmony_ci} 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic int meson_mx_sdhc_execute_tuning(struct mmc_host *mmc, u32 opcode) 42762306a36Sopenharmony_ci{ 42862306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 42962306a36Sopenharmony_ci int div, start, len, best_start, best_len; 43062306a36Sopenharmony_ci int curr_phase, old_phase, new_phase; 43162306a36Sopenharmony_ci u32 val; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci len = 0; 43462306a36Sopenharmony_ci start = 0; 43562306a36Sopenharmony_ci best_len = 0; 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_CLK2, &val); 43862306a36Sopenharmony_ci old_phase = FIELD_GET(MESON_SDHC_CLK2_RX_CLK_PHASE, val); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_CLKC, &val); 44162306a36Sopenharmony_ci div = FIELD_GET(MESON_SDHC_CLKC_CLK_DIV, val); 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci for (curr_phase = 0; curr_phase <= div; curr_phase++) { 44462306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CLK2, 44562306a36Sopenharmony_ci MESON_SDHC_CLK2_RX_CLK_PHASE, 44662306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE, 44762306a36Sopenharmony_ci curr_phase)); 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci if (meson_mx_sdhc_tuning_point_matches(mmc, opcode)) { 45062306a36Sopenharmony_ci if (!len) { 45162306a36Sopenharmony_ci start = curr_phase; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci dev_dbg(mmc_dev(mmc), 45462306a36Sopenharmony_ci "New RX phase window starts at %u\n", 45562306a36Sopenharmony_ci start); 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci len++; 45962306a36Sopenharmony_ci } else { 46062306a36Sopenharmony_ci if (len > best_len) { 46162306a36Sopenharmony_ci best_start = start; 46262306a36Sopenharmony_ci best_len = len; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci dev_dbg(mmc_dev(mmc), 46562306a36Sopenharmony_ci "New best RX phase window: %u - %u\n", 46662306a36Sopenharmony_ci best_start, best_start + best_len); 46762306a36Sopenharmony_ci } 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci /* reset the current window */ 47062306a36Sopenharmony_ci len = 0; 47162306a36Sopenharmony_ci } 47262306a36Sopenharmony_ci } 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci if (len > best_len) 47562306a36Sopenharmony_ci /* the last window is the best (or possibly only) window */ 47662306a36Sopenharmony_ci new_phase = start + (len / 2); 47762306a36Sopenharmony_ci else if (best_len) 47862306a36Sopenharmony_ci /* there was a better window than the last */ 47962306a36Sopenharmony_ci new_phase = best_start + (best_len / 2); 48062306a36Sopenharmony_ci else 48162306a36Sopenharmony_ci /* no window was found at all, reset to the original phase */ 48262306a36Sopenharmony_ci new_phase = old_phase; 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_CLK2, 48562306a36Sopenharmony_ci MESON_SDHC_CLK2_RX_CLK_PHASE, 48662306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE, 48762306a36Sopenharmony_ci new_phase)); 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci if (!len && !best_len) 49062306a36Sopenharmony_ci return -EIO; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci dev_dbg(mmc_dev(mmc), "Tuned RX clock phase to %u\n", new_phase); 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci return 0; 49562306a36Sopenharmony_ci} 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_cistatic const struct mmc_host_ops meson_mx_sdhc_ops = { 49862306a36Sopenharmony_ci .card_hw_reset = meson_mx_sdhc_hw_reset, 49962306a36Sopenharmony_ci .request = meson_mx_sdhc_request, 50062306a36Sopenharmony_ci .set_ios = meson_mx_sdhc_set_ios, 50162306a36Sopenharmony_ci .card_busy = meson_mx_sdhc_card_busy, 50262306a36Sopenharmony_ci .execute_tuning = meson_mx_sdhc_execute_tuning, 50362306a36Sopenharmony_ci .get_cd = mmc_gpio_get_cd, 50462306a36Sopenharmony_ci .get_ro = mmc_gpio_get_ro, 50562306a36Sopenharmony_ci}; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cistatic void meson_mx_sdhc_request_done(struct meson_mx_sdhc_host *host) 50862306a36Sopenharmony_ci{ 50962306a36Sopenharmony_ci struct mmc_request *mrq = host->mrq; 51062306a36Sopenharmony_ci struct mmc_host *mmc = host->mmc; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci /* disable interrupts and mask all pending ones */ 51362306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_ICTL, 51462306a36Sopenharmony_ci MESON_SDHC_ICTL_ALL_IRQS, 0); 51562306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_ISTA, 51662306a36Sopenharmony_ci MESON_SDHC_ISTA_ALL_IRQS, MESON_SDHC_ISTA_ALL_IRQS); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci host->mrq = NULL; 51962306a36Sopenharmony_ci host->cmd = NULL; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci mmc_request_done(mmc, mrq); 52262306a36Sopenharmony_ci} 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_cistatic u32 meson_mx_sdhc_read_response(struct meson_mx_sdhc_host *host, u8 idx) 52562306a36Sopenharmony_ci{ 52662306a36Sopenharmony_ci u32 val; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, 52962306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_MODE, 0); 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, 53262306a36Sopenharmony_ci MESON_SDHC_PDMA_PIO_RDRESP, 53362306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_PIO_RDRESP, idx)); 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_ARGU, &val); 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci return val; 53862306a36Sopenharmony_ci} 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_cistatic irqreturn_t meson_mx_sdhc_irq(int irq, void *data) 54162306a36Sopenharmony_ci{ 54262306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = data; 54362306a36Sopenharmony_ci struct mmc_command *cmd = host->cmd; 54462306a36Sopenharmony_ci u32 ictl, ista; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_ICTL, &ictl); 54762306a36Sopenharmony_ci regmap_read(host->regmap, MESON_SDHC_ISTA, &ista); 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci if (!(ictl & ista)) 55062306a36Sopenharmony_ci return IRQ_NONE; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci if (ista & MESON_SDHC_ISTA_RXFIFO_FULL || 55362306a36Sopenharmony_ci ista & MESON_SDHC_ISTA_TXFIFO_EMPTY) 55462306a36Sopenharmony_ci cmd->error = -EIO; 55562306a36Sopenharmony_ci else if (ista & MESON_SDHC_ISTA_RESP_ERR_CRC) 55662306a36Sopenharmony_ci cmd->error = -EILSEQ; 55762306a36Sopenharmony_ci else if (ista & MESON_SDHC_ISTA_RESP_TIMEOUT) 55862306a36Sopenharmony_ci cmd->error = -ETIMEDOUT; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci if (cmd->data) { 56162306a36Sopenharmony_ci if (ista & MESON_SDHC_ISTA_DATA_ERR_CRC) 56262306a36Sopenharmony_ci cmd->data->error = -EILSEQ; 56362306a36Sopenharmony_ci else if (ista & MESON_SDHC_ISTA_DATA_TIMEOUT) 56462306a36Sopenharmony_ci cmd->data->error = -ETIMEDOUT; 56562306a36Sopenharmony_ci } 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci if (cmd->error || (cmd->data && cmd->data->error)) 56862306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "CMD%d error, ISTA: 0x%08x\n", 56962306a36Sopenharmony_ci cmd->opcode, ista); 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci return IRQ_WAKE_THREAD; 57262306a36Sopenharmony_ci} 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_cistatic irqreturn_t meson_mx_sdhc_irq_thread(int irq, void *irq_data) 57562306a36Sopenharmony_ci{ 57662306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = irq_data; 57762306a36Sopenharmony_ci struct mmc_command *cmd; 57862306a36Sopenharmony_ci u32 val; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci cmd = host->cmd; 58162306a36Sopenharmony_ci if (WARN_ON(!cmd)) 58262306a36Sopenharmony_ci return IRQ_HANDLED; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci if (cmd->data && !cmd->data->error) { 58562306a36Sopenharmony_ci if (!host->platform->hardware_flush_all_cmds && 58662306a36Sopenharmony_ci cmd->data->flags & MMC_DATA_READ) { 58762306a36Sopenharmony_ci meson_mx_sdhc_wait_cmd_ready(host->mmc); 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci /* 59062306a36Sopenharmony_ci * If MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH was 59162306a36Sopenharmony_ci * previously 0x1 then it has to be set to 0x3. If it 59262306a36Sopenharmony_ci * was 0x0 before then it has to be set to 0x2. Without 59362306a36Sopenharmony_ci * this reading SD cards sometimes transfers garbage, 59462306a36Sopenharmony_ci * which results in cards not being detected due to: 59562306a36Sopenharmony_ci * unrecognised SCR structure version <random number> 59662306a36Sopenharmony_ci */ 59762306a36Sopenharmony_ci val = FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH, 59862306a36Sopenharmony_ci 2); 59962306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, val, 60062306a36Sopenharmony_ci val); 60162306a36Sopenharmony_ci } 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci dma_unmap_sg(mmc_dev(host->mmc), cmd->data->sg, 60462306a36Sopenharmony_ci cmd->data->sg_len, mmc_get_dma_dir(cmd->data)); 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci cmd->data->bytes_xfered = cmd->data->blksz * cmd->data->blocks; 60762306a36Sopenharmony_ci } 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci meson_mx_sdhc_wait_cmd_ready(host->mmc); 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_136) { 61262306a36Sopenharmony_ci cmd->resp[0] = meson_mx_sdhc_read_response(host, 4); 61362306a36Sopenharmony_ci cmd->resp[1] = meson_mx_sdhc_read_response(host, 3); 61462306a36Sopenharmony_ci cmd->resp[2] = meson_mx_sdhc_read_response(host, 2); 61562306a36Sopenharmony_ci cmd->resp[3] = meson_mx_sdhc_read_response(host, 1); 61662306a36Sopenharmony_ci } else { 61762306a36Sopenharmony_ci cmd->resp[0] = meson_mx_sdhc_read_response(host, 0); 61862306a36Sopenharmony_ci } 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci if (cmd->error == -EIO || cmd->error == -ETIMEDOUT) 62162306a36Sopenharmony_ci meson_mx_sdhc_hw_reset(host->mmc); 62262306a36Sopenharmony_ci else if (cmd->data) 62362306a36Sopenharmony_ci /* 62462306a36Sopenharmony_ci * Clear the FIFOs after completing data transfers to prevent 62562306a36Sopenharmony_ci * corrupting data on write access. It's not clear why this is 62662306a36Sopenharmony_ci * needed (for reads and writes), but it mimics what the BSP 62762306a36Sopenharmony_ci * kernel did. 62862306a36Sopenharmony_ci */ 62962306a36Sopenharmony_ci meson_mx_sdhc_clear_fifo(host->mmc); 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci meson_mx_sdhc_request_done(host); 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci return IRQ_HANDLED; 63462306a36Sopenharmony_ci} 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_cistatic void meson_mx_sdhc_init_hw_meson8(struct mmc_host *mmc) 63762306a36Sopenharmony_ci{ 63862306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_MISC, 64162306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_MISC_TXSTART_THRES, 7) | 64262306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_MISC_WCRC_ERR_PATT, 5) | 64362306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_MISC_WCRC_OK_PATT, 2)); 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ENHC, 64662306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_ENHC_RXFIFO_TH, 63) | 64762306a36Sopenharmony_ci MESON_SDHC_ENHC_MESON6_DMA_WR_RESP | 64862306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_ENHC_MESON6_RX_TIMEOUT, 255) | 64962306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_ENHC_SDIO_IRQ_PERIOD, 12)); 65062306a36Sopenharmony_ci}; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_cistatic void meson_mx_sdhc_set_pdma_meson8(struct mmc_host *mmc) 65362306a36Sopenharmony_ci{ 65462306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_ci if (host->cmd->data->flags & MMC_DATA_WRITE) 65762306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, 65862306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_MODE | 65962306a36Sopenharmony_ci MESON_SDHC_PDMA_RD_BURST | 66062306a36Sopenharmony_ci MESON_SDHC_PDMA_TXFIFO_FILL, 66162306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_MODE | 66262306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 31) | 66362306a36Sopenharmony_ci MESON_SDHC_PDMA_TXFIFO_FILL); 66462306a36Sopenharmony_ci else 66562306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, 66662306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_MODE | 66762306a36Sopenharmony_ci MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH, 66862306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_MODE | 66962306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH, 67062306a36Sopenharmony_ci 1)); 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci if (host->cmd->data->flags & MMC_DATA_WRITE) 67362306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, 67462306a36Sopenharmony_ci MESON_SDHC_PDMA_RD_BURST, 67562306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 15)); 67662306a36Sopenharmony_ci} 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_cistatic void meson_mx_sdhc_wait_before_send_meson8(struct mmc_host *mmc) 67962306a36Sopenharmony_ci{ 68062306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 68162306a36Sopenharmony_ci u32 val; 68262306a36Sopenharmony_ci int ret; 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_ESTA, val, 68562306a36Sopenharmony_ci val == 0, 68662306a36Sopenharmony_ci MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US, 68762306a36Sopenharmony_ci MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US); 68862306a36Sopenharmony_ci if (ret) 68962306a36Sopenharmony_ci dev_warn(mmc_dev(mmc), 69062306a36Sopenharmony_ci "Failed to wait for ESTA to clear: 0x%08x\n", val); 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci if (host->cmd->data && host->cmd->data->flags & MMC_DATA_WRITE) { 69362306a36Sopenharmony_ci ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_STAT, 69462306a36Sopenharmony_ci val, val & MESON_SDHC_STAT_TXFIFO_CNT, 69562306a36Sopenharmony_ci MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US, 69662306a36Sopenharmony_ci MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US); 69762306a36Sopenharmony_ci if (ret) 69862306a36Sopenharmony_ci dev_warn(mmc_dev(mmc), 69962306a36Sopenharmony_ci "Failed to wait for TX FIFO to fill\n"); 70062306a36Sopenharmony_ci } 70162306a36Sopenharmony_ci} 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_cistatic void meson_mx_sdhc_init_hw_meson8m2(struct mmc_host *mmc) 70462306a36Sopenharmony_ci{ 70562306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_MISC, 70862306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_MISC_TXSTART_THRES, 6) | 70962306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_MISC_WCRC_ERR_PATT, 5) | 71062306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_MISC_WCRC_OK_PATT, 2)); 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ENHC, 71362306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_ENHC_RXFIFO_TH, 64) | 71462306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_ENHC_MESON8M2_DEBUG, 1) | 71562306a36Sopenharmony_ci MESON_SDHC_ENHC_MESON8M2_WRRSP_MODE | 71662306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_ENHC_SDIO_IRQ_PERIOD, 12)); 71762306a36Sopenharmony_ci} 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_cistatic void meson_mx_sdhc_set_pdma_meson8m2(struct mmc_host *mmc) 72062306a36Sopenharmony_ci{ 72162306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci regmap_update_bits(host->regmap, MESON_SDHC_PDMA, 72462306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_MODE, MESON_SDHC_PDMA_DMA_MODE); 72562306a36Sopenharmony_ci} 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_cistatic void meson_mx_sdhc_init_hw(struct mmc_host *mmc) 72862306a36Sopenharmony_ci{ 72962306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = mmc_priv(mmc); 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci meson_mx_sdhc_hw_reset(mmc); 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_CTRL, 73462306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_RX_PERIOD, 0xf) | 73562306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_RX_TIMEOUT, 0x7f) | 73662306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_RX_ENDIAN, 0x7) | 73762306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CTRL_TX_ENDIAN, 0x7)); 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci /* 74062306a36Sopenharmony_ci * start with a valid divider and enable the memory (un-setting 74162306a36Sopenharmony_ci * MESON_SDHC_CLKC_MEM_PWR_OFF). 74262306a36Sopenharmony_ci */ 74362306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_CLKC, MESON_SDHC_CLKC_CLK_DIV); 74462306a36Sopenharmony_ci 74562306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_CLK2, 74662306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_CLK2_SD_CLK_PHASE, 1)); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_PDMA, 74962306a36Sopenharmony_ci MESON_SDHC_PDMA_DMA_URGENT | 75062306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_WR_BURST, 7) | 75162306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_TXFIFO_TH, 49) | 75262306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 15) | 75362306a36Sopenharmony_ci FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_TH, 7)); 75462306a36Sopenharmony_ci 75562306a36Sopenharmony_ci /* some initialization bits depend on the SoC: */ 75662306a36Sopenharmony_ci host->platform->init_hw(mmc); 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci /* disable and mask all interrupts: */ 75962306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ICTL, 0); 76062306a36Sopenharmony_ci regmap_write(host->regmap, MESON_SDHC_ISTA, MESON_SDHC_ISTA_ALL_IRQS); 76162306a36Sopenharmony_ci} 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_cistatic void meason_mx_mmc_free_host(void *data) 76462306a36Sopenharmony_ci{ 76562306a36Sopenharmony_ci mmc_free_host(data); 76662306a36Sopenharmony_ci} 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_cistatic int meson_mx_sdhc_probe(struct platform_device *pdev) 76962306a36Sopenharmony_ci{ 77062306a36Sopenharmony_ci struct device *dev = &pdev->dev; 77162306a36Sopenharmony_ci struct meson_mx_sdhc_host *host; 77262306a36Sopenharmony_ci struct mmc_host *mmc; 77362306a36Sopenharmony_ci void __iomem *base; 77462306a36Sopenharmony_ci int ret, irq; 77562306a36Sopenharmony_ci 77662306a36Sopenharmony_ci mmc = mmc_alloc_host(sizeof(*host), dev); 77762306a36Sopenharmony_ci if (!mmc) 77862306a36Sopenharmony_ci return -ENOMEM; 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci ret = devm_add_action_or_reset(dev, meason_mx_mmc_free_host, mmc); 78162306a36Sopenharmony_ci if (ret) { 78262306a36Sopenharmony_ci dev_err(dev, "Failed to register mmc_free_host action\n"); 78362306a36Sopenharmony_ci return ret; 78462306a36Sopenharmony_ci } 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci host = mmc_priv(mmc); 78762306a36Sopenharmony_ci host->mmc = mmc; 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci platform_set_drvdata(pdev, host); 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci host->platform = device_get_match_data(dev); 79262306a36Sopenharmony_ci if (!host->platform) 79362306a36Sopenharmony_ci return -EINVAL; 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 79662306a36Sopenharmony_ci if (IS_ERR(base)) 79762306a36Sopenharmony_ci return PTR_ERR(base); 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_ci host->regmap = devm_regmap_init_mmio(dev, base, 80062306a36Sopenharmony_ci &meson_mx_sdhc_regmap_config); 80162306a36Sopenharmony_ci if (IS_ERR(host->regmap)) 80262306a36Sopenharmony_ci return PTR_ERR(host->regmap); 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci host->pclk = devm_clk_get(dev, "pclk"); 80562306a36Sopenharmony_ci if (IS_ERR(host->pclk)) 80662306a36Sopenharmony_ci return PTR_ERR(host->pclk); 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci /* accessing any register requires the module clock to be enabled: */ 80962306a36Sopenharmony_ci ret = clk_prepare_enable(host->pclk); 81062306a36Sopenharmony_ci if (ret) { 81162306a36Sopenharmony_ci dev_err(dev, "Failed to enable 'pclk' clock\n"); 81262306a36Sopenharmony_ci return ret; 81362306a36Sopenharmony_ci } 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci meson_mx_sdhc_init_hw(mmc); 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci ret = meson_mx_sdhc_register_clkc(dev, base, host->bulk_clks); 81862306a36Sopenharmony_ci if (ret) 81962306a36Sopenharmony_ci goto err_disable_pclk; 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci host->sd_clk = host->bulk_clks[1].clk; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci /* Get regulators and the supported OCR mask */ 82462306a36Sopenharmony_ci ret = mmc_regulator_get_supply(mmc); 82562306a36Sopenharmony_ci if (ret) 82662306a36Sopenharmony_ci goto err_disable_pclk; 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_ci mmc->max_req_size = SZ_128K; 82962306a36Sopenharmony_ci mmc->max_seg_size = mmc->max_req_size; 83062306a36Sopenharmony_ci mmc->max_blk_count = FIELD_GET(MESON_SDHC_SEND_TOTAL_PACK, ~0); 83162306a36Sopenharmony_ci mmc->max_blk_size = MESON_SDHC_MAX_BLK_SIZE; 83262306a36Sopenharmony_ci mmc->max_busy_timeout = 30 * MSEC_PER_SEC; 83362306a36Sopenharmony_ci mmc->f_min = clk_round_rate(host->sd_clk, 1); 83462306a36Sopenharmony_ci mmc->f_max = clk_round_rate(host->sd_clk, ULONG_MAX); 83562306a36Sopenharmony_ci mmc->max_current_180 = 300; 83662306a36Sopenharmony_ci mmc->max_current_330 = 300; 83762306a36Sopenharmony_ci mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_HW_RESET; 83862306a36Sopenharmony_ci mmc->ops = &meson_mx_sdhc_ops; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci ret = mmc_of_parse(mmc); 84162306a36Sopenharmony_ci if (ret) 84262306a36Sopenharmony_ci goto err_disable_pclk; 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 84562306a36Sopenharmony_ci if (irq < 0) { 84662306a36Sopenharmony_ci ret = irq; 84762306a36Sopenharmony_ci goto err_disable_pclk; 84862306a36Sopenharmony_ci } 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_ci ret = devm_request_threaded_irq(dev, irq, meson_mx_sdhc_irq, 85162306a36Sopenharmony_ci meson_mx_sdhc_irq_thread, IRQF_ONESHOT, 85262306a36Sopenharmony_ci NULL, host); 85362306a36Sopenharmony_ci if (ret) 85462306a36Sopenharmony_ci goto err_disable_pclk; 85562306a36Sopenharmony_ci 85662306a36Sopenharmony_ci ret = mmc_add_host(mmc); 85762306a36Sopenharmony_ci if (ret) 85862306a36Sopenharmony_ci goto err_disable_pclk; 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_ci return 0; 86162306a36Sopenharmony_ci 86262306a36Sopenharmony_cierr_disable_pclk: 86362306a36Sopenharmony_ci clk_disable_unprepare(host->pclk); 86462306a36Sopenharmony_ci return ret; 86562306a36Sopenharmony_ci} 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_cistatic void meson_mx_sdhc_remove(struct platform_device *pdev) 86862306a36Sopenharmony_ci{ 86962306a36Sopenharmony_ci struct meson_mx_sdhc_host *host = platform_get_drvdata(pdev); 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_ci mmc_remove_host(host->mmc); 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci meson_mx_sdhc_disable_clks(host->mmc); 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_ci clk_disable_unprepare(host->pclk); 87662306a36Sopenharmony_ci} 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_cistatic const struct meson_mx_sdhc_data meson_mx_sdhc_data_meson8 = { 87962306a36Sopenharmony_ci .init_hw = meson_mx_sdhc_init_hw_meson8, 88062306a36Sopenharmony_ci .set_pdma = meson_mx_sdhc_set_pdma_meson8, 88162306a36Sopenharmony_ci .wait_before_send = meson_mx_sdhc_wait_before_send_meson8, 88262306a36Sopenharmony_ci .hardware_flush_all_cmds = false, 88362306a36Sopenharmony_ci}; 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_cistatic const struct meson_mx_sdhc_data meson_mx_sdhc_data_meson8m2 = { 88662306a36Sopenharmony_ci .init_hw = meson_mx_sdhc_init_hw_meson8m2, 88762306a36Sopenharmony_ci .set_pdma = meson_mx_sdhc_set_pdma_meson8m2, 88862306a36Sopenharmony_ci .hardware_flush_all_cmds = true, 88962306a36Sopenharmony_ci}; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_cistatic const struct of_device_id meson_mx_sdhc_of_match[] = { 89262306a36Sopenharmony_ci { 89362306a36Sopenharmony_ci .compatible = "amlogic,meson8-sdhc", 89462306a36Sopenharmony_ci .data = &meson_mx_sdhc_data_meson8 89562306a36Sopenharmony_ci }, 89662306a36Sopenharmony_ci { 89762306a36Sopenharmony_ci .compatible = "amlogic,meson8b-sdhc", 89862306a36Sopenharmony_ci .data = &meson_mx_sdhc_data_meson8 89962306a36Sopenharmony_ci }, 90062306a36Sopenharmony_ci { 90162306a36Sopenharmony_ci .compatible = "amlogic,meson8m2-sdhc", 90262306a36Sopenharmony_ci .data = &meson_mx_sdhc_data_meson8m2 90362306a36Sopenharmony_ci }, 90462306a36Sopenharmony_ci { /* sentinel */ } 90562306a36Sopenharmony_ci}; 90662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, meson_mx_sdhc_of_match); 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_cistatic struct platform_driver meson_mx_sdhc_driver = { 90962306a36Sopenharmony_ci .probe = meson_mx_sdhc_probe, 91062306a36Sopenharmony_ci .remove_new = meson_mx_sdhc_remove, 91162306a36Sopenharmony_ci .driver = { 91262306a36Sopenharmony_ci .name = "meson-mx-sdhc", 91362306a36Sopenharmony_ci .probe_type = PROBE_PREFER_ASYNCHRONOUS, 91462306a36Sopenharmony_ci .of_match_table = of_match_ptr(meson_mx_sdhc_of_match), 91562306a36Sopenharmony_ci }, 91662306a36Sopenharmony_ci}; 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_cimodule_platform_driver(meson_mx_sdhc_driver); 91962306a36Sopenharmony_ci 92062306a36Sopenharmony_ciMODULE_DESCRIPTION("Meson6, Meson8, Meson8b and Meson8m2 SDHC Host Driver"); 92162306a36Sopenharmony_ciMODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>"); 92262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 923