162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * davinci_mmc.c - TI DaVinci MMC/SD/SDIO driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2006 Texas Instruments. 662306a36Sopenharmony_ci * Original author: Purushotam Kumar 762306a36Sopenharmony_ci * Copyright (C) 2009 David Brownell 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/ioport.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/clk.h> 1462306a36Sopenharmony_ci#include <linux/err.h> 1562306a36Sopenharmony_ci#include <linux/cpufreq.h> 1662306a36Sopenharmony_ci#include <linux/mmc/host.h> 1762306a36Sopenharmony_ci#include <linux/io.h> 1862306a36Sopenharmony_ci#include <linux/irq.h> 1962306a36Sopenharmony_ci#include <linux/delay.h> 2062306a36Sopenharmony_ci#include <linux/dmaengine.h> 2162306a36Sopenharmony_ci#include <linux/dma-mapping.h> 2262306a36Sopenharmony_ci#include <linux/mmc/mmc.h> 2362306a36Sopenharmony_ci#include <linux/of.h> 2462306a36Sopenharmony_ci#include <linux/mmc/slot-gpio.h> 2562306a36Sopenharmony_ci#include <linux/interrupt.h> 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#include <linux/platform_data/mmc-davinci.h> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/* 3062306a36Sopenharmony_ci * Register Definitions 3162306a36Sopenharmony_ci */ 3262306a36Sopenharmony_ci#define DAVINCI_MMCCTL 0x00 /* Control Register */ 3362306a36Sopenharmony_ci#define DAVINCI_MMCCLK 0x04 /* Memory Clock Control Register */ 3462306a36Sopenharmony_ci#define DAVINCI_MMCST0 0x08 /* Status Register 0 */ 3562306a36Sopenharmony_ci#define DAVINCI_MMCST1 0x0C /* Status Register 1 */ 3662306a36Sopenharmony_ci#define DAVINCI_MMCIM 0x10 /* Interrupt Mask Register */ 3762306a36Sopenharmony_ci#define DAVINCI_MMCTOR 0x14 /* Response Time-Out Register */ 3862306a36Sopenharmony_ci#define DAVINCI_MMCTOD 0x18 /* Data Read Time-Out Register */ 3962306a36Sopenharmony_ci#define DAVINCI_MMCBLEN 0x1C /* Block Length Register */ 4062306a36Sopenharmony_ci#define DAVINCI_MMCNBLK 0x20 /* Number of Blocks Register */ 4162306a36Sopenharmony_ci#define DAVINCI_MMCNBLC 0x24 /* Number of Blocks Counter Register */ 4262306a36Sopenharmony_ci#define DAVINCI_MMCDRR 0x28 /* Data Receive Register */ 4362306a36Sopenharmony_ci#define DAVINCI_MMCDXR 0x2C /* Data Transmit Register */ 4462306a36Sopenharmony_ci#define DAVINCI_MMCCMD 0x30 /* Command Register */ 4562306a36Sopenharmony_ci#define DAVINCI_MMCARGHL 0x34 /* Argument Register */ 4662306a36Sopenharmony_ci#define DAVINCI_MMCRSP01 0x38 /* Response Register 0 and 1 */ 4762306a36Sopenharmony_ci#define DAVINCI_MMCRSP23 0x3C /* Response Register 0 and 1 */ 4862306a36Sopenharmony_ci#define DAVINCI_MMCRSP45 0x40 /* Response Register 0 and 1 */ 4962306a36Sopenharmony_ci#define DAVINCI_MMCRSP67 0x44 /* Response Register 0 and 1 */ 5062306a36Sopenharmony_ci#define DAVINCI_MMCDRSP 0x48 /* Data Response Register */ 5162306a36Sopenharmony_ci#define DAVINCI_MMCETOK 0x4C 5262306a36Sopenharmony_ci#define DAVINCI_MMCCIDX 0x50 /* Command Index Register */ 5362306a36Sopenharmony_ci#define DAVINCI_MMCCKC 0x54 5462306a36Sopenharmony_ci#define DAVINCI_MMCTORC 0x58 5562306a36Sopenharmony_ci#define DAVINCI_MMCTODC 0x5C 5662306a36Sopenharmony_ci#define DAVINCI_MMCBLNC 0x60 5762306a36Sopenharmony_ci#define DAVINCI_SDIOCTL 0x64 5862306a36Sopenharmony_ci#define DAVINCI_SDIOST0 0x68 5962306a36Sopenharmony_ci#define DAVINCI_SDIOIEN 0x6C 6062306a36Sopenharmony_ci#define DAVINCI_SDIOIST 0x70 6162306a36Sopenharmony_ci#define DAVINCI_MMCFIFOCTL 0x74 /* FIFO Control Register */ 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci/* DAVINCI_MMCCTL definitions */ 6462306a36Sopenharmony_ci#define MMCCTL_DATRST (1 << 0) 6562306a36Sopenharmony_ci#define MMCCTL_CMDRST (1 << 1) 6662306a36Sopenharmony_ci#define MMCCTL_WIDTH_8_BIT (1 << 8) 6762306a36Sopenharmony_ci#define MMCCTL_WIDTH_4_BIT (1 << 2) 6862306a36Sopenharmony_ci#define MMCCTL_DATEG_DISABLED (0 << 6) 6962306a36Sopenharmony_ci#define MMCCTL_DATEG_RISING (1 << 6) 7062306a36Sopenharmony_ci#define MMCCTL_DATEG_FALLING (2 << 6) 7162306a36Sopenharmony_ci#define MMCCTL_DATEG_BOTH (3 << 6) 7262306a36Sopenharmony_ci#define MMCCTL_PERMDR_LE (0 << 9) 7362306a36Sopenharmony_ci#define MMCCTL_PERMDR_BE (1 << 9) 7462306a36Sopenharmony_ci#define MMCCTL_PERMDX_LE (0 << 10) 7562306a36Sopenharmony_ci#define MMCCTL_PERMDX_BE (1 << 10) 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci/* DAVINCI_MMCCLK definitions */ 7862306a36Sopenharmony_ci#define MMCCLK_CLKEN (1 << 8) 7962306a36Sopenharmony_ci#define MMCCLK_CLKRT_MASK (0xFF << 0) 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci/* IRQ bit definitions, for DAVINCI_MMCST0 and DAVINCI_MMCIM */ 8262306a36Sopenharmony_ci#define MMCST0_DATDNE BIT(0) /* data done */ 8362306a36Sopenharmony_ci#define MMCST0_BSYDNE BIT(1) /* busy done */ 8462306a36Sopenharmony_ci#define MMCST0_RSPDNE BIT(2) /* command done */ 8562306a36Sopenharmony_ci#define MMCST0_TOUTRD BIT(3) /* data read timeout */ 8662306a36Sopenharmony_ci#define MMCST0_TOUTRS BIT(4) /* command response timeout */ 8762306a36Sopenharmony_ci#define MMCST0_CRCWR BIT(5) /* data write CRC error */ 8862306a36Sopenharmony_ci#define MMCST0_CRCRD BIT(6) /* data read CRC error */ 8962306a36Sopenharmony_ci#define MMCST0_CRCRS BIT(7) /* command response CRC error */ 9062306a36Sopenharmony_ci#define MMCST0_DXRDY BIT(9) /* data transmit ready (fifo empty) */ 9162306a36Sopenharmony_ci#define MMCST0_DRRDY BIT(10) /* data receive ready (data in fifo)*/ 9262306a36Sopenharmony_ci#define MMCST0_DATED BIT(11) /* DAT3 edge detect */ 9362306a36Sopenharmony_ci#define MMCST0_TRNDNE BIT(12) /* transfer done */ 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci/* DAVINCI_MMCST1 definitions */ 9662306a36Sopenharmony_ci#define MMCST1_BUSY (1 << 0) 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci/* DAVINCI_MMCCMD definitions */ 9962306a36Sopenharmony_ci#define MMCCMD_CMD_MASK (0x3F << 0) 10062306a36Sopenharmony_ci#define MMCCMD_PPLEN (1 << 7) 10162306a36Sopenharmony_ci#define MMCCMD_BSYEXP (1 << 8) 10262306a36Sopenharmony_ci#define MMCCMD_RSPFMT_MASK (3 << 9) 10362306a36Sopenharmony_ci#define MMCCMD_RSPFMT_NONE (0 << 9) 10462306a36Sopenharmony_ci#define MMCCMD_RSPFMT_R1456 (1 << 9) 10562306a36Sopenharmony_ci#define MMCCMD_RSPFMT_R2 (2 << 9) 10662306a36Sopenharmony_ci#define MMCCMD_RSPFMT_R3 (3 << 9) 10762306a36Sopenharmony_ci#define MMCCMD_DTRW (1 << 11) 10862306a36Sopenharmony_ci#define MMCCMD_STRMTP (1 << 12) 10962306a36Sopenharmony_ci#define MMCCMD_WDATX (1 << 13) 11062306a36Sopenharmony_ci#define MMCCMD_INITCK (1 << 14) 11162306a36Sopenharmony_ci#define MMCCMD_DCLR (1 << 15) 11262306a36Sopenharmony_ci#define MMCCMD_DMATRIG (1 << 16) 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci/* DAVINCI_MMCFIFOCTL definitions */ 11562306a36Sopenharmony_ci#define MMCFIFOCTL_FIFORST (1 << 0) 11662306a36Sopenharmony_ci#define MMCFIFOCTL_FIFODIR_WR (1 << 1) 11762306a36Sopenharmony_ci#define MMCFIFOCTL_FIFODIR_RD (0 << 1) 11862306a36Sopenharmony_ci#define MMCFIFOCTL_FIFOLEV (1 << 2) /* 0 = 128 bits, 1 = 256 bits */ 11962306a36Sopenharmony_ci#define MMCFIFOCTL_ACCWD_4 (0 << 3) /* access width of 4 bytes */ 12062306a36Sopenharmony_ci#define MMCFIFOCTL_ACCWD_3 (1 << 3) /* access width of 3 bytes */ 12162306a36Sopenharmony_ci#define MMCFIFOCTL_ACCWD_2 (2 << 3) /* access width of 2 bytes */ 12262306a36Sopenharmony_ci#define MMCFIFOCTL_ACCWD_1 (3 << 3) /* access width of 1 byte */ 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci/* DAVINCI_SDIOST0 definitions */ 12562306a36Sopenharmony_ci#define SDIOST0_DAT1_HI BIT(0) 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci/* DAVINCI_SDIOIEN definitions */ 12862306a36Sopenharmony_ci#define SDIOIEN_IOINTEN BIT(0) 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci/* DAVINCI_SDIOIST definitions */ 13162306a36Sopenharmony_ci#define SDIOIST_IOINT BIT(0) 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci/* MMCSD Init clock in Hz in opendrain mode */ 13462306a36Sopenharmony_ci#define MMCSD_INIT_CLOCK 200000 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci/* 13762306a36Sopenharmony_ci * One scatterlist dma "segment" is at most MAX_CCNT rw_threshold units, 13862306a36Sopenharmony_ci * and we handle up to MAX_NR_SG segments. MMC_BLOCK_BOUNCE kicks in only 13962306a36Sopenharmony_ci * for drivers with max_segs == 1, making the segments bigger (64KB) 14062306a36Sopenharmony_ci * than the page or two that's otherwise typical. nr_sg (passed from 14162306a36Sopenharmony_ci * platform data) == 16 gives at least the same throughput boost, using 14262306a36Sopenharmony_ci * EDMA transfer linkage instead of spending CPU time copying pages. 14362306a36Sopenharmony_ci */ 14462306a36Sopenharmony_ci#define MAX_CCNT ((1 << 16) - 1) 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci#define MAX_NR_SG 16 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic unsigned rw_threshold = 32; 14962306a36Sopenharmony_cimodule_param(rw_threshold, uint, S_IRUGO); 15062306a36Sopenharmony_ciMODULE_PARM_DESC(rw_threshold, 15162306a36Sopenharmony_ci "Read/Write threshold. Default = 32"); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic unsigned poll_threshold = 128; 15462306a36Sopenharmony_cimodule_param(poll_threshold, uint, S_IRUGO); 15562306a36Sopenharmony_ciMODULE_PARM_DESC(poll_threshold, 15662306a36Sopenharmony_ci "Polling transaction size threshold. Default = 128"); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic unsigned poll_loopcount = 32; 15962306a36Sopenharmony_cimodule_param(poll_loopcount, uint, S_IRUGO); 16062306a36Sopenharmony_ciMODULE_PARM_DESC(poll_loopcount, 16162306a36Sopenharmony_ci "Maximum polling loop count. Default = 32"); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic unsigned use_dma = 1; 16462306a36Sopenharmony_cimodule_param(use_dma, uint, 0); 16562306a36Sopenharmony_ciMODULE_PARM_DESC(use_dma, "Whether to use DMA or not. Default = 1"); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistruct mmc_davinci_host { 16862306a36Sopenharmony_ci struct mmc_command *cmd; 16962306a36Sopenharmony_ci struct mmc_data *data; 17062306a36Sopenharmony_ci struct mmc_host *mmc; 17162306a36Sopenharmony_ci struct clk *clk; 17262306a36Sopenharmony_ci unsigned int mmc_input_clk; 17362306a36Sopenharmony_ci void __iomem *base; 17462306a36Sopenharmony_ci struct resource *mem_res; 17562306a36Sopenharmony_ci int mmc_irq, sdio_irq; 17662306a36Sopenharmony_ci unsigned char bus_mode; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci#define DAVINCI_MMC_DATADIR_NONE 0 17962306a36Sopenharmony_ci#define DAVINCI_MMC_DATADIR_READ 1 18062306a36Sopenharmony_ci#define DAVINCI_MMC_DATADIR_WRITE 2 18162306a36Sopenharmony_ci unsigned char data_dir; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci /* buffer is used during PIO of one scatterlist segment, and 18462306a36Sopenharmony_ci * is updated along with buffer_bytes_left. bytes_left applies 18562306a36Sopenharmony_ci * to all N blocks of the PIO transfer. 18662306a36Sopenharmony_ci */ 18762306a36Sopenharmony_ci u8 *buffer; 18862306a36Sopenharmony_ci u32 buffer_bytes_left; 18962306a36Sopenharmony_ci u32 bytes_left; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci struct dma_chan *dma_tx; 19262306a36Sopenharmony_ci struct dma_chan *dma_rx; 19362306a36Sopenharmony_ci bool use_dma; 19462306a36Sopenharmony_ci bool do_dma; 19562306a36Sopenharmony_ci bool sdio_int; 19662306a36Sopenharmony_ci bool active_request; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci /* For PIO we walk scatterlists one segment at a time. */ 19962306a36Sopenharmony_ci unsigned int sg_len; 20062306a36Sopenharmony_ci struct scatterlist *sg; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci /* Version of the MMC/SD controller */ 20362306a36Sopenharmony_ci u8 version; 20462306a36Sopenharmony_ci /* for ns in one cycle calculation */ 20562306a36Sopenharmony_ci unsigned ns_in_one_cycle; 20662306a36Sopenharmony_ci /* Number of sg segments */ 20762306a36Sopenharmony_ci u8 nr_sg; 20862306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 20962306a36Sopenharmony_ci struct notifier_block freq_transition; 21062306a36Sopenharmony_ci#endif 21162306a36Sopenharmony_ci}; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic irqreturn_t mmc_davinci_irq(int irq, void *dev_id); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci/* PIO only */ 21662306a36Sopenharmony_cistatic void mmc_davinci_sg_to_buf(struct mmc_davinci_host *host) 21762306a36Sopenharmony_ci{ 21862306a36Sopenharmony_ci host->buffer_bytes_left = sg_dma_len(host->sg); 21962306a36Sopenharmony_ci host->buffer = sg_virt(host->sg); 22062306a36Sopenharmony_ci if (host->buffer_bytes_left > host->bytes_left) 22162306a36Sopenharmony_ci host->buffer_bytes_left = host->bytes_left; 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic void davinci_fifo_data_trans(struct mmc_davinci_host *host, 22562306a36Sopenharmony_ci unsigned int n) 22662306a36Sopenharmony_ci{ 22762306a36Sopenharmony_ci u8 *p; 22862306a36Sopenharmony_ci unsigned int i; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci if (host->buffer_bytes_left == 0) { 23162306a36Sopenharmony_ci host->sg = sg_next(host->data->sg); 23262306a36Sopenharmony_ci mmc_davinci_sg_to_buf(host); 23362306a36Sopenharmony_ci } 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci p = host->buffer; 23662306a36Sopenharmony_ci if (n > host->buffer_bytes_left) 23762306a36Sopenharmony_ci n = host->buffer_bytes_left; 23862306a36Sopenharmony_ci host->buffer_bytes_left -= n; 23962306a36Sopenharmony_ci host->bytes_left -= n; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* NOTE: we never transfer more than rw_threshold bytes 24262306a36Sopenharmony_ci * to/from the fifo here; there's no I/O overlap. 24362306a36Sopenharmony_ci * This also assumes that access width( i.e. ACCWD) is 4 bytes 24462306a36Sopenharmony_ci */ 24562306a36Sopenharmony_ci if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) { 24662306a36Sopenharmony_ci for (i = 0; i < (n >> 2); i++) { 24762306a36Sopenharmony_ci writel(*((u32 *)p), host->base + DAVINCI_MMCDXR); 24862306a36Sopenharmony_ci p = p + 4; 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci if (n & 3) { 25162306a36Sopenharmony_ci iowrite8_rep(host->base + DAVINCI_MMCDXR, p, (n & 3)); 25262306a36Sopenharmony_ci p = p + (n & 3); 25362306a36Sopenharmony_ci } 25462306a36Sopenharmony_ci } else { 25562306a36Sopenharmony_ci for (i = 0; i < (n >> 2); i++) { 25662306a36Sopenharmony_ci *((u32 *)p) = readl(host->base + DAVINCI_MMCDRR); 25762306a36Sopenharmony_ci p = p + 4; 25862306a36Sopenharmony_ci } 25962306a36Sopenharmony_ci if (n & 3) { 26062306a36Sopenharmony_ci ioread8_rep(host->base + DAVINCI_MMCDRR, p, (n & 3)); 26162306a36Sopenharmony_ci p = p + (n & 3); 26262306a36Sopenharmony_ci } 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci host->buffer = p; 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic void mmc_davinci_start_command(struct mmc_davinci_host *host, 26862306a36Sopenharmony_ci struct mmc_command *cmd) 26962306a36Sopenharmony_ci{ 27062306a36Sopenharmony_ci u32 cmd_reg = 0; 27162306a36Sopenharmony_ci u32 im_val; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "CMD%d, arg 0x%08x%s\n", 27462306a36Sopenharmony_ci cmd->opcode, cmd->arg, 27562306a36Sopenharmony_ci ({ char *s; 27662306a36Sopenharmony_ci switch (mmc_resp_type(cmd)) { 27762306a36Sopenharmony_ci case MMC_RSP_R1: 27862306a36Sopenharmony_ci s = ", R1/R5/R6/R7 response"; 27962306a36Sopenharmony_ci break; 28062306a36Sopenharmony_ci case MMC_RSP_R1B: 28162306a36Sopenharmony_ci s = ", R1b response"; 28262306a36Sopenharmony_ci break; 28362306a36Sopenharmony_ci case MMC_RSP_R2: 28462306a36Sopenharmony_ci s = ", R2 response"; 28562306a36Sopenharmony_ci break; 28662306a36Sopenharmony_ci case MMC_RSP_R3: 28762306a36Sopenharmony_ci s = ", R3/R4 response"; 28862306a36Sopenharmony_ci break; 28962306a36Sopenharmony_ci default: 29062306a36Sopenharmony_ci s = ", (R? response)"; 29162306a36Sopenharmony_ci break; 29262306a36Sopenharmony_ci } s; })); 29362306a36Sopenharmony_ci host->cmd = cmd; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci switch (mmc_resp_type(cmd)) { 29662306a36Sopenharmony_ci case MMC_RSP_R1B: 29762306a36Sopenharmony_ci /* There's some spec confusion about when R1B is 29862306a36Sopenharmony_ci * allowed, but if the card doesn't issue a BUSY 29962306a36Sopenharmony_ci * then it's harmless for us to allow it. 30062306a36Sopenharmony_ci */ 30162306a36Sopenharmony_ci cmd_reg |= MMCCMD_BSYEXP; 30262306a36Sopenharmony_ci fallthrough; 30362306a36Sopenharmony_ci case MMC_RSP_R1: /* 48 bits, CRC */ 30462306a36Sopenharmony_ci cmd_reg |= MMCCMD_RSPFMT_R1456; 30562306a36Sopenharmony_ci break; 30662306a36Sopenharmony_ci case MMC_RSP_R2: /* 136 bits, CRC */ 30762306a36Sopenharmony_ci cmd_reg |= MMCCMD_RSPFMT_R2; 30862306a36Sopenharmony_ci break; 30962306a36Sopenharmony_ci case MMC_RSP_R3: /* 48 bits, no CRC */ 31062306a36Sopenharmony_ci cmd_reg |= MMCCMD_RSPFMT_R3; 31162306a36Sopenharmony_ci break; 31262306a36Sopenharmony_ci default: 31362306a36Sopenharmony_ci cmd_reg |= MMCCMD_RSPFMT_NONE; 31462306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "unknown resp_type %04x\n", 31562306a36Sopenharmony_ci mmc_resp_type(cmd)); 31662306a36Sopenharmony_ci break; 31762306a36Sopenharmony_ci } 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci /* Set command index */ 32062306a36Sopenharmony_ci cmd_reg |= cmd->opcode; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci /* Enable EDMA transfer triggers */ 32362306a36Sopenharmony_ci if (host->do_dma) 32462306a36Sopenharmony_ci cmd_reg |= MMCCMD_DMATRIG; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci if (host->version == MMC_CTLR_VERSION_2 && host->data != NULL && 32762306a36Sopenharmony_ci host->data_dir == DAVINCI_MMC_DATADIR_READ) 32862306a36Sopenharmony_ci cmd_reg |= MMCCMD_DMATRIG; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci /* Setting whether command involves data transfer or not */ 33162306a36Sopenharmony_ci if (cmd->data) 33262306a36Sopenharmony_ci cmd_reg |= MMCCMD_WDATX; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci /* Setting whether data read or write */ 33562306a36Sopenharmony_ci if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) 33662306a36Sopenharmony_ci cmd_reg |= MMCCMD_DTRW; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci if (host->bus_mode == MMC_BUSMODE_PUSHPULL) 33962306a36Sopenharmony_ci cmd_reg |= MMCCMD_PPLEN; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci /* set Command timeout */ 34262306a36Sopenharmony_ci writel(0x1FFF, host->base + DAVINCI_MMCTOR); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci /* Enable interrupt (calculate here, defer until FIFO is stuffed). */ 34562306a36Sopenharmony_ci im_val = MMCST0_RSPDNE | MMCST0_CRCRS | MMCST0_TOUTRS; 34662306a36Sopenharmony_ci if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) { 34762306a36Sopenharmony_ci im_val |= MMCST0_DATDNE | MMCST0_CRCWR; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci if (!host->do_dma) 35062306a36Sopenharmony_ci im_val |= MMCST0_DXRDY; 35162306a36Sopenharmony_ci } else if (host->data_dir == DAVINCI_MMC_DATADIR_READ) { 35262306a36Sopenharmony_ci im_val |= MMCST0_DATDNE | MMCST0_CRCRD | MMCST0_TOUTRD; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci if (!host->do_dma) 35562306a36Sopenharmony_ci im_val |= MMCST0_DRRDY; 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci /* 35962306a36Sopenharmony_ci * Before non-DMA WRITE commands the controller needs priming: 36062306a36Sopenharmony_ci * FIFO should be populated with 32 bytes i.e. whatever is the FIFO size 36162306a36Sopenharmony_ci */ 36262306a36Sopenharmony_ci if (!host->do_dma && (host->data_dir == DAVINCI_MMC_DATADIR_WRITE)) 36362306a36Sopenharmony_ci davinci_fifo_data_trans(host, rw_threshold); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci writel(cmd->arg, host->base + DAVINCI_MMCARGHL); 36662306a36Sopenharmony_ci writel(cmd_reg, host->base + DAVINCI_MMCCMD); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci host->active_request = true; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci if (!host->do_dma && host->bytes_left <= poll_threshold) { 37162306a36Sopenharmony_ci u32 count = poll_loopcount; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci while (host->active_request && count--) { 37462306a36Sopenharmony_ci mmc_davinci_irq(0, host); 37562306a36Sopenharmony_ci cpu_relax(); 37662306a36Sopenharmony_ci } 37762306a36Sopenharmony_ci } 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci if (host->active_request) 38062306a36Sopenharmony_ci writel(im_val, host->base + DAVINCI_MMCIM); 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci/*----------------------------------------------------------------------*/ 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci/* DMA infrastructure */ 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cistatic void davinci_abort_dma(struct mmc_davinci_host *host) 38862306a36Sopenharmony_ci{ 38962306a36Sopenharmony_ci struct dma_chan *sync_dev; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci if (host->data_dir == DAVINCI_MMC_DATADIR_READ) 39262306a36Sopenharmony_ci sync_dev = host->dma_rx; 39362306a36Sopenharmony_ci else 39462306a36Sopenharmony_ci sync_dev = host->dma_tx; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci dmaengine_terminate_all(sync_dev); 39762306a36Sopenharmony_ci} 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_cistatic int mmc_davinci_send_dma_request(struct mmc_davinci_host *host, 40062306a36Sopenharmony_ci struct mmc_data *data) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci struct dma_chan *chan; 40362306a36Sopenharmony_ci struct dma_async_tx_descriptor *desc; 40462306a36Sopenharmony_ci int ret = 0; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) { 40762306a36Sopenharmony_ci struct dma_slave_config dma_tx_conf = { 40862306a36Sopenharmony_ci .direction = DMA_MEM_TO_DEV, 40962306a36Sopenharmony_ci .dst_addr = host->mem_res->start + DAVINCI_MMCDXR, 41062306a36Sopenharmony_ci .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES, 41162306a36Sopenharmony_ci .dst_maxburst = 41262306a36Sopenharmony_ci rw_threshold / DMA_SLAVE_BUSWIDTH_4_BYTES, 41362306a36Sopenharmony_ci }; 41462306a36Sopenharmony_ci chan = host->dma_tx; 41562306a36Sopenharmony_ci dmaengine_slave_config(host->dma_tx, &dma_tx_conf); 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci desc = dmaengine_prep_slave_sg(host->dma_tx, 41862306a36Sopenharmony_ci data->sg, 41962306a36Sopenharmony_ci host->sg_len, 42062306a36Sopenharmony_ci DMA_MEM_TO_DEV, 42162306a36Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 42262306a36Sopenharmony_ci if (!desc) { 42362306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 42462306a36Sopenharmony_ci "failed to allocate DMA TX descriptor"); 42562306a36Sopenharmony_ci ret = -1; 42662306a36Sopenharmony_ci goto out; 42762306a36Sopenharmony_ci } 42862306a36Sopenharmony_ci } else { 42962306a36Sopenharmony_ci struct dma_slave_config dma_rx_conf = { 43062306a36Sopenharmony_ci .direction = DMA_DEV_TO_MEM, 43162306a36Sopenharmony_ci .src_addr = host->mem_res->start + DAVINCI_MMCDRR, 43262306a36Sopenharmony_ci .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES, 43362306a36Sopenharmony_ci .src_maxburst = 43462306a36Sopenharmony_ci rw_threshold / DMA_SLAVE_BUSWIDTH_4_BYTES, 43562306a36Sopenharmony_ci }; 43662306a36Sopenharmony_ci chan = host->dma_rx; 43762306a36Sopenharmony_ci dmaengine_slave_config(host->dma_rx, &dma_rx_conf); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci desc = dmaengine_prep_slave_sg(host->dma_rx, 44062306a36Sopenharmony_ci data->sg, 44162306a36Sopenharmony_ci host->sg_len, 44262306a36Sopenharmony_ci DMA_DEV_TO_MEM, 44362306a36Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 44462306a36Sopenharmony_ci if (!desc) { 44562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 44662306a36Sopenharmony_ci "failed to allocate DMA RX descriptor"); 44762306a36Sopenharmony_ci ret = -1; 44862306a36Sopenharmony_ci goto out; 44962306a36Sopenharmony_ci } 45062306a36Sopenharmony_ci } 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci dmaengine_submit(desc); 45362306a36Sopenharmony_ci dma_async_issue_pending(chan); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ciout: 45662306a36Sopenharmony_ci return ret; 45762306a36Sopenharmony_ci} 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_cistatic int mmc_davinci_start_dma_transfer(struct mmc_davinci_host *host, 46062306a36Sopenharmony_ci struct mmc_data *data) 46162306a36Sopenharmony_ci{ 46262306a36Sopenharmony_ci int i; 46362306a36Sopenharmony_ci int mask = rw_threshold - 1; 46462306a36Sopenharmony_ci int ret = 0; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len, 46762306a36Sopenharmony_ci mmc_get_dma_dir(data)); 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci /* no individual DMA segment should need a partial FIFO */ 47062306a36Sopenharmony_ci for (i = 0; i < host->sg_len; i++) { 47162306a36Sopenharmony_ci if (sg_dma_len(data->sg + i) & mask) { 47262306a36Sopenharmony_ci dma_unmap_sg(mmc_dev(host->mmc), 47362306a36Sopenharmony_ci data->sg, data->sg_len, 47462306a36Sopenharmony_ci mmc_get_dma_dir(data)); 47562306a36Sopenharmony_ci return -1; 47662306a36Sopenharmony_ci } 47762306a36Sopenharmony_ci } 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci host->do_dma = 1; 48062306a36Sopenharmony_ci ret = mmc_davinci_send_dma_request(host, data); 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci return ret; 48362306a36Sopenharmony_ci} 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_cistatic void davinci_release_dma_channels(struct mmc_davinci_host *host) 48662306a36Sopenharmony_ci{ 48762306a36Sopenharmony_ci if (!host->use_dma) 48862306a36Sopenharmony_ci return; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci dma_release_channel(host->dma_tx); 49162306a36Sopenharmony_ci dma_release_channel(host->dma_rx); 49262306a36Sopenharmony_ci} 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_cistatic int davinci_acquire_dma_channels(struct mmc_davinci_host *host) 49562306a36Sopenharmony_ci{ 49662306a36Sopenharmony_ci host->dma_tx = dma_request_chan(mmc_dev(host->mmc), "tx"); 49762306a36Sopenharmony_ci if (IS_ERR(host->dma_tx)) { 49862306a36Sopenharmony_ci dev_err(mmc_dev(host->mmc), "Can't get dma_tx channel\n"); 49962306a36Sopenharmony_ci return PTR_ERR(host->dma_tx); 50062306a36Sopenharmony_ci } 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci host->dma_rx = dma_request_chan(mmc_dev(host->mmc), "rx"); 50362306a36Sopenharmony_ci if (IS_ERR(host->dma_rx)) { 50462306a36Sopenharmony_ci dev_err(mmc_dev(host->mmc), "Can't get dma_rx channel\n"); 50562306a36Sopenharmony_ci dma_release_channel(host->dma_tx); 50662306a36Sopenharmony_ci return PTR_ERR(host->dma_rx); 50762306a36Sopenharmony_ci } 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci return 0; 51062306a36Sopenharmony_ci} 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci/*----------------------------------------------------------------------*/ 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_cistatic void 51562306a36Sopenharmony_cimmc_davinci_prepare_data(struct mmc_davinci_host *host, struct mmc_request *req) 51662306a36Sopenharmony_ci{ 51762306a36Sopenharmony_ci int fifo_lev = (rw_threshold == 32) ? MMCFIFOCTL_FIFOLEV : 0; 51862306a36Sopenharmony_ci int timeout; 51962306a36Sopenharmony_ci struct mmc_data *data = req->data; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci if (host->version == MMC_CTLR_VERSION_2) 52262306a36Sopenharmony_ci fifo_lev = (rw_threshold == 64) ? MMCFIFOCTL_FIFOLEV : 0; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci host->data = data; 52562306a36Sopenharmony_ci if (data == NULL) { 52662306a36Sopenharmony_ci host->data_dir = DAVINCI_MMC_DATADIR_NONE; 52762306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCBLEN); 52862306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCNBLK); 52962306a36Sopenharmony_ci return; 53062306a36Sopenharmony_ci } 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "%s, %d blocks of %d bytes\n", 53362306a36Sopenharmony_ci (data->flags & MMC_DATA_WRITE) ? "write" : "read", 53462306a36Sopenharmony_ci data->blocks, data->blksz); 53562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), " DTO %d cycles + %d ns\n", 53662306a36Sopenharmony_ci data->timeout_clks, data->timeout_ns); 53762306a36Sopenharmony_ci timeout = data->timeout_clks + 53862306a36Sopenharmony_ci (data->timeout_ns / host->ns_in_one_cycle); 53962306a36Sopenharmony_ci if (timeout > 0xffff) 54062306a36Sopenharmony_ci timeout = 0xffff; 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci writel(timeout, host->base + DAVINCI_MMCTOD); 54362306a36Sopenharmony_ci writel(data->blocks, host->base + DAVINCI_MMCNBLK); 54462306a36Sopenharmony_ci writel(data->blksz, host->base + DAVINCI_MMCBLEN); 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci /* Configure the FIFO */ 54762306a36Sopenharmony_ci if (data->flags & MMC_DATA_WRITE) { 54862306a36Sopenharmony_ci host->data_dir = DAVINCI_MMC_DATADIR_WRITE; 54962306a36Sopenharmony_ci writel(fifo_lev | MMCFIFOCTL_FIFODIR_WR | MMCFIFOCTL_FIFORST, 55062306a36Sopenharmony_ci host->base + DAVINCI_MMCFIFOCTL); 55162306a36Sopenharmony_ci writel(fifo_lev | MMCFIFOCTL_FIFODIR_WR, 55262306a36Sopenharmony_ci host->base + DAVINCI_MMCFIFOCTL); 55362306a36Sopenharmony_ci } else { 55462306a36Sopenharmony_ci host->data_dir = DAVINCI_MMC_DATADIR_READ; 55562306a36Sopenharmony_ci writel(fifo_lev | MMCFIFOCTL_FIFODIR_RD | MMCFIFOCTL_FIFORST, 55662306a36Sopenharmony_ci host->base + DAVINCI_MMCFIFOCTL); 55762306a36Sopenharmony_ci writel(fifo_lev | MMCFIFOCTL_FIFODIR_RD, 55862306a36Sopenharmony_ci host->base + DAVINCI_MMCFIFOCTL); 55962306a36Sopenharmony_ci } 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci host->buffer = NULL; 56262306a36Sopenharmony_ci host->bytes_left = data->blocks * data->blksz; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci /* For now we try to use DMA whenever we won't need partial FIFO 56562306a36Sopenharmony_ci * reads or writes, either for the whole transfer (as tested here) 56662306a36Sopenharmony_ci * or for any individual scatterlist segment (tested when we call 56762306a36Sopenharmony_ci * start_dma_transfer). 56862306a36Sopenharmony_ci * 56962306a36Sopenharmony_ci * While we *could* change that, unusual block sizes are rarely 57062306a36Sopenharmony_ci * used. The occasional fallback to PIO should't hurt. 57162306a36Sopenharmony_ci */ 57262306a36Sopenharmony_ci if (host->use_dma && (host->bytes_left & (rw_threshold - 1)) == 0 57362306a36Sopenharmony_ci && mmc_davinci_start_dma_transfer(host, data) == 0) { 57462306a36Sopenharmony_ci /* zero this to ensure we take no PIO paths */ 57562306a36Sopenharmony_ci host->bytes_left = 0; 57662306a36Sopenharmony_ci } else { 57762306a36Sopenharmony_ci /* Revert to CPU Copy */ 57862306a36Sopenharmony_ci host->sg_len = data->sg_len; 57962306a36Sopenharmony_ci host->sg = host->data->sg; 58062306a36Sopenharmony_ci mmc_davinci_sg_to_buf(host); 58162306a36Sopenharmony_ci } 58262306a36Sopenharmony_ci} 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_cistatic void mmc_davinci_request(struct mmc_host *mmc, struct mmc_request *req) 58562306a36Sopenharmony_ci{ 58662306a36Sopenharmony_ci struct mmc_davinci_host *host = mmc_priv(mmc); 58762306a36Sopenharmony_ci unsigned long timeout = jiffies + msecs_to_jiffies(900); 58862306a36Sopenharmony_ci u32 mmcst1 = 0; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci /* Card may still be sending BUSY after a previous operation, 59162306a36Sopenharmony_ci * typically some kind of write. If so, we can't proceed yet. 59262306a36Sopenharmony_ci */ 59362306a36Sopenharmony_ci while (time_before(jiffies, timeout)) { 59462306a36Sopenharmony_ci mmcst1 = readl(host->base + DAVINCI_MMCST1); 59562306a36Sopenharmony_ci if (!(mmcst1 & MMCST1_BUSY)) 59662306a36Sopenharmony_ci break; 59762306a36Sopenharmony_ci cpu_relax(); 59862306a36Sopenharmony_ci } 59962306a36Sopenharmony_ci if (mmcst1 & MMCST1_BUSY) { 60062306a36Sopenharmony_ci dev_err(mmc_dev(host->mmc), "still BUSY? bad ... \n"); 60162306a36Sopenharmony_ci req->cmd->error = -ETIMEDOUT; 60262306a36Sopenharmony_ci mmc_request_done(mmc, req); 60362306a36Sopenharmony_ci return; 60462306a36Sopenharmony_ci } 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci host->do_dma = 0; 60762306a36Sopenharmony_ci mmc_davinci_prepare_data(host, req); 60862306a36Sopenharmony_ci mmc_davinci_start_command(host, req->cmd); 60962306a36Sopenharmony_ci} 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_cistatic unsigned int calculate_freq_for_card(struct mmc_davinci_host *host, 61262306a36Sopenharmony_ci unsigned int mmc_req_freq) 61362306a36Sopenharmony_ci{ 61462306a36Sopenharmony_ci unsigned int mmc_freq = 0, mmc_pclk = 0, mmc_push_pull_divisor = 0; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci mmc_pclk = host->mmc_input_clk; 61762306a36Sopenharmony_ci if (mmc_req_freq && mmc_pclk > (2 * mmc_req_freq)) 61862306a36Sopenharmony_ci mmc_push_pull_divisor = ((unsigned int)mmc_pclk 61962306a36Sopenharmony_ci / (2 * mmc_req_freq)) - 1; 62062306a36Sopenharmony_ci else 62162306a36Sopenharmony_ci mmc_push_pull_divisor = 0; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci mmc_freq = (unsigned int)mmc_pclk 62462306a36Sopenharmony_ci / (2 * (mmc_push_pull_divisor + 1)); 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci if (mmc_freq > mmc_req_freq) 62762306a36Sopenharmony_ci mmc_push_pull_divisor = mmc_push_pull_divisor + 1; 62862306a36Sopenharmony_ci /* Convert ns to clock cycles */ 62962306a36Sopenharmony_ci if (mmc_req_freq <= 400000) 63062306a36Sopenharmony_ci host->ns_in_one_cycle = (1000000) / (((mmc_pclk 63162306a36Sopenharmony_ci / (2 * (mmc_push_pull_divisor + 1)))/1000)); 63262306a36Sopenharmony_ci else 63362306a36Sopenharmony_ci host->ns_in_one_cycle = (1000000) / (((mmc_pclk 63462306a36Sopenharmony_ci / (2 * (mmc_push_pull_divisor + 1)))/1000000)); 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci return mmc_push_pull_divisor; 63762306a36Sopenharmony_ci} 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_cistatic void calculate_clk_divider(struct mmc_host *mmc, struct mmc_ios *ios) 64062306a36Sopenharmony_ci{ 64162306a36Sopenharmony_ci unsigned int open_drain_freq = 0, mmc_pclk = 0; 64262306a36Sopenharmony_ci unsigned int mmc_push_pull_freq = 0; 64362306a36Sopenharmony_ci struct mmc_davinci_host *host = mmc_priv(mmc); 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) { 64662306a36Sopenharmony_ci u32 temp; 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_ci /* Ignoring the init clock value passed for fixing the inter 64962306a36Sopenharmony_ci * operability with different cards. 65062306a36Sopenharmony_ci */ 65162306a36Sopenharmony_ci open_drain_freq = ((unsigned int)mmc_pclk 65262306a36Sopenharmony_ci / (2 * MMCSD_INIT_CLOCK)) - 1; 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_ci if (open_drain_freq > 0xFF) 65562306a36Sopenharmony_ci open_drain_freq = 0xFF; 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKRT_MASK; 65862306a36Sopenharmony_ci temp |= open_drain_freq; 65962306a36Sopenharmony_ci writel(temp, host->base + DAVINCI_MMCCLK); 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci /* Convert ns to clock cycles */ 66262306a36Sopenharmony_ci host->ns_in_one_cycle = (1000000) / (MMCSD_INIT_CLOCK/1000); 66362306a36Sopenharmony_ci } else { 66462306a36Sopenharmony_ci u32 temp; 66562306a36Sopenharmony_ci mmc_push_pull_freq = calculate_freq_for_card(host, ios->clock); 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci if (mmc_push_pull_freq > 0xFF) 66862306a36Sopenharmony_ci mmc_push_pull_freq = 0xFF; 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKEN; 67162306a36Sopenharmony_ci writel(temp, host->base + DAVINCI_MMCCLK); 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci udelay(10); 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKRT_MASK; 67662306a36Sopenharmony_ci temp |= mmc_push_pull_freq; 67762306a36Sopenharmony_ci writel(temp, host->base + DAVINCI_MMCCLK); 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci writel(temp | MMCCLK_CLKEN, host->base + DAVINCI_MMCCLK); 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci udelay(10); 68262306a36Sopenharmony_ci } 68362306a36Sopenharmony_ci} 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic void mmc_davinci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) 68662306a36Sopenharmony_ci{ 68762306a36Sopenharmony_ci struct mmc_davinci_host *host = mmc_priv(mmc); 68862306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(mmc->parent); 68962306a36Sopenharmony_ci struct davinci_mmc_config *config = pdev->dev.platform_data; 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 69262306a36Sopenharmony_ci "clock %dHz busmode %d powermode %d Vdd %04x\n", 69362306a36Sopenharmony_ci ios->clock, ios->bus_mode, ios->power_mode, 69462306a36Sopenharmony_ci ios->vdd); 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci switch (ios->power_mode) { 69762306a36Sopenharmony_ci case MMC_POWER_OFF: 69862306a36Sopenharmony_ci if (config && config->set_power) 69962306a36Sopenharmony_ci config->set_power(pdev->id, false); 70062306a36Sopenharmony_ci break; 70162306a36Sopenharmony_ci case MMC_POWER_UP: 70262306a36Sopenharmony_ci if (config && config->set_power) 70362306a36Sopenharmony_ci config->set_power(pdev->id, true); 70462306a36Sopenharmony_ci break; 70562306a36Sopenharmony_ci } 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci switch (ios->bus_width) { 70862306a36Sopenharmony_ci case MMC_BUS_WIDTH_8: 70962306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "Enabling 8 bit mode\n"); 71062306a36Sopenharmony_ci writel((readl(host->base + DAVINCI_MMCCTL) & 71162306a36Sopenharmony_ci ~MMCCTL_WIDTH_4_BIT) | MMCCTL_WIDTH_8_BIT, 71262306a36Sopenharmony_ci host->base + DAVINCI_MMCCTL); 71362306a36Sopenharmony_ci break; 71462306a36Sopenharmony_ci case MMC_BUS_WIDTH_4: 71562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "Enabling 4 bit mode\n"); 71662306a36Sopenharmony_ci if (host->version == MMC_CTLR_VERSION_2) 71762306a36Sopenharmony_ci writel((readl(host->base + DAVINCI_MMCCTL) & 71862306a36Sopenharmony_ci ~MMCCTL_WIDTH_8_BIT) | MMCCTL_WIDTH_4_BIT, 71962306a36Sopenharmony_ci host->base + DAVINCI_MMCCTL); 72062306a36Sopenharmony_ci else 72162306a36Sopenharmony_ci writel(readl(host->base + DAVINCI_MMCCTL) | 72262306a36Sopenharmony_ci MMCCTL_WIDTH_4_BIT, 72362306a36Sopenharmony_ci host->base + DAVINCI_MMCCTL); 72462306a36Sopenharmony_ci break; 72562306a36Sopenharmony_ci case MMC_BUS_WIDTH_1: 72662306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "Enabling 1 bit mode\n"); 72762306a36Sopenharmony_ci if (host->version == MMC_CTLR_VERSION_2) 72862306a36Sopenharmony_ci writel(readl(host->base + DAVINCI_MMCCTL) & 72962306a36Sopenharmony_ci ~(MMCCTL_WIDTH_8_BIT | MMCCTL_WIDTH_4_BIT), 73062306a36Sopenharmony_ci host->base + DAVINCI_MMCCTL); 73162306a36Sopenharmony_ci else 73262306a36Sopenharmony_ci writel(readl(host->base + DAVINCI_MMCCTL) & 73362306a36Sopenharmony_ci ~MMCCTL_WIDTH_4_BIT, 73462306a36Sopenharmony_ci host->base + DAVINCI_MMCCTL); 73562306a36Sopenharmony_ci break; 73662306a36Sopenharmony_ci } 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci calculate_clk_divider(mmc, ios); 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci host->bus_mode = ios->bus_mode; 74162306a36Sopenharmony_ci if (ios->power_mode == MMC_POWER_UP) { 74262306a36Sopenharmony_ci unsigned long timeout = jiffies + msecs_to_jiffies(50); 74362306a36Sopenharmony_ci bool lose = true; 74462306a36Sopenharmony_ci 74562306a36Sopenharmony_ci /* Send clock cycles, poll completion */ 74662306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCARGHL); 74762306a36Sopenharmony_ci writel(MMCCMD_INITCK, host->base + DAVINCI_MMCCMD); 74862306a36Sopenharmony_ci while (time_before(jiffies, timeout)) { 74962306a36Sopenharmony_ci u32 tmp = readl(host->base + DAVINCI_MMCST0); 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_ci if (tmp & MMCST0_RSPDNE) { 75262306a36Sopenharmony_ci lose = false; 75362306a36Sopenharmony_ci break; 75462306a36Sopenharmony_ci } 75562306a36Sopenharmony_ci cpu_relax(); 75662306a36Sopenharmony_ci } 75762306a36Sopenharmony_ci if (lose) 75862306a36Sopenharmony_ci dev_warn(mmc_dev(host->mmc), "powerup timeout\n"); 75962306a36Sopenharmony_ci } 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci /* FIXME on power OFF, reset things ... */ 76262306a36Sopenharmony_ci} 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic void 76562306a36Sopenharmony_cimmc_davinci_xfer_done(struct mmc_davinci_host *host, struct mmc_data *data) 76662306a36Sopenharmony_ci{ 76762306a36Sopenharmony_ci host->data = NULL; 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci if (host->mmc->caps & MMC_CAP_SDIO_IRQ) { 77062306a36Sopenharmony_ci /* 77162306a36Sopenharmony_ci * SDIO Interrupt Detection work-around as suggested by 77262306a36Sopenharmony_ci * Davinci Errata (TMS320DM355 Silicon Revision 1.1 Errata 77362306a36Sopenharmony_ci * 2.1.6): Signal SDIO interrupt only if it is enabled by core 77462306a36Sopenharmony_ci */ 77562306a36Sopenharmony_ci if (host->sdio_int && !(readl(host->base + DAVINCI_SDIOST0) & 77662306a36Sopenharmony_ci SDIOST0_DAT1_HI)) { 77762306a36Sopenharmony_ci writel(SDIOIST_IOINT, host->base + DAVINCI_SDIOIST); 77862306a36Sopenharmony_ci mmc_signal_sdio_irq(host->mmc); 77962306a36Sopenharmony_ci } 78062306a36Sopenharmony_ci } 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_ci if (host->do_dma) { 78362306a36Sopenharmony_ci davinci_abort_dma(host); 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, 78662306a36Sopenharmony_ci mmc_get_dma_dir(data)); 78762306a36Sopenharmony_ci host->do_dma = false; 78862306a36Sopenharmony_ci } 78962306a36Sopenharmony_ci host->data_dir = DAVINCI_MMC_DATADIR_NONE; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci if (!data->stop || (host->cmd && host->cmd->error)) { 79262306a36Sopenharmony_ci mmc_request_done(host->mmc, data->mrq); 79362306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCIM); 79462306a36Sopenharmony_ci host->active_request = false; 79562306a36Sopenharmony_ci } else 79662306a36Sopenharmony_ci mmc_davinci_start_command(host, data->stop); 79762306a36Sopenharmony_ci} 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_cistatic void mmc_davinci_cmd_done(struct mmc_davinci_host *host, 80062306a36Sopenharmony_ci struct mmc_command *cmd) 80162306a36Sopenharmony_ci{ 80262306a36Sopenharmony_ci host->cmd = NULL; 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_PRESENT) { 80562306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_136) { 80662306a36Sopenharmony_ci /* response type 2 */ 80762306a36Sopenharmony_ci cmd->resp[3] = readl(host->base + DAVINCI_MMCRSP01); 80862306a36Sopenharmony_ci cmd->resp[2] = readl(host->base + DAVINCI_MMCRSP23); 80962306a36Sopenharmony_ci cmd->resp[1] = readl(host->base + DAVINCI_MMCRSP45); 81062306a36Sopenharmony_ci cmd->resp[0] = readl(host->base + DAVINCI_MMCRSP67); 81162306a36Sopenharmony_ci } else { 81262306a36Sopenharmony_ci /* response types 1, 1b, 3, 4, 5, 6 */ 81362306a36Sopenharmony_ci cmd->resp[0] = readl(host->base + DAVINCI_MMCRSP67); 81462306a36Sopenharmony_ci } 81562306a36Sopenharmony_ci } 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci if (host->data == NULL || cmd->error) { 81862306a36Sopenharmony_ci if (cmd->error == -ETIMEDOUT) 81962306a36Sopenharmony_ci cmd->mrq->cmd->retries = 0; 82062306a36Sopenharmony_ci mmc_request_done(host->mmc, cmd->mrq); 82162306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCIM); 82262306a36Sopenharmony_ci host->active_request = false; 82362306a36Sopenharmony_ci } 82462306a36Sopenharmony_ci} 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_cistatic inline void mmc_davinci_reset_ctrl(struct mmc_davinci_host *host, 82762306a36Sopenharmony_ci int val) 82862306a36Sopenharmony_ci{ 82962306a36Sopenharmony_ci u32 temp; 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci temp = readl(host->base + DAVINCI_MMCCTL); 83262306a36Sopenharmony_ci if (val) /* reset */ 83362306a36Sopenharmony_ci temp |= MMCCTL_CMDRST | MMCCTL_DATRST; 83462306a36Sopenharmony_ci else /* enable */ 83562306a36Sopenharmony_ci temp &= ~(MMCCTL_CMDRST | MMCCTL_DATRST); 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci writel(temp, host->base + DAVINCI_MMCCTL); 83862306a36Sopenharmony_ci udelay(10); 83962306a36Sopenharmony_ci} 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_cistatic void 84262306a36Sopenharmony_cidavinci_abort_data(struct mmc_davinci_host *host, struct mmc_data *data) 84362306a36Sopenharmony_ci{ 84462306a36Sopenharmony_ci mmc_davinci_reset_ctrl(host, 1); 84562306a36Sopenharmony_ci mmc_davinci_reset_ctrl(host, 0); 84662306a36Sopenharmony_ci} 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_cistatic irqreturn_t mmc_davinci_sdio_irq(int irq, void *dev_id) 84962306a36Sopenharmony_ci{ 85062306a36Sopenharmony_ci struct mmc_davinci_host *host = dev_id; 85162306a36Sopenharmony_ci unsigned int status; 85262306a36Sopenharmony_ci 85362306a36Sopenharmony_ci status = readl(host->base + DAVINCI_SDIOIST); 85462306a36Sopenharmony_ci if (status & SDIOIST_IOINT) { 85562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 85662306a36Sopenharmony_ci "SDIO interrupt status %x\n", status); 85762306a36Sopenharmony_ci writel(status | SDIOIST_IOINT, host->base + DAVINCI_SDIOIST); 85862306a36Sopenharmony_ci mmc_signal_sdio_irq(host->mmc); 85962306a36Sopenharmony_ci } 86062306a36Sopenharmony_ci return IRQ_HANDLED; 86162306a36Sopenharmony_ci} 86262306a36Sopenharmony_ci 86362306a36Sopenharmony_cistatic irqreturn_t mmc_davinci_irq(int irq, void *dev_id) 86462306a36Sopenharmony_ci{ 86562306a36Sopenharmony_ci struct mmc_davinci_host *host = (struct mmc_davinci_host *)dev_id; 86662306a36Sopenharmony_ci unsigned int status, qstatus; 86762306a36Sopenharmony_ci int end_command = 0; 86862306a36Sopenharmony_ci int end_transfer = 0; 86962306a36Sopenharmony_ci struct mmc_data *data = host->data; 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_ci if (host->cmd == NULL && host->data == NULL) { 87262306a36Sopenharmony_ci status = readl(host->base + DAVINCI_MMCST0); 87362306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 87462306a36Sopenharmony_ci "Spurious interrupt 0x%04x\n", status); 87562306a36Sopenharmony_ci /* Disable the interrupt from mmcsd */ 87662306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCIM); 87762306a36Sopenharmony_ci return IRQ_NONE; 87862306a36Sopenharmony_ci } 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_ci status = readl(host->base + DAVINCI_MMCST0); 88162306a36Sopenharmony_ci qstatus = status; 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci /* handle FIFO first when using PIO for data. 88462306a36Sopenharmony_ci * bytes_left will decrease to zero as I/O progress and status will 88562306a36Sopenharmony_ci * read zero over iteration because this controller status 88662306a36Sopenharmony_ci * register(MMCST0) reports any status only once and it is cleared 88762306a36Sopenharmony_ci * by read. So, it is not unbouned loop even in the case of 88862306a36Sopenharmony_ci * non-dma. 88962306a36Sopenharmony_ci */ 89062306a36Sopenharmony_ci if (host->bytes_left && (status & (MMCST0_DXRDY | MMCST0_DRRDY))) { 89162306a36Sopenharmony_ci unsigned long im_val; 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_ci /* 89462306a36Sopenharmony_ci * If interrupts fire during the following loop, they will be 89562306a36Sopenharmony_ci * handled by the handler, but the PIC will still buffer these. 89662306a36Sopenharmony_ci * As a result, the handler will be called again to serve these 89762306a36Sopenharmony_ci * needlessly. In order to avoid these spurious interrupts, 89862306a36Sopenharmony_ci * keep interrupts masked during the loop. 89962306a36Sopenharmony_ci */ 90062306a36Sopenharmony_ci im_val = readl(host->base + DAVINCI_MMCIM); 90162306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCIM); 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci do { 90462306a36Sopenharmony_ci davinci_fifo_data_trans(host, rw_threshold); 90562306a36Sopenharmony_ci status = readl(host->base + DAVINCI_MMCST0); 90662306a36Sopenharmony_ci qstatus |= status; 90762306a36Sopenharmony_ci } while (host->bytes_left && 90862306a36Sopenharmony_ci (status & (MMCST0_DXRDY | MMCST0_DRRDY))); 90962306a36Sopenharmony_ci 91062306a36Sopenharmony_ci /* 91162306a36Sopenharmony_ci * If an interrupt is pending, it is assumed it will fire when 91262306a36Sopenharmony_ci * it is unmasked. This assumption is also taken when the MMCIM 91362306a36Sopenharmony_ci * is first set. Otherwise, writing to MMCIM after reading the 91462306a36Sopenharmony_ci * status is race-prone. 91562306a36Sopenharmony_ci */ 91662306a36Sopenharmony_ci writel(im_val, host->base + DAVINCI_MMCIM); 91762306a36Sopenharmony_ci } 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci if (qstatus & MMCST0_DATDNE) { 92062306a36Sopenharmony_ci /* All blocks sent/received, and CRC checks passed */ 92162306a36Sopenharmony_ci if (data != NULL) { 92262306a36Sopenharmony_ci if ((host->do_dma == 0) && (host->bytes_left > 0)) { 92362306a36Sopenharmony_ci /* if datasize < rw_threshold 92462306a36Sopenharmony_ci * no RX ints are generated 92562306a36Sopenharmony_ci */ 92662306a36Sopenharmony_ci davinci_fifo_data_trans(host, host->bytes_left); 92762306a36Sopenharmony_ci } 92862306a36Sopenharmony_ci end_transfer = 1; 92962306a36Sopenharmony_ci data->bytes_xfered = data->blocks * data->blksz; 93062306a36Sopenharmony_ci } else { 93162306a36Sopenharmony_ci dev_err(mmc_dev(host->mmc), 93262306a36Sopenharmony_ci "DATDNE with no host->data\n"); 93362306a36Sopenharmony_ci } 93462306a36Sopenharmony_ci } 93562306a36Sopenharmony_ci 93662306a36Sopenharmony_ci if (qstatus & MMCST0_TOUTRD) { 93762306a36Sopenharmony_ci /* Read data timeout */ 93862306a36Sopenharmony_ci data->error = -ETIMEDOUT; 93962306a36Sopenharmony_ci end_transfer = 1; 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 94262306a36Sopenharmony_ci "read data timeout, status %x\n", 94362306a36Sopenharmony_ci qstatus); 94462306a36Sopenharmony_ci 94562306a36Sopenharmony_ci davinci_abort_data(host, data); 94662306a36Sopenharmony_ci } 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_ci if (qstatus & (MMCST0_CRCWR | MMCST0_CRCRD)) { 94962306a36Sopenharmony_ci /* Data CRC error */ 95062306a36Sopenharmony_ci data->error = -EILSEQ; 95162306a36Sopenharmony_ci end_transfer = 1; 95262306a36Sopenharmony_ci 95362306a36Sopenharmony_ci /* NOTE: this controller uses CRCWR to report both CRC 95462306a36Sopenharmony_ci * errors and timeouts (on writes). MMCDRSP values are 95562306a36Sopenharmony_ci * only weakly documented, but 0x9f was clearly a timeout 95662306a36Sopenharmony_ci * case and the two three-bit patterns in various SD specs 95762306a36Sopenharmony_ci * (101, 010) aren't part of it ... 95862306a36Sopenharmony_ci */ 95962306a36Sopenharmony_ci if (qstatus & MMCST0_CRCWR) { 96062306a36Sopenharmony_ci u32 temp = readb(host->base + DAVINCI_MMCDRSP); 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_ci if (temp == 0x9f) 96362306a36Sopenharmony_ci data->error = -ETIMEDOUT; 96462306a36Sopenharmony_ci } 96562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "data %s %s error\n", 96662306a36Sopenharmony_ci (qstatus & MMCST0_CRCWR) ? "write" : "read", 96762306a36Sopenharmony_ci (data->error == -ETIMEDOUT) ? "timeout" : "CRC"); 96862306a36Sopenharmony_ci 96962306a36Sopenharmony_ci davinci_abort_data(host, data); 97062306a36Sopenharmony_ci } 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci if (qstatus & MMCST0_TOUTRS) { 97362306a36Sopenharmony_ci /* Command timeout */ 97462306a36Sopenharmony_ci if (host->cmd) { 97562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), 97662306a36Sopenharmony_ci "CMD%d timeout, status %x\n", 97762306a36Sopenharmony_ci host->cmd->opcode, qstatus); 97862306a36Sopenharmony_ci host->cmd->error = -ETIMEDOUT; 97962306a36Sopenharmony_ci if (data) { 98062306a36Sopenharmony_ci end_transfer = 1; 98162306a36Sopenharmony_ci davinci_abort_data(host, data); 98262306a36Sopenharmony_ci } else 98362306a36Sopenharmony_ci end_command = 1; 98462306a36Sopenharmony_ci } 98562306a36Sopenharmony_ci } 98662306a36Sopenharmony_ci 98762306a36Sopenharmony_ci if (qstatus & MMCST0_CRCRS) { 98862306a36Sopenharmony_ci /* Command CRC error */ 98962306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "Command CRC error\n"); 99062306a36Sopenharmony_ci if (host->cmd) { 99162306a36Sopenharmony_ci host->cmd->error = -EILSEQ; 99262306a36Sopenharmony_ci end_command = 1; 99362306a36Sopenharmony_ci } 99462306a36Sopenharmony_ci } 99562306a36Sopenharmony_ci 99662306a36Sopenharmony_ci if (qstatus & MMCST0_RSPDNE) { 99762306a36Sopenharmony_ci /* End of command phase */ 99862306a36Sopenharmony_ci end_command = host->cmd ? 1 : 0; 99962306a36Sopenharmony_ci } 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci if (end_command) 100262306a36Sopenharmony_ci mmc_davinci_cmd_done(host, host->cmd); 100362306a36Sopenharmony_ci if (end_transfer) 100462306a36Sopenharmony_ci mmc_davinci_xfer_done(host, data); 100562306a36Sopenharmony_ci return IRQ_HANDLED; 100662306a36Sopenharmony_ci} 100762306a36Sopenharmony_ci 100862306a36Sopenharmony_cistatic int mmc_davinci_get_cd(struct mmc_host *mmc) 100962306a36Sopenharmony_ci{ 101062306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(mmc->parent); 101162306a36Sopenharmony_ci struct davinci_mmc_config *config = pdev->dev.platform_data; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_ci if (config && config->get_cd) 101462306a36Sopenharmony_ci return config->get_cd(pdev->id); 101562306a36Sopenharmony_ci 101662306a36Sopenharmony_ci return mmc_gpio_get_cd(mmc); 101762306a36Sopenharmony_ci} 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_cistatic int mmc_davinci_get_ro(struct mmc_host *mmc) 102062306a36Sopenharmony_ci{ 102162306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(mmc->parent); 102262306a36Sopenharmony_ci struct davinci_mmc_config *config = pdev->dev.platform_data; 102362306a36Sopenharmony_ci 102462306a36Sopenharmony_ci if (config && config->get_ro) 102562306a36Sopenharmony_ci return config->get_ro(pdev->id); 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_ci return mmc_gpio_get_ro(mmc); 102862306a36Sopenharmony_ci} 102962306a36Sopenharmony_ci 103062306a36Sopenharmony_cistatic void mmc_davinci_enable_sdio_irq(struct mmc_host *mmc, int enable) 103162306a36Sopenharmony_ci{ 103262306a36Sopenharmony_ci struct mmc_davinci_host *host = mmc_priv(mmc); 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci if (enable) { 103562306a36Sopenharmony_ci if (!(readl(host->base + DAVINCI_SDIOST0) & SDIOST0_DAT1_HI)) { 103662306a36Sopenharmony_ci writel(SDIOIST_IOINT, host->base + DAVINCI_SDIOIST); 103762306a36Sopenharmony_ci mmc_signal_sdio_irq(host->mmc); 103862306a36Sopenharmony_ci } else { 103962306a36Sopenharmony_ci host->sdio_int = true; 104062306a36Sopenharmony_ci writel(readl(host->base + DAVINCI_SDIOIEN) | 104162306a36Sopenharmony_ci SDIOIEN_IOINTEN, host->base + DAVINCI_SDIOIEN); 104262306a36Sopenharmony_ci } 104362306a36Sopenharmony_ci } else { 104462306a36Sopenharmony_ci host->sdio_int = false; 104562306a36Sopenharmony_ci writel(readl(host->base + DAVINCI_SDIOIEN) & ~SDIOIEN_IOINTEN, 104662306a36Sopenharmony_ci host->base + DAVINCI_SDIOIEN); 104762306a36Sopenharmony_ci } 104862306a36Sopenharmony_ci} 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_cistatic const struct mmc_host_ops mmc_davinci_ops = { 105162306a36Sopenharmony_ci .request = mmc_davinci_request, 105262306a36Sopenharmony_ci .set_ios = mmc_davinci_set_ios, 105362306a36Sopenharmony_ci .get_cd = mmc_davinci_get_cd, 105462306a36Sopenharmony_ci .get_ro = mmc_davinci_get_ro, 105562306a36Sopenharmony_ci .enable_sdio_irq = mmc_davinci_enable_sdio_irq, 105662306a36Sopenharmony_ci}; 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_ci/*----------------------------------------------------------------------*/ 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 106162306a36Sopenharmony_cistatic int mmc_davinci_cpufreq_transition(struct notifier_block *nb, 106262306a36Sopenharmony_ci unsigned long val, void *data) 106362306a36Sopenharmony_ci{ 106462306a36Sopenharmony_ci struct mmc_davinci_host *host; 106562306a36Sopenharmony_ci unsigned int mmc_pclk; 106662306a36Sopenharmony_ci struct mmc_host *mmc; 106762306a36Sopenharmony_ci unsigned long flags; 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_ci host = container_of(nb, struct mmc_davinci_host, freq_transition); 107062306a36Sopenharmony_ci mmc = host->mmc; 107162306a36Sopenharmony_ci mmc_pclk = clk_get_rate(host->clk); 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci if (val == CPUFREQ_POSTCHANGE) { 107462306a36Sopenharmony_ci spin_lock_irqsave(&mmc->lock, flags); 107562306a36Sopenharmony_ci host->mmc_input_clk = mmc_pclk; 107662306a36Sopenharmony_ci calculate_clk_divider(mmc, &mmc->ios); 107762306a36Sopenharmony_ci spin_unlock_irqrestore(&mmc->lock, flags); 107862306a36Sopenharmony_ci } 107962306a36Sopenharmony_ci 108062306a36Sopenharmony_ci return 0; 108162306a36Sopenharmony_ci} 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_cistatic inline int mmc_davinci_cpufreq_register(struct mmc_davinci_host *host) 108462306a36Sopenharmony_ci{ 108562306a36Sopenharmony_ci host->freq_transition.notifier_call = mmc_davinci_cpufreq_transition; 108662306a36Sopenharmony_ci 108762306a36Sopenharmony_ci return cpufreq_register_notifier(&host->freq_transition, 108862306a36Sopenharmony_ci CPUFREQ_TRANSITION_NOTIFIER); 108962306a36Sopenharmony_ci} 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_cistatic inline void mmc_davinci_cpufreq_deregister(struct mmc_davinci_host *host) 109262306a36Sopenharmony_ci{ 109362306a36Sopenharmony_ci cpufreq_unregister_notifier(&host->freq_transition, 109462306a36Sopenharmony_ci CPUFREQ_TRANSITION_NOTIFIER); 109562306a36Sopenharmony_ci} 109662306a36Sopenharmony_ci#else 109762306a36Sopenharmony_cistatic inline int mmc_davinci_cpufreq_register(struct mmc_davinci_host *host) 109862306a36Sopenharmony_ci{ 109962306a36Sopenharmony_ci return 0; 110062306a36Sopenharmony_ci} 110162306a36Sopenharmony_ci 110262306a36Sopenharmony_cistatic inline void mmc_davinci_cpufreq_deregister(struct mmc_davinci_host *host) 110362306a36Sopenharmony_ci{ 110462306a36Sopenharmony_ci} 110562306a36Sopenharmony_ci#endif 110662306a36Sopenharmony_cistatic void init_mmcsd_host(struct mmc_davinci_host *host) 110762306a36Sopenharmony_ci{ 110862306a36Sopenharmony_ci 110962306a36Sopenharmony_ci mmc_davinci_reset_ctrl(host, 1); 111062306a36Sopenharmony_ci 111162306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCCLK); 111262306a36Sopenharmony_ci writel(MMCCLK_CLKEN, host->base + DAVINCI_MMCCLK); 111362306a36Sopenharmony_ci 111462306a36Sopenharmony_ci writel(0x1FFF, host->base + DAVINCI_MMCTOR); 111562306a36Sopenharmony_ci writel(0xFFFF, host->base + DAVINCI_MMCTOD); 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_ci mmc_davinci_reset_ctrl(host, 0); 111862306a36Sopenharmony_ci} 111962306a36Sopenharmony_ci 112062306a36Sopenharmony_cistatic const struct platform_device_id davinci_mmc_devtype[] = { 112162306a36Sopenharmony_ci { 112262306a36Sopenharmony_ci .name = "dm6441-mmc", 112362306a36Sopenharmony_ci .driver_data = MMC_CTLR_VERSION_1, 112462306a36Sopenharmony_ci }, { 112562306a36Sopenharmony_ci .name = "da830-mmc", 112662306a36Sopenharmony_ci .driver_data = MMC_CTLR_VERSION_2, 112762306a36Sopenharmony_ci }, 112862306a36Sopenharmony_ci {}, 112962306a36Sopenharmony_ci}; 113062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(platform, davinci_mmc_devtype); 113162306a36Sopenharmony_ci 113262306a36Sopenharmony_cistatic const struct of_device_id davinci_mmc_dt_ids[] = { 113362306a36Sopenharmony_ci { 113462306a36Sopenharmony_ci .compatible = "ti,dm6441-mmc", 113562306a36Sopenharmony_ci .data = &davinci_mmc_devtype[MMC_CTLR_VERSION_1], 113662306a36Sopenharmony_ci }, 113762306a36Sopenharmony_ci { 113862306a36Sopenharmony_ci .compatible = "ti,da830-mmc", 113962306a36Sopenharmony_ci .data = &davinci_mmc_devtype[MMC_CTLR_VERSION_2], 114062306a36Sopenharmony_ci }, 114162306a36Sopenharmony_ci {}, 114262306a36Sopenharmony_ci}; 114362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, davinci_mmc_dt_ids); 114462306a36Sopenharmony_ci 114562306a36Sopenharmony_cistatic int mmc_davinci_parse_pdata(struct mmc_host *mmc) 114662306a36Sopenharmony_ci{ 114762306a36Sopenharmony_ci struct platform_device *pdev = to_platform_device(mmc->parent); 114862306a36Sopenharmony_ci struct davinci_mmc_config *pdata = pdev->dev.platform_data; 114962306a36Sopenharmony_ci struct mmc_davinci_host *host; 115062306a36Sopenharmony_ci int ret; 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_ci if (!pdata) 115362306a36Sopenharmony_ci return -EINVAL; 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci host = mmc_priv(mmc); 115662306a36Sopenharmony_ci if (!host) 115762306a36Sopenharmony_ci return -EINVAL; 115862306a36Sopenharmony_ci 115962306a36Sopenharmony_ci if (pdata && pdata->nr_sg) 116062306a36Sopenharmony_ci host->nr_sg = pdata->nr_sg - 1; 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_ci if (pdata && (pdata->wires == 4 || pdata->wires == 0)) 116362306a36Sopenharmony_ci mmc->caps |= MMC_CAP_4_BIT_DATA; 116462306a36Sopenharmony_ci 116562306a36Sopenharmony_ci if (pdata && (pdata->wires == 8)) 116662306a36Sopenharmony_ci mmc->caps |= (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA); 116762306a36Sopenharmony_ci 116862306a36Sopenharmony_ci mmc->f_min = 312500; 116962306a36Sopenharmony_ci mmc->f_max = 25000000; 117062306a36Sopenharmony_ci if (pdata && pdata->max_freq) 117162306a36Sopenharmony_ci mmc->f_max = pdata->max_freq; 117262306a36Sopenharmony_ci if (pdata && pdata->caps) 117362306a36Sopenharmony_ci mmc->caps |= pdata->caps; 117462306a36Sopenharmony_ci 117562306a36Sopenharmony_ci /* Register a cd gpio, if there is not one, enable polling */ 117662306a36Sopenharmony_ci ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0); 117762306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 117862306a36Sopenharmony_ci return ret; 117962306a36Sopenharmony_ci else if (ret) 118062306a36Sopenharmony_ci mmc->caps |= MMC_CAP_NEEDS_POLL; 118162306a36Sopenharmony_ci 118262306a36Sopenharmony_ci ret = mmc_gpiod_request_ro(mmc, "wp", 0, 0); 118362306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 118462306a36Sopenharmony_ci return ret; 118562306a36Sopenharmony_ci 118662306a36Sopenharmony_ci return 0; 118762306a36Sopenharmony_ci} 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_cistatic int davinci_mmcsd_probe(struct platform_device *pdev) 119062306a36Sopenharmony_ci{ 119162306a36Sopenharmony_ci struct mmc_davinci_host *host = NULL; 119262306a36Sopenharmony_ci struct mmc_host *mmc = NULL; 119362306a36Sopenharmony_ci struct resource *r, *mem = NULL; 119462306a36Sopenharmony_ci int ret, irq; 119562306a36Sopenharmony_ci size_t mem_size; 119662306a36Sopenharmony_ci const struct platform_device_id *id_entry; 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_ci r = platform_get_resource(pdev, IORESOURCE_MEM, 0); 119962306a36Sopenharmony_ci if (!r) 120062306a36Sopenharmony_ci return -ENODEV; 120162306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 120262306a36Sopenharmony_ci if (irq < 0) 120362306a36Sopenharmony_ci return irq; 120462306a36Sopenharmony_ci 120562306a36Sopenharmony_ci mem_size = resource_size(r); 120662306a36Sopenharmony_ci mem = devm_request_mem_region(&pdev->dev, r->start, mem_size, 120762306a36Sopenharmony_ci pdev->name); 120862306a36Sopenharmony_ci if (!mem) 120962306a36Sopenharmony_ci return -EBUSY; 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_ci mmc = mmc_alloc_host(sizeof(struct mmc_davinci_host), &pdev->dev); 121262306a36Sopenharmony_ci if (!mmc) 121362306a36Sopenharmony_ci return -ENOMEM; 121462306a36Sopenharmony_ci 121562306a36Sopenharmony_ci host = mmc_priv(mmc); 121662306a36Sopenharmony_ci host->mmc = mmc; /* Important */ 121762306a36Sopenharmony_ci 121862306a36Sopenharmony_ci host->mem_res = mem; 121962306a36Sopenharmony_ci host->base = devm_ioremap(&pdev->dev, mem->start, mem_size); 122062306a36Sopenharmony_ci if (!host->base) { 122162306a36Sopenharmony_ci ret = -ENOMEM; 122262306a36Sopenharmony_ci goto ioremap_fail; 122362306a36Sopenharmony_ci } 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_ci host->clk = devm_clk_get(&pdev->dev, NULL); 122662306a36Sopenharmony_ci if (IS_ERR(host->clk)) { 122762306a36Sopenharmony_ci ret = PTR_ERR(host->clk); 122862306a36Sopenharmony_ci goto clk_get_fail; 122962306a36Sopenharmony_ci } 123062306a36Sopenharmony_ci ret = clk_prepare_enable(host->clk); 123162306a36Sopenharmony_ci if (ret) 123262306a36Sopenharmony_ci goto clk_prepare_enable_fail; 123362306a36Sopenharmony_ci 123462306a36Sopenharmony_ci host->mmc_input_clk = clk_get_rate(host->clk); 123562306a36Sopenharmony_ci 123662306a36Sopenharmony_ci pdev->id_entry = of_device_get_match_data(&pdev->dev); 123762306a36Sopenharmony_ci if (pdev->id_entry) { 123862306a36Sopenharmony_ci ret = mmc_of_parse(mmc); 123962306a36Sopenharmony_ci if (ret) { 124062306a36Sopenharmony_ci dev_err_probe(&pdev->dev, ret, 124162306a36Sopenharmony_ci "could not parse of data\n"); 124262306a36Sopenharmony_ci goto parse_fail; 124362306a36Sopenharmony_ci } 124462306a36Sopenharmony_ci } else { 124562306a36Sopenharmony_ci ret = mmc_davinci_parse_pdata(mmc); 124662306a36Sopenharmony_ci if (ret) { 124762306a36Sopenharmony_ci dev_err(&pdev->dev, 124862306a36Sopenharmony_ci "could not parse platform data: %d\n", ret); 124962306a36Sopenharmony_ci goto parse_fail; 125062306a36Sopenharmony_ci } } 125162306a36Sopenharmony_ci 125262306a36Sopenharmony_ci if (host->nr_sg > MAX_NR_SG || !host->nr_sg) 125362306a36Sopenharmony_ci host->nr_sg = MAX_NR_SG; 125462306a36Sopenharmony_ci 125562306a36Sopenharmony_ci init_mmcsd_host(host); 125662306a36Sopenharmony_ci 125762306a36Sopenharmony_ci host->use_dma = use_dma; 125862306a36Sopenharmony_ci host->mmc_irq = irq; 125962306a36Sopenharmony_ci host->sdio_irq = platform_get_irq_optional(pdev, 1); 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_ci if (host->use_dma) { 126262306a36Sopenharmony_ci ret = davinci_acquire_dma_channels(host); 126362306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 126462306a36Sopenharmony_ci goto dma_probe_defer; 126562306a36Sopenharmony_ci else if (ret) 126662306a36Sopenharmony_ci host->use_dma = 0; 126762306a36Sopenharmony_ci } 126862306a36Sopenharmony_ci 126962306a36Sopenharmony_ci mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY; 127062306a36Sopenharmony_ci 127162306a36Sopenharmony_ci id_entry = platform_get_device_id(pdev); 127262306a36Sopenharmony_ci if (id_entry) 127362306a36Sopenharmony_ci host->version = id_entry->driver_data; 127462306a36Sopenharmony_ci 127562306a36Sopenharmony_ci mmc->ops = &mmc_davinci_ops; 127662306a36Sopenharmony_ci mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34; 127762306a36Sopenharmony_ci 127862306a36Sopenharmony_ci /* With no iommu coalescing pages, each phys_seg is a hw_seg. 127962306a36Sopenharmony_ci * Each hw_seg uses one EDMA parameter RAM slot, always one 128062306a36Sopenharmony_ci * channel and then usually some linked slots. 128162306a36Sopenharmony_ci */ 128262306a36Sopenharmony_ci mmc->max_segs = MAX_NR_SG; 128362306a36Sopenharmony_ci 128462306a36Sopenharmony_ci /* EDMA limit per hw segment (one or two MBytes) */ 128562306a36Sopenharmony_ci mmc->max_seg_size = MAX_CCNT * rw_threshold; 128662306a36Sopenharmony_ci 128762306a36Sopenharmony_ci /* MMC/SD controller limits for multiblock requests */ 128862306a36Sopenharmony_ci mmc->max_blk_size = 4095; /* BLEN is 12 bits */ 128962306a36Sopenharmony_ci mmc->max_blk_count = 65535; /* NBLK is 16 bits */ 129062306a36Sopenharmony_ci mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count; 129162306a36Sopenharmony_ci 129262306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "max_segs=%d\n", mmc->max_segs); 129362306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "max_blk_size=%d\n", mmc->max_blk_size); 129462306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "max_req_size=%d\n", mmc->max_req_size); 129562306a36Sopenharmony_ci dev_dbg(mmc_dev(host->mmc), "max_seg_size=%d\n", mmc->max_seg_size); 129662306a36Sopenharmony_ci 129762306a36Sopenharmony_ci platform_set_drvdata(pdev, host); 129862306a36Sopenharmony_ci 129962306a36Sopenharmony_ci ret = mmc_davinci_cpufreq_register(host); 130062306a36Sopenharmony_ci if (ret) { 130162306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to register cpufreq\n"); 130262306a36Sopenharmony_ci goto cpu_freq_fail; 130362306a36Sopenharmony_ci } 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_ci ret = mmc_add_host(mmc); 130662306a36Sopenharmony_ci if (ret < 0) 130762306a36Sopenharmony_ci goto mmc_add_host_fail; 130862306a36Sopenharmony_ci 130962306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, irq, mmc_davinci_irq, 0, 131062306a36Sopenharmony_ci mmc_hostname(mmc), host); 131162306a36Sopenharmony_ci if (ret) 131262306a36Sopenharmony_ci goto request_irq_fail; 131362306a36Sopenharmony_ci 131462306a36Sopenharmony_ci if (host->sdio_irq >= 0) { 131562306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, host->sdio_irq, 131662306a36Sopenharmony_ci mmc_davinci_sdio_irq, 0, 131762306a36Sopenharmony_ci mmc_hostname(mmc), host); 131862306a36Sopenharmony_ci if (!ret) 131962306a36Sopenharmony_ci mmc->caps |= MMC_CAP_SDIO_IRQ; 132062306a36Sopenharmony_ci } 132162306a36Sopenharmony_ci 132262306a36Sopenharmony_ci rename_region(mem, mmc_hostname(mmc)); 132362306a36Sopenharmony_ci 132462306a36Sopenharmony_ci dev_info(mmc_dev(host->mmc), "Using %s, %d-bit mode\n", 132562306a36Sopenharmony_ci host->use_dma ? "DMA" : "PIO", 132662306a36Sopenharmony_ci (mmc->caps & MMC_CAP_4_BIT_DATA) ? 4 : 1); 132762306a36Sopenharmony_ci 132862306a36Sopenharmony_ci return 0; 132962306a36Sopenharmony_ci 133062306a36Sopenharmony_cirequest_irq_fail: 133162306a36Sopenharmony_ci mmc_remove_host(mmc); 133262306a36Sopenharmony_cimmc_add_host_fail: 133362306a36Sopenharmony_ci mmc_davinci_cpufreq_deregister(host); 133462306a36Sopenharmony_cicpu_freq_fail: 133562306a36Sopenharmony_ci davinci_release_dma_channels(host); 133662306a36Sopenharmony_ciparse_fail: 133762306a36Sopenharmony_cidma_probe_defer: 133862306a36Sopenharmony_ci clk_disable_unprepare(host->clk); 133962306a36Sopenharmony_ciclk_prepare_enable_fail: 134062306a36Sopenharmony_ciclk_get_fail: 134162306a36Sopenharmony_ciioremap_fail: 134262306a36Sopenharmony_ci mmc_free_host(mmc); 134362306a36Sopenharmony_ci 134462306a36Sopenharmony_ci return ret; 134562306a36Sopenharmony_ci} 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_cistatic void __exit davinci_mmcsd_remove(struct platform_device *pdev) 134862306a36Sopenharmony_ci{ 134962306a36Sopenharmony_ci struct mmc_davinci_host *host = platform_get_drvdata(pdev); 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_ci mmc_remove_host(host->mmc); 135262306a36Sopenharmony_ci mmc_davinci_cpufreq_deregister(host); 135362306a36Sopenharmony_ci davinci_release_dma_channels(host); 135462306a36Sopenharmony_ci clk_disable_unprepare(host->clk); 135562306a36Sopenharmony_ci mmc_free_host(host->mmc); 135662306a36Sopenharmony_ci} 135762306a36Sopenharmony_ci 135862306a36Sopenharmony_ci#ifdef CONFIG_PM 135962306a36Sopenharmony_cistatic int davinci_mmcsd_suspend(struct device *dev) 136062306a36Sopenharmony_ci{ 136162306a36Sopenharmony_ci struct mmc_davinci_host *host = dev_get_drvdata(dev); 136262306a36Sopenharmony_ci 136362306a36Sopenharmony_ci writel(0, host->base + DAVINCI_MMCIM); 136462306a36Sopenharmony_ci mmc_davinci_reset_ctrl(host, 1); 136562306a36Sopenharmony_ci clk_disable(host->clk); 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_ci return 0; 136862306a36Sopenharmony_ci} 136962306a36Sopenharmony_ci 137062306a36Sopenharmony_cistatic int davinci_mmcsd_resume(struct device *dev) 137162306a36Sopenharmony_ci{ 137262306a36Sopenharmony_ci struct mmc_davinci_host *host = dev_get_drvdata(dev); 137362306a36Sopenharmony_ci int ret; 137462306a36Sopenharmony_ci 137562306a36Sopenharmony_ci ret = clk_enable(host->clk); 137662306a36Sopenharmony_ci if (ret) 137762306a36Sopenharmony_ci return ret; 137862306a36Sopenharmony_ci 137962306a36Sopenharmony_ci mmc_davinci_reset_ctrl(host, 0); 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_ci return 0; 138262306a36Sopenharmony_ci} 138362306a36Sopenharmony_ci 138462306a36Sopenharmony_cistatic const struct dev_pm_ops davinci_mmcsd_pm = { 138562306a36Sopenharmony_ci .suspend = davinci_mmcsd_suspend, 138662306a36Sopenharmony_ci .resume = davinci_mmcsd_resume, 138762306a36Sopenharmony_ci}; 138862306a36Sopenharmony_ci 138962306a36Sopenharmony_ci#define davinci_mmcsd_pm_ops (&davinci_mmcsd_pm) 139062306a36Sopenharmony_ci#else 139162306a36Sopenharmony_ci#define davinci_mmcsd_pm_ops NULL 139262306a36Sopenharmony_ci#endif 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_cistatic struct platform_driver davinci_mmcsd_driver = { 139562306a36Sopenharmony_ci .driver = { 139662306a36Sopenharmony_ci .name = "davinci_mmc", 139762306a36Sopenharmony_ci .probe_type = PROBE_PREFER_ASYNCHRONOUS, 139862306a36Sopenharmony_ci .pm = davinci_mmcsd_pm_ops, 139962306a36Sopenharmony_ci .of_match_table = davinci_mmc_dt_ids, 140062306a36Sopenharmony_ci }, 140162306a36Sopenharmony_ci .probe = davinci_mmcsd_probe, 140262306a36Sopenharmony_ci .remove_new = __exit_p(davinci_mmcsd_remove), 140362306a36Sopenharmony_ci .id_table = davinci_mmc_devtype, 140462306a36Sopenharmony_ci}; 140562306a36Sopenharmony_ci 140662306a36Sopenharmony_cimodule_platform_driver(davinci_mmcsd_driver); 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_ciMODULE_AUTHOR("Texas Instruments India"); 140962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 141062306a36Sopenharmony_ciMODULE_DESCRIPTION("MMC/SD driver for Davinci MMC controller"); 141162306a36Sopenharmony_ciMODULE_ALIAS("platform:davinci_mmc"); 141262306a36Sopenharmony_ci 1413