162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * cb710/mmc.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright by Michał Mirosław, 2008-2009 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/kernel.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/pci.h> 1062306a36Sopenharmony_ci#include <linux/delay.h> 1162306a36Sopenharmony_ci#include "cb710-mmc.h" 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define CB710_MMC_REQ_TIMEOUT_MS 2000 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_cistatic const u8 cb710_clock_divider_log2[8] = { 1662306a36Sopenharmony_ci/* 1, 2, 4, 8, 16, 32, 128, 512 */ 1762306a36Sopenharmony_ci 0, 1, 2, 3, 4, 5, 7, 9 1862306a36Sopenharmony_ci}; 1962306a36Sopenharmony_ci#define CB710_MAX_DIVIDER_IDX \ 2062306a36Sopenharmony_ci (ARRAY_SIZE(cb710_clock_divider_log2) - 1) 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_cistatic const u8 cb710_src_freq_mhz[16] = { 2362306a36Sopenharmony_ci 33, 10, 20, 25, 30, 35, 40, 45, 2462306a36Sopenharmony_ci 50, 55, 60, 65, 70, 75, 80, 85 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistatic void cb710_mmc_select_clock_divider(struct mmc_host *mmc, int hz) 2862306a36Sopenharmony_ci{ 2962306a36Sopenharmony_ci struct cb710_slot *slot = cb710_mmc_to_slot(mmc); 3062306a36Sopenharmony_ci struct pci_dev *pdev = cb710_slot_to_chip(slot)->pdev; 3162306a36Sopenharmony_ci u32 src_freq_idx; 3262306a36Sopenharmony_ci u32 divider_idx; 3362306a36Sopenharmony_ci int src_hz; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci /* on CB710 in HP nx9500: 3662306a36Sopenharmony_ci * src_freq_idx == 0 3762306a36Sopenharmony_ci * indexes 1-7 work as written in the table 3862306a36Sopenharmony_ci * indexes 0,8-15 give no clock output 3962306a36Sopenharmony_ci */ 4062306a36Sopenharmony_ci pci_read_config_dword(pdev, 0x48, &src_freq_idx); 4162306a36Sopenharmony_ci src_freq_idx = (src_freq_idx >> 16) & 0xF; 4262306a36Sopenharmony_ci src_hz = cb710_src_freq_mhz[src_freq_idx] * 1000000; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci for (divider_idx = 0; divider_idx < CB710_MAX_DIVIDER_IDX; ++divider_idx) { 4562306a36Sopenharmony_ci if (hz >= src_hz >> cb710_clock_divider_log2[divider_idx]) 4662306a36Sopenharmony_ci break; 4762306a36Sopenharmony_ci } 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci if (src_freq_idx) 5062306a36Sopenharmony_ci divider_idx |= 0x8; 5162306a36Sopenharmony_ci else if (divider_idx == 0) 5262306a36Sopenharmony_ci divider_idx = 1; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci cb710_pci_update_config_reg(pdev, 0x40, ~0xF0000000, divider_idx << 28); 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 5762306a36Sopenharmony_ci "clock set to %d Hz, wanted %d Hz; src_freq_idx = %d, divider_idx = %d|%d\n", 5862306a36Sopenharmony_ci src_hz >> cb710_clock_divider_log2[divider_idx & 7], 5962306a36Sopenharmony_ci hz, src_freq_idx, divider_idx & 7, divider_idx & 8); 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic void __cb710_mmc_enable_irq(struct cb710_slot *slot, 6362306a36Sopenharmony_ci unsigned short enable, unsigned short mask) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci /* clear global IE 6662306a36Sopenharmony_ci * - it gets set later if any interrupt sources are enabled */ 6762306a36Sopenharmony_ci mask |= CB710_MMC_IE_IRQ_ENABLE; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci /* look like interrupt is fired whenever 7062306a36Sopenharmony_ci * WORD[0x0C] & WORD[0x10] != 0; 7162306a36Sopenharmony_ci * -> bit 15 port 0x0C seems to be global interrupt enable 7262306a36Sopenharmony_ci */ 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci enable = (cb710_read_port_16(slot, CB710_MMC_IRQ_ENABLE_PORT) 7562306a36Sopenharmony_ci & ~mask) | enable; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci if (enable) 7862306a36Sopenharmony_ci enable |= CB710_MMC_IE_IRQ_ENABLE; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci cb710_write_port_16(slot, CB710_MMC_IRQ_ENABLE_PORT, enable); 8162306a36Sopenharmony_ci} 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic void cb710_mmc_enable_irq(struct cb710_slot *slot, 8462306a36Sopenharmony_ci unsigned short enable, unsigned short mask) 8562306a36Sopenharmony_ci{ 8662306a36Sopenharmony_ci struct cb710_mmc_reader *reader = mmc_priv(cb710_slot_to_mmc(slot)); 8762306a36Sopenharmony_ci unsigned long flags; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci spin_lock_irqsave(&reader->irq_lock, flags); 9062306a36Sopenharmony_ci /* this is the only thing irq_lock protects */ 9162306a36Sopenharmony_ci __cb710_mmc_enable_irq(slot, enable, mask); 9262306a36Sopenharmony_ci spin_unlock_irqrestore(&reader->irq_lock, flags); 9362306a36Sopenharmony_ci} 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic void cb710_mmc_reset_events(struct cb710_slot *slot) 9662306a36Sopenharmony_ci{ 9762306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, 0xFF); 9862306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, 0xFF); 9962306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS2_PORT, 0xFF); 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic void cb710_mmc_enable_4bit_data(struct cb710_slot *slot, int enable) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci if (enable) 10562306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 10662306a36Sopenharmony_ci CB710_MMC_C1_4BIT_DATA_BUS, 0); 10762306a36Sopenharmony_ci else 10862306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 10962306a36Sopenharmony_ci 0, CB710_MMC_C1_4BIT_DATA_BUS); 11062306a36Sopenharmony_ci} 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic int cb710_check_event(struct cb710_slot *slot, u8 what) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci u16 status; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci status = cb710_read_port_16(slot, CB710_MMC_STATUS_PORT); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci if (status & CB710_MMC_S0_FIFO_UNDERFLOW) { 11962306a36Sopenharmony_ci /* it is just a guess, so log it */ 12062306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 12162306a36Sopenharmony_ci "CHECK : ignoring bit 6 in status %04X\n", status); 12262306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, 12362306a36Sopenharmony_ci CB710_MMC_S0_FIFO_UNDERFLOW); 12462306a36Sopenharmony_ci status &= ~CB710_MMC_S0_FIFO_UNDERFLOW; 12562306a36Sopenharmony_ci } 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci if (status & CB710_MMC_STATUS_ERROR_EVENTS) { 12862306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 12962306a36Sopenharmony_ci "CHECK : returning EIO on status %04X\n", status); 13062306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, status & 0xFF); 13162306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, 13262306a36Sopenharmony_ci CB710_MMC_S1_RESET); 13362306a36Sopenharmony_ci return -EIO; 13462306a36Sopenharmony_ci } 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci /* 'what' is a bit in MMC_STATUS1 */ 13762306a36Sopenharmony_ci if ((status >> 8) & what) { 13862306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, what); 13962306a36Sopenharmony_ci return 1; 14062306a36Sopenharmony_ci } 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci return 0; 14362306a36Sopenharmony_ci} 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic int cb710_wait_for_event(struct cb710_slot *slot, u8 what) 14662306a36Sopenharmony_ci{ 14762306a36Sopenharmony_ci int err = 0; 14862306a36Sopenharmony_ci unsigned limit = 2000000; /* FIXME: real timeout */ 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci#ifdef CONFIG_CB710_DEBUG 15162306a36Sopenharmony_ci u32 e, x; 15262306a36Sopenharmony_ci e = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT); 15362306a36Sopenharmony_ci#endif 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci while (!(err = cb710_check_event(slot, what))) { 15662306a36Sopenharmony_ci if (!--limit) { 15762306a36Sopenharmony_ci cb710_dump_regs(cb710_slot_to_chip(slot), 15862306a36Sopenharmony_ci CB710_DUMP_REGS_MMC); 15962306a36Sopenharmony_ci err = -ETIMEDOUT; 16062306a36Sopenharmony_ci break; 16162306a36Sopenharmony_ci } 16262306a36Sopenharmony_ci udelay(1); 16362306a36Sopenharmony_ci } 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci#ifdef CONFIG_CB710_DEBUG 16662306a36Sopenharmony_ci x = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci limit = 2000000 - limit; 16962306a36Sopenharmony_ci if (limit > 100) 17062306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 17162306a36Sopenharmony_ci "WAIT10: waited %d loops, what %d, entry val %08X, exit val %08X\n", 17262306a36Sopenharmony_ci limit, what, e, x); 17362306a36Sopenharmony_ci#endif 17462306a36Sopenharmony_ci return err < 0 ? err : 0; 17562306a36Sopenharmony_ci} 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic int cb710_wait_while_busy(struct cb710_slot *slot, uint8_t mask) 17962306a36Sopenharmony_ci{ 18062306a36Sopenharmony_ci unsigned limit = 500000; /* FIXME: real timeout */ 18162306a36Sopenharmony_ci int err = 0; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci#ifdef CONFIG_CB710_DEBUG 18462306a36Sopenharmony_ci u32 e, x; 18562306a36Sopenharmony_ci e = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT); 18662306a36Sopenharmony_ci#endif 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci while (cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) & mask) { 18962306a36Sopenharmony_ci if (!--limit) { 19062306a36Sopenharmony_ci cb710_dump_regs(cb710_slot_to_chip(slot), 19162306a36Sopenharmony_ci CB710_DUMP_REGS_MMC); 19262306a36Sopenharmony_ci err = -ETIMEDOUT; 19362306a36Sopenharmony_ci break; 19462306a36Sopenharmony_ci } 19562306a36Sopenharmony_ci udelay(1); 19662306a36Sopenharmony_ci } 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci#ifdef CONFIG_CB710_DEBUG 19962306a36Sopenharmony_ci x = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci limit = 500000 - limit; 20262306a36Sopenharmony_ci if (limit > 100) 20362306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 20462306a36Sopenharmony_ci "WAIT12: waited %d loops, mask %02X, entry val %08X, exit val %08X\n", 20562306a36Sopenharmony_ci limit, mask, e, x); 20662306a36Sopenharmony_ci#endif 20762306a36Sopenharmony_ci return err; 20862306a36Sopenharmony_ci} 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic void cb710_mmc_set_transfer_size(struct cb710_slot *slot, 21162306a36Sopenharmony_ci size_t count, size_t blocksize) 21262306a36Sopenharmony_ci{ 21362306a36Sopenharmony_ci cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 21462306a36Sopenharmony_ci cb710_write_port_32(slot, CB710_MMC_TRANSFER_SIZE_PORT, 21562306a36Sopenharmony_ci ((count - 1) << 16)|(blocksize - 1)); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci dev_vdbg(cb710_slot_dev(slot), "set up for %zu block%s of %zu bytes\n", 21862306a36Sopenharmony_ci count, count == 1 ? "" : "s", blocksize); 21962306a36Sopenharmony_ci} 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic void cb710_mmc_fifo_hack(struct cb710_slot *slot) 22262306a36Sopenharmony_ci{ 22362306a36Sopenharmony_ci /* without this, received data is prepended with 8-bytes of zeroes */ 22462306a36Sopenharmony_ci u32 r1, r2; 22562306a36Sopenharmony_ci int ok = 0; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci r1 = cb710_read_port_32(slot, CB710_MMC_DATA_PORT); 22862306a36Sopenharmony_ci r2 = cb710_read_port_32(slot, CB710_MMC_DATA_PORT); 22962306a36Sopenharmony_ci if (cb710_read_port_8(slot, CB710_MMC_STATUS0_PORT) 23062306a36Sopenharmony_ci & CB710_MMC_S0_FIFO_UNDERFLOW) { 23162306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS0_PORT, 23262306a36Sopenharmony_ci CB710_MMC_S0_FIFO_UNDERFLOW); 23362306a36Sopenharmony_ci ok = 1; 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 23762306a36Sopenharmony_ci "FIFO-read-hack: expected STATUS0 bit was %s\n", 23862306a36Sopenharmony_ci ok ? "set." : "NOT SET!"); 23962306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), 24062306a36Sopenharmony_ci "FIFO-read-hack: dwords ignored: %08X %08X - %s\n", 24162306a36Sopenharmony_ci r1, r2, (r1|r2) ? "BAD (NOT ZERO)!" : "ok"); 24262306a36Sopenharmony_ci} 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic int cb710_mmc_receive_pio(struct cb710_slot *slot, 24562306a36Sopenharmony_ci struct sg_mapping_iter *miter, size_t dw_count) 24662306a36Sopenharmony_ci{ 24762306a36Sopenharmony_ci if (!(cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) & CB710_MMC_S2_FIFO_READY)) { 24862306a36Sopenharmony_ci int err = cb710_wait_for_event(slot, 24962306a36Sopenharmony_ci CB710_MMC_S1_PIO_TRANSFER_DONE); 25062306a36Sopenharmony_ci if (err) 25162306a36Sopenharmony_ci return err; 25262306a36Sopenharmony_ci } 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci cb710_sg_dwiter_write_from_io(miter, 25562306a36Sopenharmony_ci slot->iobase + CB710_MMC_DATA_PORT, dw_count); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci return 0; 25862306a36Sopenharmony_ci} 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic bool cb710_is_transfer_size_supported(struct mmc_data *data) 26162306a36Sopenharmony_ci{ 26262306a36Sopenharmony_ci return !(data->blksz & 15 && (data->blocks != 1 || data->blksz != 8)); 26362306a36Sopenharmony_ci} 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic int cb710_mmc_receive(struct cb710_slot *slot, struct mmc_data *data) 26662306a36Sopenharmony_ci{ 26762306a36Sopenharmony_ci struct sg_mapping_iter miter; 26862306a36Sopenharmony_ci size_t len, blocks = data->blocks; 26962306a36Sopenharmony_ci int err = 0; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* TODO: I don't know how/if the hardware handles non-16B-boundary blocks 27262306a36Sopenharmony_ci * except single 8B block */ 27362306a36Sopenharmony_ci if (unlikely(data->blksz & 15 && (data->blocks != 1 || data->blksz != 8))) 27462306a36Sopenharmony_ci return -EINVAL; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci sg_miter_start(&miter, data->sg, data->sg_len, SG_MITER_TO_SG); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT, 27962306a36Sopenharmony_ci 15, CB710_MMC_C2_READ_PIO_SIZE_MASK); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci cb710_mmc_fifo_hack(slot); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci while (blocks-- > 0) { 28462306a36Sopenharmony_ci len = data->blksz; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci while (len >= 16) { 28762306a36Sopenharmony_ci err = cb710_mmc_receive_pio(slot, &miter, 4); 28862306a36Sopenharmony_ci if (err) 28962306a36Sopenharmony_ci goto out; 29062306a36Sopenharmony_ci len -= 16; 29162306a36Sopenharmony_ci } 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci if (!len) 29462306a36Sopenharmony_ci continue; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT, 29762306a36Sopenharmony_ci len - 1, CB710_MMC_C2_READ_PIO_SIZE_MASK); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci len = (len >= 8) ? 4 : 2; 30062306a36Sopenharmony_ci err = cb710_mmc_receive_pio(slot, &miter, len); 30162306a36Sopenharmony_ci if (err) 30262306a36Sopenharmony_ci goto out; 30362306a36Sopenharmony_ci } 30462306a36Sopenharmony_ciout: 30562306a36Sopenharmony_ci sg_miter_stop(&miter); 30662306a36Sopenharmony_ci return err; 30762306a36Sopenharmony_ci} 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic int cb710_mmc_send(struct cb710_slot *slot, struct mmc_data *data) 31062306a36Sopenharmony_ci{ 31162306a36Sopenharmony_ci struct sg_mapping_iter miter; 31262306a36Sopenharmony_ci size_t len, blocks = data->blocks; 31362306a36Sopenharmony_ci int err = 0; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci /* TODO: I don't know how/if the hardware handles multiple 31662306a36Sopenharmony_ci * non-16B-boundary blocks */ 31762306a36Sopenharmony_ci if (unlikely(data->blocks > 1 && data->blksz & 15)) 31862306a36Sopenharmony_ci return -EINVAL; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci sg_miter_start(&miter, data->sg, data->sg_len, SG_MITER_FROM_SG); 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT, 32362306a36Sopenharmony_ci 0, CB710_MMC_C2_READ_PIO_SIZE_MASK); 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci while (blocks-- > 0) { 32662306a36Sopenharmony_ci len = (data->blksz + 15) >> 4; 32762306a36Sopenharmony_ci do { 32862306a36Sopenharmony_ci if (!(cb710_read_port_8(slot, CB710_MMC_STATUS2_PORT) 32962306a36Sopenharmony_ci & CB710_MMC_S2_FIFO_EMPTY)) { 33062306a36Sopenharmony_ci err = cb710_wait_for_event(slot, 33162306a36Sopenharmony_ci CB710_MMC_S1_PIO_TRANSFER_DONE); 33262306a36Sopenharmony_ci if (err) 33362306a36Sopenharmony_ci goto out; 33462306a36Sopenharmony_ci } 33562306a36Sopenharmony_ci cb710_sg_dwiter_read_to_io(&miter, 33662306a36Sopenharmony_ci slot->iobase + CB710_MMC_DATA_PORT, 4); 33762306a36Sopenharmony_ci } while (--len); 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ciout: 34062306a36Sopenharmony_ci sg_miter_stop(&miter); 34162306a36Sopenharmony_ci return err; 34262306a36Sopenharmony_ci} 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_cistatic u16 cb710_encode_cmd_flags(struct cb710_mmc_reader *reader, 34562306a36Sopenharmony_ci struct mmc_command *cmd) 34662306a36Sopenharmony_ci{ 34762306a36Sopenharmony_ci unsigned int flags = cmd->flags; 34862306a36Sopenharmony_ci u16 cb_flags = 0; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci /* Windows driver returned 0 for commands for which no response 35162306a36Sopenharmony_ci * is expected. It happened that there were only two such commands 35262306a36Sopenharmony_ci * used: MMC_GO_IDLE_STATE and MMC_GO_INACTIVE_STATE so it might 35362306a36Sopenharmony_ci * as well be a bug in that driver. 35462306a36Sopenharmony_ci * 35562306a36Sopenharmony_ci * Original driver set bit 14 for MMC/SD application 35662306a36Sopenharmony_ci * commands. There's no difference 'on the wire' and 35762306a36Sopenharmony_ci * it apparently works without it anyway. 35862306a36Sopenharmony_ci */ 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci switch (flags & MMC_CMD_MASK) { 36162306a36Sopenharmony_ci case MMC_CMD_AC: cb_flags = CB710_MMC_CMD_AC; break; 36262306a36Sopenharmony_ci case MMC_CMD_ADTC: cb_flags = CB710_MMC_CMD_ADTC; break; 36362306a36Sopenharmony_ci case MMC_CMD_BC: cb_flags = CB710_MMC_CMD_BC; break; 36462306a36Sopenharmony_ci case MMC_CMD_BCR: cb_flags = CB710_MMC_CMD_BCR; break; 36562306a36Sopenharmony_ci } 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci if (flags & MMC_RSP_BUSY) 36862306a36Sopenharmony_ci cb_flags |= CB710_MMC_RSP_BUSY; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci cb_flags |= cmd->opcode << CB710_MMC_CMD_CODE_SHIFT; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci if (cmd->data && (cmd->data->flags & MMC_DATA_READ)) 37362306a36Sopenharmony_ci cb_flags |= CB710_MMC_DATA_READ; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci if (flags & MMC_RSP_PRESENT) { 37662306a36Sopenharmony_ci /* Windows driver set 01 at bits 4,3 except for 37762306a36Sopenharmony_ci * MMC_SET_BLOCKLEN where it set 10. Maybe the 37862306a36Sopenharmony_ci * hardware can do something special about this 37962306a36Sopenharmony_ci * command? The original driver looks buggy/incomplete 38062306a36Sopenharmony_ci * anyway so we ignore this for now. 38162306a36Sopenharmony_ci * 38262306a36Sopenharmony_ci * I assume that 00 here means no response is expected. 38362306a36Sopenharmony_ci */ 38462306a36Sopenharmony_ci cb_flags |= CB710_MMC_RSP_PRESENT; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci if (flags & MMC_RSP_136) 38762306a36Sopenharmony_ci cb_flags |= CB710_MMC_RSP_136; 38862306a36Sopenharmony_ci if (!(flags & MMC_RSP_CRC)) 38962306a36Sopenharmony_ci cb_flags |= CB710_MMC_RSP_NO_CRC; 39062306a36Sopenharmony_ci } 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci return cb_flags; 39362306a36Sopenharmony_ci} 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistatic void cb710_receive_response(struct cb710_slot *slot, 39662306a36Sopenharmony_ci struct mmc_command *cmd) 39762306a36Sopenharmony_ci{ 39862306a36Sopenharmony_ci unsigned rsp_opcode, wanted_opcode; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci /* Looks like final byte with CRC is always stripped (same as SDHCI) */ 40162306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_136) { 40262306a36Sopenharmony_ci u32 resp[4]; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci resp[0] = cb710_read_port_32(slot, CB710_MMC_RESPONSE3_PORT); 40562306a36Sopenharmony_ci resp[1] = cb710_read_port_32(slot, CB710_MMC_RESPONSE2_PORT); 40662306a36Sopenharmony_ci resp[2] = cb710_read_port_32(slot, CB710_MMC_RESPONSE1_PORT); 40762306a36Sopenharmony_ci resp[3] = cb710_read_port_32(slot, CB710_MMC_RESPONSE0_PORT); 40862306a36Sopenharmony_ci rsp_opcode = resp[0] >> 24; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci cmd->resp[0] = (resp[0] << 8)|(resp[1] >> 24); 41162306a36Sopenharmony_ci cmd->resp[1] = (resp[1] << 8)|(resp[2] >> 24); 41262306a36Sopenharmony_ci cmd->resp[2] = (resp[2] << 8)|(resp[3] >> 24); 41362306a36Sopenharmony_ci cmd->resp[3] = (resp[3] << 8); 41462306a36Sopenharmony_ci } else { 41562306a36Sopenharmony_ci rsp_opcode = cb710_read_port_32(slot, CB710_MMC_RESPONSE1_PORT) & 0x3F; 41662306a36Sopenharmony_ci cmd->resp[0] = cb710_read_port_32(slot, CB710_MMC_RESPONSE0_PORT); 41762306a36Sopenharmony_ci } 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci wanted_opcode = (cmd->flags & MMC_RSP_OPCODE) ? cmd->opcode : 0x3F; 42062306a36Sopenharmony_ci if (rsp_opcode != wanted_opcode) 42162306a36Sopenharmony_ci cmd->error = -EILSEQ; 42262306a36Sopenharmony_ci} 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_cistatic int cb710_mmc_transfer_data(struct cb710_slot *slot, 42562306a36Sopenharmony_ci struct mmc_data *data) 42662306a36Sopenharmony_ci{ 42762306a36Sopenharmony_ci int error, to; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci if (data->flags & MMC_DATA_READ) 43062306a36Sopenharmony_ci error = cb710_mmc_receive(slot, data); 43162306a36Sopenharmony_ci else 43262306a36Sopenharmony_ci error = cb710_mmc_send(slot, data); 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci to = cb710_wait_for_event(slot, CB710_MMC_S1_DATA_TRANSFER_DONE); 43562306a36Sopenharmony_ci if (!error) 43662306a36Sopenharmony_ci error = to; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci if (!error) 43962306a36Sopenharmony_ci data->bytes_xfered = data->blksz * data->blocks; 44062306a36Sopenharmony_ci return error; 44162306a36Sopenharmony_ci} 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_cistatic int cb710_mmc_command(struct mmc_host *mmc, struct mmc_command *cmd) 44462306a36Sopenharmony_ci{ 44562306a36Sopenharmony_ci struct cb710_slot *slot = cb710_mmc_to_slot(mmc); 44662306a36Sopenharmony_ci struct cb710_mmc_reader *reader = mmc_priv(mmc); 44762306a36Sopenharmony_ci struct mmc_data *data = cmd->data; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci u16 cb_cmd = cb710_encode_cmd_flags(reader, cmd); 45062306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "cmd request: 0x%04X\n", cb_cmd); 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci if (data) { 45362306a36Sopenharmony_ci if (!cb710_is_transfer_size_supported(data)) { 45462306a36Sopenharmony_ci data->error = -EINVAL; 45562306a36Sopenharmony_ci return -1; 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci cb710_mmc_set_transfer_size(slot, data->blocks, data->blksz); 45862306a36Sopenharmony_ci } 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20|CB710_MMC_S2_BUSY_10); 46162306a36Sopenharmony_ci cb710_write_port_16(slot, CB710_MMC_CMD_TYPE_PORT, cb_cmd); 46262306a36Sopenharmony_ci cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 46362306a36Sopenharmony_ci cb710_write_port_32(slot, CB710_MMC_CMD_PARAM_PORT, cmd->arg); 46462306a36Sopenharmony_ci cb710_mmc_reset_events(slot); 46562306a36Sopenharmony_ci cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 46662306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x01, 0); 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci cmd->error = cb710_wait_for_event(slot, CB710_MMC_S1_COMMAND_SENT); 46962306a36Sopenharmony_ci if (cmd->error) 47062306a36Sopenharmony_ci return -1; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci if (cmd->flags & MMC_RSP_PRESENT) { 47362306a36Sopenharmony_ci cb710_receive_response(slot, cmd); 47462306a36Sopenharmony_ci if (cmd->error) 47562306a36Sopenharmony_ci return -1; 47662306a36Sopenharmony_ci } 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci if (data) 47962306a36Sopenharmony_ci data->error = cb710_mmc_transfer_data(slot, data); 48062306a36Sopenharmony_ci return 0; 48162306a36Sopenharmony_ci} 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_cistatic void cb710_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq) 48462306a36Sopenharmony_ci{ 48562306a36Sopenharmony_ci struct cb710_slot *slot = cb710_mmc_to_slot(mmc); 48662306a36Sopenharmony_ci struct cb710_mmc_reader *reader = mmc_priv(mmc); 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci WARN_ON(reader->mrq != NULL); 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci reader->mrq = mrq; 49162306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, CB710_MMC_IE_TEST_MASK, 0); 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_ci if (!cb710_mmc_command(mmc, mrq->cmd) && mrq->stop) 49462306a36Sopenharmony_ci cb710_mmc_command(mmc, mrq->stop); 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci tasklet_schedule(&reader->finish_req_tasklet); 49762306a36Sopenharmony_ci} 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_cistatic int cb710_mmc_powerup(struct cb710_slot *slot) 50062306a36Sopenharmony_ci{ 50162306a36Sopenharmony_ci#ifdef CONFIG_CB710_DEBUG 50262306a36Sopenharmony_ci struct cb710_chip *chip = cb710_slot_to_chip(slot); 50362306a36Sopenharmony_ci#endif 50462306a36Sopenharmony_ci int err; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci /* a lot of magic for now */ 50762306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "bus powerup\n"); 50862306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 50962306a36Sopenharmony_ci err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 51062306a36Sopenharmony_ci if (unlikely(err)) 51162306a36Sopenharmony_ci return err; 51262306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x80, 0); 51362306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0x80, 0); 51462306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 51562306a36Sopenharmony_ci mdelay(1); 51662306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "after delay 1\n"); 51762306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 51862306a36Sopenharmony_ci err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 51962306a36Sopenharmony_ci if (unlikely(err)) 52062306a36Sopenharmony_ci return err; 52162306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x09, 0); 52262306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 52362306a36Sopenharmony_ci mdelay(1); 52462306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "after delay 2\n"); 52562306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 52662306a36Sopenharmony_ci err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 52762306a36Sopenharmony_ci if (unlikely(err)) 52862306a36Sopenharmony_ci return err; 52962306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0, 0x08); 53062306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 53162306a36Sopenharmony_ci mdelay(2); 53262306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "after delay 3\n"); 53362306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 53462306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x06, 0); 53562306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0x70, 0); 53662306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG2_PORT, 0x80, 0); 53762306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0x03, 0); 53862306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 53962306a36Sopenharmony_ci err = cb710_wait_while_busy(slot, CB710_MMC_S2_BUSY_20); 54062306a36Sopenharmony_ci if (unlikely(err)) 54162306a36Sopenharmony_ci return err; 54262306a36Sopenharmony_ci /* This port behaves weird: quick byte reads of 0x08,0x09 return 54362306a36Sopenharmony_ci * 0xFF,0x00 after writing 0xFFFF to 0x08; it works correctly when 54462306a36Sopenharmony_ci * read/written from userspace... What am I missing here? 54562306a36Sopenharmony_ci * (it doesn't depend on write-to-read delay) */ 54662306a36Sopenharmony_ci cb710_write_port_16(slot, CB710_MMC_CONFIGB_PORT, 0xFFFF); 54762306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG0_PORT, 0x06, 0); 54862306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 54962306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "bus powerup finished\n"); 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci return cb710_check_event(slot, 0); 55262306a36Sopenharmony_ci} 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_cistatic void cb710_mmc_powerdown(struct cb710_slot *slot) 55562306a36Sopenharmony_ci{ 55662306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG1_PORT, 0, 0x81); 55762306a36Sopenharmony_ci cb710_modify_port_8(slot, CB710_MMC_CONFIG3_PORT, 0, 0x80); 55862306a36Sopenharmony_ci} 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_cistatic void cb710_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) 56162306a36Sopenharmony_ci{ 56262306a36Sopenharmony_ci struct cb710_slot *slot = cb710_mmc_to_slot(mmc); 56362306a36Sopenharmony_ci struct cb710_mmc_reader *reader = mmc_priv(mmc); 56462306a36Sopenharmony_ci int err; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci cb710_mmc_select_clock_divider(mmc, ios->clock); 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci if (ios->power_mode != reader->last_power_mode) { 56962306a36Sopenharmony_ci switch (ios->power_mode) { 57062306a36Sopenharmony_ci case MMC_POWER_ON: 57162306a36Sopenharmony_ci err = cb710_mmc_powerup(slot); 57262306a36Sopenharmony_ci if (err) { 57362306a36Sopenharmony_ci dev_warn(cb710_slot_dev(slot), 57462306a36Sopenharmony_ci "powerup failed (%d)- retrying\n", err); 57562306a36Sopenharmony_ci cb710_mmc_powerdown(slot); 57662306a36Sopenharmony_ci udelay(1); 57762306a36Sopenharmony_ci err = cb710_mmc_powerup(slot); 57862306a36Sopenharmony_ci if (err) 57962306a36Sopenharmony_ci dev_warn(cb710_slot_dev(slot), 58062306a36Sopenharmony_ci "powerup retry failed (%d) - expect errors\n", 58162306a36Sopenharmony_ci err); 58262306a36Sopenharmony_ci } 58362306a36Sopenharmony_ci reader->last_power_mode = MMC_POWER_ON; 58462306a36Sopenharmony_ci break; 58562306a36Sopenharmony_ci case MMC_POWER_OFF: 58662306a36Sopenharmony_ci cb710_mmc_powerdown(slot); 58762306a36Sopenharmony_ci reader->last_power_mode = MMC_POWER_OFF; 58862306a36Sopenharmony_ci break; 58962306a36Sopenharmony_ci case MMC_POWER_UP: 59062306a36Sopenharmony_ci default: 59162306a36Sopenharmony_ci /* ignore */ 59262306a36Sopenharmony_ci break; 59362306a36Sopenharmony_ci } 59462306a36Sopenharmony_ci } 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci cb710_mmc_enable_4bit_data(slot, ios->bus_width != MMC_BUS_WIDTH_1); 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, CB710_MMC_IE_TEST_MASK, 0); 59962306a36Sopenharmony_ci} 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic int cb710_mmc_get_ro(struct mmc_host *mmc) 60262306a36Sopenharmony_ci{ 60362306a36Sopenharmony_ci struct cb710_slot *slot = cb710_mmc_to_slot(mmc); 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci return cb710_read_port_8(slot, CB710_MMC_STATUS3_PORT) 60662306a36Sopenharmony_ci & CB710_MMC_S3_WRITE_PROTECTED; 60762306a36Sopenharmony_ci} 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic int cb710_mmc_get_cd(struct mmc_host *mmc) 61062306a36Sopenharmony_ci{ 61162306a36Sopenharmony_ci struct cb710_slot *slot = cb710_mmc_to_slot(mmc); 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci return cb710_read_port_8(slot, CB710_MMC_STATUS3_PORT) 61462306a36Sopenharmony_ci & CB710_MMC_S3_CARD_DETECTED; 61562306a36Sopenharmony_ci} 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_cistatic int cb710_mmc_irq_handler(struct cb710_slot *slot) 61862306a36Sopenharmony_ci{ 61962306a36Sopenharmony_ci struct mmc_host *mmc = cb710_slot_to_mmc(slot); 62062306a36Sopenharmony_ci struct cb710_mmc_reader *reader = mmc_priv(mmc); 62162306a36Sopenharmony_ci u32 status, config1, config2, irqen; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci status = cb710_read_port_32(slot, CB710_MMC_STATUS_PORT); 62462306a36Sopenharmony_ci irqen = cb710_read_port_32(slot, CB710_MMC_IRQ_ENABLE_PORT); 62562306a36Sopenharmony_ci config2 = cb710_read_port_32(slot, CB710_MMC_CONFIGB_PORT); 62662306a36Sopenharmony_ci config1 = cb710_read_port_32(slot, CB710_MMC_CONFIG_PORT); 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "interrupt; status: %08X, " 62962306a36Sopenharmony_ci "ie: %08X, c2: %08X, c1: %08X\n", 63062306a36Sopenharmony_ci status, irqen, config2, config1); 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci if (status & (CB710_MMC_S1_CARD_CHANGED << 8)) { 63362306a36Sopenharmony_ci /* ack the event */ 63462306a36Sopenharmony_ci cb710_write_port_8(slot, CB710_MMC_STATUS1_PORT, 63562306a36Sopenharmony_ci CB710_MMC_S1_CARD_CHANGED); 63662306a36Sopenharmony_ci if ((irqen & CB710_MMC_IE_CISTATUS_MASK) 63762306a36Sopenharmony_ci == CB710_MMC_IE_CISTATUS_MASK) 63862306a36Sopenharmony_ci mmc_detect_change(mmc, HZ/5); 63962306a36Sopenharmony_ci } else { 64062306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "unknown interrupt (test)\n"); 64162306a36Sopenharmony_ci spin_lock(&reader->irq_lock); 64262306a36Sopenharmony_ci __cb710_mmc_enable_irq(slot, 0, CB710_MMC_IE_TEST_MASK); 64362306a36Sopenharmony_ci spin_unlock(&reader->irq_lock); 64462306a36Sopenharmony_ci } 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci return 1; 64762306a36Sopenharmony_ci} 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_cistatic void cb710_mmc_finish_request_tasklet(struct tasklet_struct *t) 65062306a36Sopenharmony_ci{ 65162306a36Sopenharmony_ci struct cb710_mmc_reader *reader = from_tasklet(reader, t, 65262306a36Sopenharmony_ci finish_req_tasklet); 65362306a36Sopenharmony_ci struct mmc_request *mrq = reader->mrq; 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci reader->mrq = NULL; 65662306a36Sopenharmony_ci mmc_request_done(mmc_from_priv(reader), mrq); 65762306a36Sopenharmony_ci} 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_cistatic const struct mmc_host_ops cb710_mmc_host = { 66062306a36Sopenharmony_ci .request = cb710_mmc_request, 66162306a36Sopenharmony_ci .set_ios = cb710_mmc_set_ios, 66262306a36Sopenharmony_ci .get_ro = cb710_mmc_get_ro, 66362306a36Sopenharmony_ci .get_cd = cb710_mmc_get_cd, 66462306a36Sopenharmony_ci}; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci#ifdef CONFIG_PM 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_cistatic int cb710_mmc_suspend(struct platform_device *pdev, pm_message_t state) 66962306a36Sopenharmony_ci{ 67062306a36Sopenharmony_ci struct cb710_slot *slot = cb710_pdev_to_slot(pdev); 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, 0, ~0); 67362306a36Sopenharmony_ci return 0; 67462306a36Sopenharmony_ci} 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_cistatic int cb710_mmc_resume(struct platform_device *pdev) 67762306a36Sopenharmony_ci{ 67862306a36Sopenharmony_ci struct cb710_slot *slot = cb710_pdev_to_slot(pdev); 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, 0, ~0); 68162306a36Sopenharmony_ci return 0; 68262306a36Sopenharmony_ci} 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci#endif /* CONFIG_PM */ 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_cistatic int cb710_mmc_init(struct platform_device *pdev) 68762306a36Sopenharmony_ci{ 68862306a36Sopenharmony_ci struct cb710_slot *slot = cb710_pdev_to_slot(pdev); 68962306a36Sopenharmony_ci struct cb710_chip *chip = cb710_slot_to_chip(slot); 69062306a36Sopenharmony_ci struct mmc_host *mmc; 69162306a36Sopenharmony_ci struct cb710_mmc_reader *reader; 69262306a36Sopenharmony_ci int err; 69362306a36Sopenharmony_ci u32 val; 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci mmc = mmc_alloc_host(sizeof(*reader), cb710_slot_dev(slot)); 69662306a36Sopenharmony_ci if (!mmc) 69762306a36Sopenharmony_ci return -ENOMEM; 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci platform_set_drvdata(pdev, mmc); 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci /* harmless (maybe) magic */ 70262306a36Sopenharmony_ci pci_read_config_dword(chip->pdev, 0x48, &val); 70362306a36Sopenharmony_ci val = cb710_src_freq_mhz[(val >> 16) & 0xF]; 70462306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "source frequency: %dMHz\n", val); 70562306a36Sopenharmony_ci val *= 1000000; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci mmc->ops = &cb710_mmc_host; 70862306a36Sopenharmony_ci mmc->f_max = val; 70962306a36Sopenharmony_ci mmc->f_min = val >> cb710_clock_divider_log2[CB710_MAX_DIVIDER_IDX]; 71062306a36Sopenharmony_ci mmc->ocr_avail = MMC_VDD_32_33|MMC_VDD_33_34; 71162306a36Sopenharmony_ci mmc->caps = MMC_CAP_4_BIT_DATA; 71262306a36Sopenharmony_ci /* 71362306a36Sopenharmony_ci * In cb710_wait_for_event() we use a fixed timeout of ~2s, hence let's 71462306a36Sopenharmony_ci * inform the core about it. A future improvement should instead make 71562306a36Sopenharmony_ci * use of the cmd->busy_timeout. 71662306a36Sopenharmony_ci */ 71762306a36Sopenharmony_ci mmc->max_busy_timeout = CB710_MMC_REQ_TIMEOUT_MS; 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci reader = mmc_priv(mmc); 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_ci tasklet_setup(&reader->finish_req_tasklet, 72262306a36Sopenharmony_ci cb710_mmc_finish_request_tasklet); 72362306a36Sopenharmony_ci spin_lock_init(&reader->irq_lock); 72462306a36Sopenharmony_ci cb710_dump_regs(chip, CB710_DUMP_REGS_MMC); 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, 0, ~0); 72762306a36Sopenharmony_ci cb710_set_irq_handler(slot, cb710_mmc_irq_handler); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci err = mmc_add_host(mmc); 73062306a36Sopenharmony_ci if (unlikely(err)) 73162306a36Sopenharmony_ci goto err_free_mmc; 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "mmc_hostname is %s\n", 73462306a36Sopenharmony_ci mmc_hostname(mmc)); 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, CB710_MMC_IE_CARD_INSERTION_STATUS, 0); 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci return 0; 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_cierr_free_mmc: 74162306a36Sopenharmony_ci dev_dbg(cb710_slot_dev(slot), "mmc_add_host() failed: %d\n", err); 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci cb710_set_irq_handler(slot, NULL); 74462306a36Sopenharmony_ci mmc_free_host(mmc); 74562306a36Sopenharmony_ci return err; 74662306a36Sopenharmony_ci} 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_cistatic void cb710_mmc_exit(struct platform_device *pdev) 74962306a36Sopenharmony_ci{ 75062306a36Sopenharmony_ci struct cb710_slot *slot = cb710_pdev_to_slot(pdev); 75162306a36Sopenharmony_ci struct mmc_host *mmc = cb710_slot_to_mmc(slot); 75262306a36Sopenharmony_ci struct cb710_mmc_reader *reader = mmc_priv(mmc); 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, 0, CB710_MMC_IE_CARD_INSERTION_STATUS); 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci mmc_remove_host(mmc); 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci /* IRQs should be disabled now, but let's stay on the safe side */ 75962306a36Sopenharmony_ci cb710_mmc_enable_irq(slot, 0, ~0); 76062306a36Sopenharmony_ci cb710_set_irq_handler(slot, NULL); 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci /* clear config ports - just in case */ 76362306a36Sopenharmony_ci cb710_write_port_32(slot, CB710_MMC_CONFIG_PORT, 0); 76462306a36Sopenharmony_ci cb710_write_port_16(slot, CB710_MMC_CONFIGB_PORT, 0); 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci tasklet_kill(&reader->finish_req_tasklet); 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci mmc_free_host(mmc); 76962306a36Sopenharmony_ci} 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_cistatic struct platform_driver cb710_mmc_driver = { 77262306a36Sopenharmony_ci .driver.name = "cb710-mmc", 77362306a36Sopenharmony_ci .probe = cb710_mmc_init, 77462306a36Sopenharmony_ci .remove_new = cb710_mmc_exit, 77562306a36Sopenharmony_ci#ifdef CONFIG_PM 77662306a36Sopenharmony_ci .suspend = cb710_mmc_suspend, 77762306a36Sopenharmony_ci .resume = cb710_mmc_resume, 77862306a36Sopenharmony_ci#endif 77962306a36Sopenharmony_ci}; 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cimodule_platform_driver(cb710_mmc_driver); 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_ciMODULE_AUTHOR("Michał Mirosław <mirq-linux@rere.qmqm.pl>"); 78462306a36Sopenharmony_ciMODULE_DESCRIPTION("ENE CB710 memory card reader driver - MMC/SD part"); 78562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 78662306a36Sopenharmony_ciMODULE_ALIAS("platform:cb710-mmc"); 787