162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) STMicroelectronics 2016 462306a36Sopenharmony_ci * Author: Benjamin Gaignard <benjamin.gaignard@st.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/bitfield.h> 862306a36Sopenharmony_ci#include <linux/mfd/stm32-timers.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/of_platform.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci#include <linux/reset.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#define STM32_TIMERS_MAX_REGISTERS 0x3fc 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci/* DIER register DMA enable bits */ 1762306a36Sopenharmony_cistatic const u32 stm32_timers_dier_dmaen[STM32_TIMERS_MAX_DMAS] = { 1862306a36Sopenharmony_ci TIM_DIER_CC1DE, 1962306a36Sopenharmony_ci TIM_DIER_CC2DE, 2062306a36Sopenharmony_ci TIM_DIER_CC3DE, 2162306a36Sopenharmony_ci TIM_DIER_CC4DE, 2262306a36Sopenharmony_ci TIM_DIER_UIE, 2362306a36Sopenharmony_ci TIM_DIER_TDE, 2462306a36Sopenharmony_ci TIM_DIER_COMDE 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistatic void stm32_timers_dma_done(void *p) 2862306a36Sopenharmony_ci{ 2962306a36Sopenharmony_ci struct stm32_timers_dma *dma = p; 3062306a36Sopenharmony_ci struct dma_tx_state state; 3162306a36Sopenharmony_ci enum dma_status status; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci status = dmaengine_tx_status(dma->chan, dma->chan->cookie, &state); 3462306a36Sopenharmony_ci if (status == DMA_COMPLETE) 3562306a36Sopenharmony_ci complete(&dma->completion); 3662306a36Sopenharmony_ci} 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/** 3962306a36Sopenharmony_ci * stm32_timers_dma_burst_read - Read from timers registers using DMA. 4062306a36Sopenharmony_ci * 4162306a36Sopenharmony_ci * Read from STM32 timers registers using DMA on a single event. 4262306a36Sopenharmony_ci * @dev: reference to stm32_timers MFD device 4362306a36Sopenharmony_ci * @buf: DMA'able destination buffer 4462306a36Sopenharmony_ci * @id: stm32_timers_dmas event identifier (ch[1..4], up, trig or com) 4562306a36Sopenharmony_ci * @reg: registers start offset for DMA to read from (like CCRx for capture) 4662306a36Sopenharmony_ci * @num_reg: number of registers to read upon each DMA request, starting @reg. 4762306a36Sopenharmony_ci * @bursts: number of bursts to read (e.g. like two for pwm period capture) 4862306a36Sopenharmony_ci * @tmo_ms: timeout (milliseconds) 4962306a36Sopenharmony_ci */ 5062306a36Sopenharmony_ciint stm32_timers_dma_burst_read(struct device *dev, u32 *buf, 5162306a36Sopenharmony_ci enum stm32_timers_dmas id, u32 reg, 5262306a36Sopenharmony_ci unsigned int num_reg, unsigned int bursts, 5362306a36Sopenharmony_ci unsigned long tmo_ms) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct stm32_timers *ddata = dev_get_drvdata(dev); 5662306a36Sopenharmony_ci unsigned long timeout = msecs_to_jiffies(tmo_ms); 5762306a36Sopenharmony_ci struct regmap *regmap = ddata->regmap; 5862306a36Sopenharmony_ci struct stm32_timers_dma *dma = &ddata->dma; 5962306a36Sopenharmony_ci size_t len = num_reg * bursts * sizeof(u32); 6062306a36Sopenharmony_ci struct dma_async_tx_descriptor *desc; 6162306a36Sopenharmony_ci struct dma_slave_config config; 6262306a36Sopenharmony_ci dma_cookie_t cookie; 6362306a36Sopenharmony_ci dma_addr_t dma_buf; 6462306a36Sopenharmony_ci u32 dbl, dba; 6562306a36Sopenharmony_ci long err; 6662306a36Sopenharmony_ci int ret; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci /* Sanity check */ 6962306a36Sopenharmony_ci if (id < STM32_TIMERS_DMA_CH1 || id >= STM32_TIMERS_MAX_DMAS) 7062306a36Sopenharmony_ci return -EINVAL; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci if (!num_reg || !bursts || reg > STM32_TIMERS_MAX_REGISTERS || 7362306a36Sopenharmony_ci (reg + num_reg * sizeof(u32)) > STM32_TIMERS_MAX_REGISTERS) 7462306a36Sopenharmony_ci return -EINVAL; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci if (!dma->chans[id]) 7762306a36Sopenharmony_ci return -ENODEV; 7862306a36Sopenharmony_ci mutex_lock(&dma->lock); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci /* Select DMA channel in use */ 8162306a36Sopenharmony_ci dma->chan = dma->chans[id]; 8262306a36Sopenharmony_ci dma_buf = dma_map_single(dev, buf, len, DMA_FROM_DEVICE); 8362306a36Sopenharmony_ci if (dma_mapping_error(dev, dma_buf)) { 8462306a36Sopenharmony_ci ret = -ENOMEM; 8562306a36Sopenharmony_ci goto unlock; 8662306a36Sopenharmony_ci } 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci /* Prepare DMA read from timer registers, using DMA burst mode */ 8962306a36Sopenharmony_ci memset(&config, 0, sizeof(config)); 9062306a36Sopenharmony_ci config.src_addr = (dma_addr_t)dma->phys_base + TIM_DMAR; 9162306a36Sopenharmony_ci config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 9262306a36Sopenharmony_ci ret = dmaengine_slave_config(dma->chan, &config); 9362306a36Sopenharmony_ci if (ret) 9462306a36Sopenharmony_ci goto unmap; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci desc = dmaengine_prep_slave_single(dma->chan, dma_buf, len, 9762306a36Sopenharmony_ci DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 9862306a36Sopenharmony_ci if (!desc) { 9962306a36Sopenharmony_ci ret = -EBUSY; 10062306a36Sopenharmony_ci goto unmap; 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci desc->callback = stm32_timers_dma_done; 10462306a36Sopenharmony_ci desc->callback_param = dma; 10562306a36Sopenharmony_ci cookie = dmaengine_submit(desc); 10662306a36Sopenharmony_ci ret = dma_submit_error(cookie); 10762306a36Sopenharmony_ci if (ret) 10862306a36Sopenharmony_ci goto dma_term; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci reinit_completion(&dma->completion); 11162306a36Sopenharmony_ci dma_async_issue_pending(dma->chan); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci /* Setup and enable timer DMA burst mode */ 11462306a36Sopenharmony_ci dbl = FIELD_PREP(TIM_DCR_DBL, bursts - 1); 11562306a36Sopenharmony_ci dba = FIELD_PREP(TIM_DCR_DBA, reg >> 2); 11662306a36Sopenharmony_ci ret = regmap_write(regmap, TIM_DCR, dbl | dba); 11762306a36Sopenharmony_ci if (ret) 11862306a36Sopenharmony_ci goto dma_term; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci /* Clear pending flags before enabling DMA request */ 12162306a36Sopenharmony_ci ret = regmap_write(regmap, TIM_SR, 0); 12262306a36Sopenharmony_ci if (ret) 12362306a36Sopenharmony_ci goto dcr_clr; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci ret = regmap_update_bits(regmap, TIM_DIER, stm32_timers_dier_dmaen[id], 12662306a36Sopenharmony_ci stm32_timers_dier_dmaen[id]); 12762306a36Sopenharmony_ci if (ret) 12862306a36Sopenharmony_ci goto dcr_clr; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci err = wait_for_completion_interruptible_timeout(&dma->completion, 13162306a36Sopenharmony_ci timeout); 13262306a36Sopenharmony_ci if (err == 0) 13362306a36Sopenharmony_ci ret = -ETIMEDOUT; 13462306a36Sopenharmony_ci else if (err < 0) 13562306a36Sopenharmony_ci ret = err; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci regmap_update_bits(regmap, TIM_DIER, stm32_timers_dier_dmaen[id], 0); 13862306a36Sopenharmony_ci regmap_write(regmap, TIM_SR, 0); 13962306a36Sopenharmony_cidcr_clr: 14062306a36Sopenharmony_ci regmap_write(regmap, TIM_DCR, 0); 14162306a36Sopenharmony_cidma_term: 14262306a36Sopenharmony_ci dmaengine_terminate_all(dma->chan); 14362306a36Sopenharmony_ciunmap: 14462306a36Sopenharmony_ci dma_unmap_single(dev, dma_buf, len, DMA_FROM_DEVICE); 14562306a36Sopenharmony_ciunlock: 14662306a36Sopenharmony_ci dma->chan = NULL; 14762306a36Sopenharmony_ci mutex_unlock(&dma->lock); 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci return ret; 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(stm32_timers_dma_burst_read); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic const struct regmap_config stm32_timers_regmap_cfg = { 15462306a36Sopenharmony_ci .reg_bits = 32, 15562306a36Sopenharmony_ci .val_bits = 32, 15662306a36Sopenharmony_ci .reg_stride = sizeof(u32), 15762306a36Sopenharmony_ci .max_register = STM32_TIMERS_MAX_REGISTERS, 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic void stm32_timers_get_arr_size(struct stm32_timers *ddata) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci u32 arr; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci /* Backup ARR to restore it after getting the maximum value */ 16562306a36Sopenharmony_ci regmap_read(ddata->regmap, TIM_ARR, &arr); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci /* 16862306a36Sopenharmony_ci * Only the available bits will be written so when readback 16962306a36Sopenharmony_ci * we get the maximum value of auto reload register 17062306a36Sopenharmony_ci */ 17162306a36Sopenharmony_ci regmap_write(ddata->regmap, TIM_ARR, ~0L); 17262306a36Sopenharmony_ci regmap_read(ddata->regmap, TIM_ARR, &ddata->max_arr); 17362306a36Sopenharmony_ci regmap_write(ddata->regmap, TIM_ARR, arr); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic int stm32_timers_dma_probe(struct device *dev, 17762306a36Sopenharmony_ci struct stm32_timers *ddata) 17862306a36Sopenharmony_ci{ 17962306a36Sopenharmony_ci int i; 18062306a36Sopenharmony_ci int ret = 0; 18162306a36Sopenharmony_ci char name[4]; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci init_completion(&ddata->dma.completion); 18462306a36Sopenharmony_ci mutex_init(&ddata->dma.lock); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci /* Optional DMA support: get valid DMA channel(s) or NULL */ 18762306a36Sopenharmony_ci for (i = STM32_TIMERS_DMA_CH1; i <= STM32_TIMERS_DMA_CH4; i++) { 18862306a36Sopenharmony_ci snprintf(name, ARRAY_SIZE(name), "ch%1d", i + 1); 18962306a36Sopenharmony_ci ddata->dma.chans[i] = dma_request_chan(dev, name); 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci ddata->dma.chans[STM32_TIMERS_DMA_UP] = dma_request_chan(dev, "up"); 19262306a36Sopenharmony_ci ddata->dma.chans[STM32_TIMERS_DMA_TRIG] = dma_request_chan(dev, "trig"); 19362306a36Sopenharmony_ci ddata->dma.chans[STM32_TIMERS_DMA_COM] = dma_request_chan(dev, "com"); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci for (i = STM32_TIMERS_DMA_CH1; i < STM32_TIMERS_MAX_DMAS; i++) { 19662306a36Sopenharmony_ci if (IS_ERR(ddata->dma.chans[i])) { 19762306a36Sopenharmony_ci /* Save the first error code to return */ 19862306a36Sopenharmony_ci if (PTR_ERR(ddata->dma.chans[i]) != -ENODEV && !ret) 19962306a36Sopenharmony_ci ret = PTR_ERR(ddata->dma.chans[i]); 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci ddata->dma.chans[i] = NULL; 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci } 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci return ret; 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic void stm32_timers_dma_remove(struct device *dev, 20962306a36Sopenharmony_ci struct stm32_timers *ddata) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci int i; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci for (i = STM32_TIMERS_DMA_CH1; i < STM32_TIMERS_MAX_DMAS; i++) 21462306a36Sopenharmony_ci if (ddata->dma.chans[i]) 21562306a36Sopenharmony_ci dma_release_channel(ddata->dma.chans[i]); 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic int stm32_timers_probe(struct platform_device *pdev) 21962306a36Sopenharmony_ci{ 22062306a36Sopenharmony_ci struct device *dev = &pdev->dev; 22162306a36Sopenharmony_ci struct stm32_timers *ddata; 22262306a36Sopenharmony_ci struct resource *res; 22362306a36Sopenharmony_ci void __iomem *mmio; 22462306a36Sopenharmony_ci int ret; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci ddata = devm_kzalloc(dev, sizeof(*ddata), GFP_KERNEL); 22762306a36Sopenharmony_ci if (!ddata) 22862306a36Sopenharmony_ci return -ENOMEM; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci mmio = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 23162306a36Sopenharmony_ci if (IS_ERR(mmio)) 23262306a36Sopenharmony_ci return PTR_ERR(mmio); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* Timer physical addr for DMA */ 23562306a36Sopenharmony_ci ddata->dma.phys_base = res->start; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci ddata->regmap = devm_regmap_init_mmio_clk(dev, "int", mmio, 23862306a36Sopenharmony_ci &stm32_timers_regmap_cfg); 23962306a36Sopenharmony_ci if (IS_ERR(ddata->regmap)) 24062306a36Sopenharmony_ci return PTR_ERR(ddata->regmap); 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci ddata->clk = devm_clk_get(dev, NULL); 24362306a36Sopenharmony_ci if (IS_ERR(ddata->clk)) 24462306a36Sopenharmony_ci return PTR_ERR(ddata->clk); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci stm32_timers_get_arr_size(ddata); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci ret = stm32_timers_dma_probe(dev, ddata); 24962306a36Sopenharmony_ci if (ret) { 25062306a36Sopenharmony_ci stm32_timers_dma_remove(dev, ddata); 25162306a36Sopenharmony_ci return ret; 25262306a36Sopenharmony_ci } 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci platform_set_drvdata(pdev, ddata); 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci ret = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev); 25762306a36Sopenharmony_ci if (ret) 25862306a36Sopenharmony_ci stm32_timers_dma_remove(dev, ddata); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci return ret; 26162306a36Sopenharmony_ci} 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic int stm32_timers_remove(struct platform_device *pdev) 26462306a36Sopenharmony_ci{ 26562306a36Sopenharmony_ci struct stm32_timers *ddata = platform_get_drvdata(pdev); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci /* 26862306a36Sopenharmony_ci * Don't use devm_ here: enfore of_platform_depopulate() happens before 26962306a36Sopenharmony_ci * DMA are released, to avoid race on DMA. 27062306a36Sopenharmony_ci */ 27162306a36Sopenharmony_ci of_platform_depopulate(&pdev->dev); 27262306a36Sopenharmony_ci stm32_timers_dma_remove(&pdev->dev, ddata); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci return 0; 27562306a36Sopenharmony_ci} 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic const struct of_device_id stm32_timers_of_match[] = { 27862306a36Sopenharmony_ci { .compatible = "st,stm32-timers", }, 27962306a36Sopenharmony_ci { /* end node */ }, 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, stm32_timers_of_match); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic struct platform_driver stm32_timers_driver = { 28462306a36Sopenharmony_ci .probe = stm32_timers_probe, 28562306a36Sopenharmony_ci .remove = stm32_timers_remove, 28662306a36Sopenharmony_ci .driver = { 28762306a36Sopenharmony_ci .name = "stm32-timers", 28862306a36Sopenharmony_ci .of_match_table = stm32_timers_of_match, 28962306a36Sopenharmony_ci }, 29062306a36Sopenharmony_ci}; 29162306a36Sopenharmony_cimodule_platform_driver(stm32_timers_driver); 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ciMODULE_DESCRIPTION("STMicroelectronics STM32 Timers"); 29462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 295