162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/bitops.h>
762306a36Sopenharmony_ci#include <linux/i2c.h>
862306a36Sopenharmony_ci#include <linux/interrupt.h>
962306a36Sopenharmony_ci#include <linux/irq.h>
1062306a36Sopenharmony_ci#include <linux/irqdomain.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_platform.h>
1462306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci#include <linux/slab.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <dt-bindings/mfd/qcom-pm8008.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define I2C_INTR_STATUS_BASE		0x0550
2162306a36Sopenharmony_ci#define INT_RT_STS_OFFSET		0x10
2262306a36Sopenharmony_ci#define INT_SET_TYPE_OFFSET		0x11
2362306a36Sopenharmony_ci#define INT_POL_HIGH_OFFSET		0x12
2462306a36Sopenharmony_ci#define INT_POL_LOW_OFFSET		0x13
2562306a36Sopenharmony_ci#define INT_LATCHED_CLR_OFFSET		0x14
2662306a36Sopenharmony_ci#define INT_EN_SET_OFFSET		0x15
2762306a36Sopenharmony_ci#define INT_EN_CLR_OFFSET		0x16
2862306a36Sopenharmony_ci#define INT_LATCHED_STS_OFFSET		0x18
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cienum {
3162306a36Sopenharmony_ci	PM8008_MISC,
3262306a36Sopenharmony_ci	PM8008_TEMP_ALARM,
3362306a36Sopenharmony_ci	PM8008_GPIO1,
3462306a36Sopenharmony_ci	PM8008_GPIO2,
3562306a36Sopenharmony_ci	PM8008_NUM_PERIPHS,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define PM8008_PERIPH_0_BASE	0x900
3962306a36Sopenharmony_ci#define PM8008_PERIPH_1_BASE	0x2400
4062306a36Sopenharmony_ci#define PM8008_PERIPH_2_BASE	0xC000
4162306a36Sopenharmony_ci#define PM8008_PERIPH_3_BASE	0xC100
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define PM8008_TEMP_ALARM_ADDR	PM8008_PERIPH_1_BASE
4462306a36Sopenharmony_ci#define PM8008_GPIO1_ADDR	PM8008_PERIPH_2_BASE
4562306a36Sopenharmony_ci#define PM8008_GPIO2_ADDR	PM8008_PERIPH_3_BASE
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cienum {
4862306a36Sopenharmony_ci	SET_TYPE_INDEX,
4962306a36Sopenharmony_ci	POLARITY_HI_INDEX,
5062306a36Sopenharmony_ci	POLARITY_LO_INDEX,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic unsigned int pm8008_config_regs[] = {
5462306a36Sopenharmony_ci	INT_SET_TYPE_OFFSET,
5562306a36Sopenharmony_ci	INT_POL_HIGH_OFFSET,
5662306a36Sopenharmony_ci	INT_POL_LOW_OFFSET,
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic struct regmap_irq pm8008_irqs[] = {
6062306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_MISC_UVLO,	PM8008_MISC,	BIT(0)),
6162306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_MISC_OVLO,	PM8008_MISC,	BIT(1)),
6262306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_MISC_OTST2,	PM8008_MISC,	BIT(2)),
6362306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_MISC_OTST3,	PM8008_MISC,	BIT(3)),
6462306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_MISC_LDO_OCP,	PM8008_MISC,	BIT(4)),
6562306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_TEMP_ALARM,	PM8008_TEMP_ALARM, BIT(0)),
6662306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_GPIO1,	PM8008_GPIO1,	BIT(0)),
6762306a36Sopenharmony_ci	REGMAP_IRQ_REG(PM8008_IRQ_GPIO2,	PM8008_GPIO2,	BIT(0)),
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const unsigned int pm8008_periph_base[] = {
7162306a36Sopenharmony_ci	PM8008_PERIPH_0_BASE,
7262306a36Sopenharmony_ci	PM8008_PERIPH_1_BASE,
7362306a36Sopenharmony_ci	PM8008_PERIPH_2_BASE,
7462306a36Sopenharmony_ci	PM8008_PERIPH_3_BASE,
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic unsigned int pm8008_get_irq_reg(struct regmap_irq_chip_data *data,
7862306a36Sopenharmony_ci				       unsigned int base, int index)
7962306a36Sopenharmony_ci{
8062306a36Sopenharmony_ci	/* Simple linear addressing for the main status register */
8162306a36Sopenharmony_ci	if (base == I2C_INTR_STATUS_BASE)
8262306a36Sopenharmony_ci		return base + index;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	return pm8008_periph_base[index] + base;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int pm8008_set_type_config(unsigned int **buf, unsigned int type,
8862306a36Sopenharmony_ci				  const struct regmap_irq *irq_data, int idx,
8962306a36Sopenharmony_ci				  void *irq_drv_data)
9062306a36Sopenharmony_ci{
9162306a36Sopenharmony_ci	switch (type) {
9262306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
9362306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
9462306a36Sopenharmony_ci		buf[POLARITY_HI_INDEX][idx] &= ~irq_data->mask;
9562306a36Sopenharmony_ci		buf[POLARITY_LO_INDEX][idx] |= irq_data->mask;
9662306a36Sopenharmony_ci		break;
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
9962306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
10062306a36Sopenharmony_ci		buf[POLARITY_HI_INDEX][idx] |= irq_data->mask;
10162306a36Sopenharmony_ci		buf[POLARITY_LO_INDEX][idx] &= ~irq_data->mask;
10262306a36Sopenharmony_ci		break;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
10562306a36Sopenharmony_ci		buf[POLARITY_HI_INDEX][idx] |= irq_data->mask;
10662306a36Sopenharmony_ci		buf[POLARITY_LO_INDEX][idx] |= irq_data->mask;
10762306a36Sopenharmony_ci		break;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	default:
11062306a36Sopenharmony_ci		return -EINVAL;
11162306a36Sopenharmony_ci	}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_BOTH)
11462306a36Sopenharmony_ci		buf[SET_TYPE_INDEX][idx] |= irq_data->mask;
11562306a36Sopenharmony_ci	else
11662306a36Sopenharmony_ci		buf[SET_TYPE_INDEX][idx] &= ~irq_data->mask;
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	return 0;
11962306a36Sopenharmony_ci}
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_cistatic struct regmap_irq_chip pm8008_irq_chip = {
12262306a36Sopenharmony_ci	.name			= "pm8008_irq",
12362306a36Sopenharmony_ci	.main_status		= I2C_INTR_STATUS_BASE,
12462306a36Sopenharmony_ci	.num_main_regs		= 1,
12562306a36Sopenharmony_ci	.irqs			= pm8008_irqs,
12662306a36Sopenharmony_ci	.num_irqs		= ARRAY_SIZE(pm8008_irqs),
12762306a36Sopenharmony_ci	.num_regs		= PM8008_NUM_PERIPHS,
12862306a36Sopenharmony_ci	.status_base		= INT_LATCHED_STS_OFFSET,
12962306a36Sopenharmony_ci	.mask_base		= INT_EN_CLR_OFFSET,
13062306a36Sopenharmony_ci	.unmask_base		= INT_EN_SET_OFFSET,
13162306a36Sopenharmony_ci	.mask_unmask_non_inverted = true,
13262306a36Sopenharmony_ci	.ack_base		= INT_LATCHED_CLR_OFFSET,
13362306a36Sopenharmony_ci	.config_base		= pm8008_config_regs,
13462306a36Sopenharmony_ci	.num_config_bases	= ARRAY_SIZE(pm8008_config_regs),
13562306a36Sopenharmony_ci	.num_config_regs	= PM8008_NUM_PERIPHS,
13662306a36Sopenharmony_ci	.set_type_config	= pm8008_set_type_config,
13762306a36Sopenharmony_ci	.get_irq_reg		= pm8008_get_irq_reg,
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic struct regmap_config qcom_mfd_regmap_cfg = {
14162306a36Sopenharmony_ci	.reg_bits	= 16,
14262306a36Sopenharmony_ci	.val_bits	= 8,
14362306a36Sopenharmony_ci	.max_register	= 0xFFFF,
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic int pm8008_probe_irq_peripherals(struct device *dev,
14762306a36Sopenharmony_ci					struct regmap *regmap,
14862306a36Sopenharmony_ci					int client_irq)
14962306a36Sopenharmony_ci{
15062306a36Sopenharmony_ci	int rc, i;
15162306a36Sopenharmony_ci	struct regmap_irq_type *type;
15262306a36Sopenharmony_ci	struct regmap_irq_chip_data *irq_data;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pm8008_irqs); i++) {
15562306a36Sopenharmony_ci		type = &pm8008_irqs[i].type;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci		type->type_reg_offset = pm8008_irqs[i].reg_offset;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci		if (type->type_reg_offset == PM8008_MISC)
16062306a36Sopenharmony_ci			type->types_supported = IRQ_TYPE_EDGE_RISING;
16162306a36Sopenharmony_ci		else
16262306a36Sopenharmony_ci			type->types_supported = (IRQ_TYPE_EDGE_BOTH |
16362306a36Sopenharmony_ci				IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW);
16462306a36Sopenharmony_ci	}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	rc = devm_regmap_add_irq_chip(dev, regmap, client_irq,
16762306a36Sopenharmony_ci			IRQF_SHARED, 0, &pm8008_irq_chip, &irq_data);
16862306a36Sopenharmony_ci	if (rc) {
16962306a36Sopenharmony_ci		dev_err(dev, "Failed to add IRQ chip: %d\n", rc);
17062306a36Sopenharmony_ci		return rc;
17162306a36Sopenharmony_ci	}
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ci	return 0;
17462306a36Sopenharmony_ci}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic int pm8008_probe(struct i2c_client *client)
17762306a36Sopenharmony_ci{
17862306a36Sopenharmony_ci	int rc;
17962306a36Sopenharmony_ci	struct device *dev;
18062306a36Sopenharmony_ci	struct regmap *regmap;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	dev = &client->dev;
18362306a36Sopenharmony_ci	regmap = devm_regmap_init_i2c(client, &qcom_mfd_regmap_cfg);
18462306a36Sopenharmony_ci	if (IS_ERR(regmap))
18562306a36Sopenharmony_ci		return PTR_ERR(regmap);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	i2c_set_clientdata(client, regmap);
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	if (of_property_read_bool(dev->of_node, "interrupt-controller")) {
19062306a36Sopenharmony_ci		rc = pm8008_probe_irq_peripherals(dev, regmap, client->irq);
19162306a36Sopenharmony_ci		if (rc)
19262306a36Sopenharmony_ci			dev_err(dev, "Failed to probe irq periphs: %d\n", rc);
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	return devm_of_platform_populate(dev);
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic const struct of_device_id pm8008_match[] = {
19962306a36Sopenharmony_ci	{ .compatible = "qcom,pm8008", },
20062306a36Sopenharmony_ci	{ },
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, pm8008_match);
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic struct i2c_driver pm8008_mfd_driver = {
20562306a36Sopenharmony_ci	.driver = {
20662306a36Sopenharmony_ci		.name = "pm8008",
20762306a36Sopenharmony_ci		.of_match_table = pm8008_match,
20862306a36Sopenharmony_ci	},
20962306a36Sopenharmony_ci	.probe = pm8008_probe,
21062306a36Sopenharmony_ci};
21162306a36Sopenharmony_cimodule_i2c_driver(pm8008_mfd_driver);
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
214