162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Maxim MAX77620 MFD Driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2016 NVIDIA CORPORATION. All rights reserved. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: 862306a36Sopenharmony_ci * Laxman Dewangan <ldewangan@nvidia.com> 962306a36Sopenharmony_ci * Chaitanya Bandi <bandik@nvidia.com> 1062306a36Sopenharmony_ci * Mallikarjun Kasoju <mkasoju@nvidia.com> 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci/****************** Teminology used in driver ******************** 1462306a36Sopenharmony_ci * Here are some terminology used from datasheet for quick reference: 1562306a36Sopenharmony_ci * Flexible Power Sequence (FPS): 1662306a36Sopenharmony_ci * The Flexible Power Sequencer (FPS) allows each regulator to power up under 1762306a36Sopenharmony_ci * hardware or software control. Additionally, each regulator can power on 1862306a36Sopenharmony_ci * independently or among a group of other regulators with an adjustable 1962306a36Sopenharmony_ci * power-up and power-down delays (sequencing). GPIO1, GPIO2, and GPIO3 can 2062306a36Sopenharmony_ci * be programmed to be part of a sequence allowing external regulators to be 2162306a36Sopenharmony_ci * sequenced along with internal regulators. 32KHz clock can be programmed to 2262306a36Sopenharmony_ci * be part of a sequence. 2362306a36Sopenharmony_ci * There is 3 FPS confguration registers and all resources are configured to 2462306a36Sopenharmony_ci * any of these FPS or no FPS. 2562306a36Sopenharmony_ci */ 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#include <linux/i2c.h> 2862306a36Sopenharmony_ci#include <linux/interrupt.h> 2962306a36Sopenharmony_ci#include <linux/mfd/core.h> 3062306a36Sopenharmony_ci#include <linux/mfd/max77620.h> 3162306a36Sopenharmony_ci#include <linux/init.h> 3262306a36Sopenharmony_ci#include <linux/of.h> 3362306a36Sopenharmony_ci#include <linux/regmap.h> 3462306a36Sopenharmony_ci#include <linux/slab.h> 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct max77620_chip *max77620_scratch; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic const struct resource gpio_resources[] = { 3962306a36Sopenharmony_ci DEFINE_RES_IRQ(MAX77620_IRQ_TOP_GPIO), 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic const struct resource power_resources[] = { 4362306a36Sopenharmony_ci DEFINE_RES_IRQ(MAX77620_IRQ_LBT_MBATLOW), 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic const struct resource rtc_resources[] = { 4762306a36Sopenharmony_ci DEFINE_RES_IRQ(MAX77620_IRQ_TOP_RTC), 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic const struct resource thermal_resources[] = { 5162306a36Sopenharmony_ci DEFINE_RES_IRQ(MAX77620_IRQ_LBT_TJALRM1), 5262306a36Sopenharmony_ci DEFINE_RES_IRQ(MAX77620_IRQ_LBT_TJALRM2), 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic const struct regmap_irq max77620_top_irqs[] = { 5662306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_GLBL, 0, MAX77620_IRQ_TOP_GLBL_MASK), 5762306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_SD, 0, MAX77620_IRQ_TOP_SD_MASK), 5862306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_LDO, 0, MAX77620_IRQ_TOP_LDO_MASK), 5962306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_GPIO, 0, MAX77620_IRQ_TOP_GPIO_MASK), 6062306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_RTC, 0, MAX77620_IRQ_TOP_RTC_MASK), 6162306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_32K, 0, MAX77620_IRQ_TOP_32K_MASK), 6262306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_TOP_ONOFF, 0, MAX77620_IRQ_TOP_ONOFF_MASK), 6362306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_LBT_MBATLOW, 1, MAX77620_IRQ_LBM_MASK), 6462306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_LBT_TJALRM1, 1, MAX77620_IRQ_TJALRM1_MASK), 6562306a36Sopenharmony_ci REGMAP_IRQ_REG(MAX77620_IRQ_LBT_TJALRM2, 1, MAX77620_IRQ_TJALRM2_MASK), 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic const struct mfd_cell max77620_children[] = { 6962306a36Sopenharmony_ci { .name = "max77620-pinctrl", }, 7062306a36Sopenharmony_ci { .name = "max77620-clock", }, 7162306a36Sopenharmony_ci { .name = "max77620-pmic", }, 7262306a36Sopenharmony_ci { .name = "max77620-watchdog", }, 7362306a36Sopenharmony_ci { 7462306a36Sopenharmony_ci .name = "max77620-gpio", 7562306a36Sopenharmony_ci .resources = gpio_resources, 7662306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(gpio_resources), 7762306a36Sopenharmony_ci }, { 7862306a36Sopenharmony_ci .name = "max77620-rtc", 7962306a36Sopenharmony_ci .resources = rtc_resources, 8062306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(rtc_resources), 8162306a36Sopenharmony_ci }, { 8262306a36Sopenharmony_ci .name = "max77620-power", 8362306a36Sopenharmony_ci .resources = power_resources, 8462306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(power_resources), 8562306a36Sopenharmony_ci }, { 8662306a36Sopenharmony_ci .name = "max77620-thermal", 8762306a36Sopenharmony_ci .resources = thermal_resources, 8862306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(thermal_resources), 8962306a36Sopenharmony_ci }, 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const struct mfd_cell max20024_children[] = { 9362306a36Sopenharmony_ci { .name = "max20024-pinctrl", }, 9462306a36Sopenharmony_ci { .name = "max77620-clock", }, 9562306a36Sopenharmony_ci { .name = "max20024-pmic", }, 9662306a36Sopenharmony_ci { .name = "max77620-watchdog", }, 9762306a36Sopenharmony_ci { 9862306a36Sopenharmony_ci .name = "max77620-gpio", 9962306a36Sopenharmony_ci .resources = gpio_resources, 10062306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(gpio_resources), 10162306a36Sopenharmony_ci }, { 10262306a36Sopenharmony_ci .name = "max77620-rtc", 10362306a36Sopenharmony_ci .resources = rtc_resources, 10462306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(rtc_resources), 10562306a36Sopenharmony_ci }, { 10662306a36Sopenharmony_ci .name = "max20024-power", 10762306a36Sopenharmony_ci .resources = power_resources, 10862306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(power_resources), 10962306a36Sopenharmony_ci }, 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic const struct mfd_cell max77663_children[] = { 11362306a36Sopenharmony_ci { .name = "max77620-pinctrl", }, 11462306a36Sopenharmony_ci { .name = "max77620-clock", }, 11562306a36Sopenharmony_ci { .name = "max77663-pmic", }, 11662306a36Sopenharmony_ci { .name = "max77620-watchdog", }, 11762306a36Sopenharmony_ci { 11862306a36Sopenharmony_ci .name = "max77620-gpio", 11962306a36Sopenharmony_ci .resources = gpio_resources, 12062306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(gpio_resources), 12162306a36Sopenharmony_ci }, { 12262306a36Sopenharmony_ci .name = "max77620-rtc", 12362306a36Sopenharmony_ci .resources = rtc_resources, 12462306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(rtc_resources), 12562306a36Sopenharmony_ci }, { 12662306a36Sopenharmony_ci .name = "max77663-power", 12762306a36Sopenharmony_ci .resources = power_resources, 12862306a36Sopenharmony_ci .num_resources = ARRAY_SIZE(power_resources), 12962306a36Sopenharmony_ci }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic const struct regmap_range max77620_readable_ranges[] = { 13362306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_DVSSD4), 13462306a36Sopenharmony_ci}; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic const struct regmap_access_table max77620_readable_table = { 13762306a36Sopenharmony_ci .yes_ranges = max77620_readable_ranges, 13862306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(max77620_readable_ranges), 13962306a36Sopenharmony_ci}; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic const struct regmap_range max20024_readable_ranges[] = { 14262306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_DVSSD4), 14362306a36Sopenharmony_ci regmap_reg_range(MAX20024_REG_MAX_ADD, MAX20024_REG_MAX_ADD), 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic const struct regmap_access_table max20024_readable_table = { 14762306a36Sopenharmony_ci .yes_ranges = max20024_readable_ranges, 14862306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(max20024_readable_ranges), 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic const struct regmap_range max77620_writable_ranges[] = { 15262306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_DVSSD4), 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic const struct regmap_access_table max77620_writable_table = { 15662306a36Sopenharmony_ci .yes_ranges = max77620_writable_ranges, 15762306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(max77620_writable_ranges), 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic const struct regmap_range max77620_cacheable_ranges[] = { 16162306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_SD0_CFG, MAX77620_REG_LDO_CFG3), 16262306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_FPS_CFG0, MAX77620_REG_FPS_SD3), 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic const struct regmap_access_table max77620_volatile_table = { 16662306a36Sopenharmony_ci .no_ranges = max77620_cacheable_ranges, 16762306a36Sopenharmony_ci .n_no_ranges = ARRAY_SIZE(max77620_cacheable_ranges), 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic const struct regmap_config max77620_regmap_config = { 17162306a36Sopenharmony_ci .name = "power-slave", 17262306a36Sopenharmony_ci .reg_bits = 8, 17362306a36Sopenharmony_ci .val_bits = 8, 17462306a36Sopenharmony_ci .max_register = MAX77620_REG_DVSSD4 + 1, 17562306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 17662306a36Sopenharmony_ci .rd_table = &max77620_readable_table, 17762306a36Sopenharmony_ci .wr_table = &max77620_writable_table, 17862306a36Sopenharmony_ci .volatile_table = &max77620_volatile_table, 17962306a36Sopenharmony_ci .use_single_write = true, 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic const struct regmap_config max20024_regmap_config = { 18362306a36Sopenharmony_ci .name = "power-slave", 18462306a36Sopenharmony_ci .reg_bits = 8, 18562306a36Sopenharmony_ci .val_bits = 8, 18662306a36Sopenharmony_ci .max_register = MAX20024_REG_MAX_ADD + 1, 18762306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 18862306a36Sopenharmony_ci .rd_table = &max20024_readable_table, 18962306a36Sopenharmony_ci .wr_table = &max77620_writable_table, 19062306a36Sopenharmony_ci .volatile_table = &max77620_volatile_table, 19162306a36Sopenharmony_ci}; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic const struct regmap_range max77663_readable_ranges[] = { 19462306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_CID5), 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const struct regmap_access_table max77663_readable_table = { 19862306a36Sopenharmony_ci .yes_ranges = max77663_readable_ranges, 19962306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(max77663_readable_ranges), 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic const struct regmap_range max77663_writable_ranges[] = { 20362306a36Sopenharmony_ci regmap_reg_range(MAX77620_REG_CNFGGLBL1, MAX77620_REG_CID5), 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const struct regmap_access_table max77663_writable_table = { 20762306a36Sopenharmony_ci .yes_ranges = max77663_writable_ranges, 20862306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(max77663_writable_ranges), 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const struct regmap_config max77663_regmap_config = { 21262306a36Sopenharmony_ci .name = "power-slave", 21362306a36Sopenharmony_ci .reg_bits = 8, 21462306a36Sopenharmony_ci .val_bits = 8, 21562306a36Sopenharmony_ci .max_register = MAX77620_REG_CID5 + 1, 21662306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 21762306a36Sopenharmony_ci .rd_table = &max77663_readable_table, 21862306a36Sopenharmony_ci .wr_table = &max77663_writable_table, 21962306a36Sopenharmony_ci .volatile_table = &max77620_volatile_table, 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci/* 22362306a36Sopenharmony_ci * MAX77620 and MAX20024 has the following steps of the interrupt handling 22462306a36Sopenharmony_ci * for TOP interrupts: 22562306a36Sopenharmony_ci * 1. When interrupt occurs from PMIC, mask the PMIC interrupt by setting GLBLM. 22662306a36Sopenharmony_ci * 2. Read IRQTOP and service the interrupt. 22762306a36Sopenharmony_ci * 3. Once all interrupts has been checked and serviced, the interrupt service 22862306a36Sopenharmony_ci * routine un-masks the hardware interrupt line by clearing GLBLM. 22962306a36Sopenharmony_ci */ 23062306a36Sopenharmony_cistatic int max77620_irq_global_mask(void *irq_drv_data) 23162306a36Sopenharmony_ci{ 23262306a36Sopenharmony_ci struct max77620_chip *chip = irq_drv_data; 23362306a36Sopenharmony_ci int ret; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_INTENLBT, 23662306a36Sopenharmony_ci MAX77620_GLBLM_MASK, MAX77620_GLBLM_MASK); 23762306a36Sopenharmony_ci if (ret < 0) 23862306a36Sopenharmony_ci dev_err(chip->dev, "Failed to set GLBLM: %d\n", ret); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci return ret; 24162306a36Sopenharmony_ci} 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_cistatic int max77620_irq_global_unmask(void *irq_drv_data) 24462306a36Sopenharmony_ci{ 24562306a36Sopenharmony_ci struct max77620_chip *chip = irq_drv_data; 24662306a36Sopenharmony_ci int ret; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_INTENLBT, 24962306a36Sopenharmony_ci MAX77620_GLBLM_MASK, 0); 25062306a36Sopenharmony_ci if (ret < 0) 25162306a36Sopenharmony_ci dev_err(chip->dev, "Failed to reset GLBLM: %d\n", ret); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci return ret; 25462306a36Sopenharmony_ci} 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic struct regmap_irq_chip max77620_top_irq_chip = { 25762306a36Sopenharmony_ci .name = "max77620-top", 25862306a36Sopenharmony_ci .irqs = max77620_top_irqs, 25962306a36Sopenharmony_ci .num_irqs = ARRAY_SIZE(max77620_top_irqs), 26062306a36Sopenharmony_ci .num_regs = 2, 26162306a36Sopenharmony_ci .status_base = MAX77620_REG_IRQTOP, 26262306a36Sopenharmony_ci .mask_base = MAX77620_REG_IRQTOPM, 26362306a36Sopenharmony_ci .handle_pre_irq = max77620_irq_global_mask, 26462306a36Sopenharmony_ci .handle_post_irq = max77620_irq_global_unmask, 26562306a36Sopenharmony_ci}; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci/* max77620_get_fps_period_reg_value: Get FPS bit field value from 26862306a36Sopenharmony_ci * requested periods. 26962306a36Sopenharmony_ci * MAX77620 supports the FPS period of 40, 80, 160, 320, 540, 1280, 2560 27062306a36Sopenharmony_ci * and 5120 microseconds. MAX20024 supports the FPS period of 20, 40, 80, 27162306a36Sopenharmony_ci * 160, 320, 540, 1280 and 2560 microseconds. 27262306a36Sopenharmony_ci * The FPS register has 3 bits field to set the FPS period as 27362306a36Sopenharmony_ci * bits max77620 max20024 27462306a36Sopenharmony_ci * 000 40 20 27562306a36Sopenharmony_ci * 001 80 40 27662306a36Sopenharmony_ci * ::: 27762306a36Sopenharmony_ci*/ 27862306a36Sopenharmony_cistatic int max77620_get_fps_period_reg_value(struct max77620_chip *chip, 27962306a36Sopenharmony_ci int tperiod) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci int fps_min_period; 28262306a36Sopenharmony_ci int i; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci switch (chip->chip_id) { 28562306a36Sopenharmony_ci case MAX20024: 28662306a36Sopenharmony_ci fps_min_period = MAX20024_FPS_PERIOD_MIN_US; 28762306a36Sopenharmony_ci break; 28862306a36Sopenharmony_ci case MAX77620: 28962306a36Sopenharmony_ci fps_min_period = MAX77620_FPS_PERIOD_MIN_US; 29062306a36Sopenharmony_ci break; 29162306a36Sopenharmony_ci case MAX77663: 29262306a36Sopenharmony_ci fps_min_period = MAX20024_FPS_PERIOD_MIN_US; 29362306a36Sopenharmony_ci break; 29462306a36Sopenharmony_ci default: 29562306a36Sopenharmony_ci return -EINVAL; 29662306a36Sopenharmony_ci } 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci for (i = 0; i < 7; i++) { 29962306a36Sopenharmony_ci if (fps_min_period >= tperiod) 30062306a36Sopenharmony_ci return i; 30162306a36Sopenharmony_ci fps_min_period *= 2; 30262306a36Sopenharmony_ci } 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci return i; 30562306a36Sopenharmony_ci} 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci/* max77620_config_fps: Configure FPS configuration registers 30862306a36Sopenharmony_ci * based on platform specific information. 30962306a36Sopenharmony_ci */ 31062306a36Sopenharmony_cistatic int max77620_config_fps(struct max77620_chip *chip, 31162306a36Sopenharmony_ci struct device_node *fps_np) 31262306a36Sopenharmony_ci{ 31362306a36Sopenharmony_ci struct device *dev = chip->dev; 31462306a36Sopenharmony_ci unsigned int mask = 0, config = 0; 31562306a36Sopenharmony_ci u32 fps_max_period; 31662306a36Sopenharmony_ci u32 param_val; 31762306a36Sopenharmony_ci int tperiod, fps_id; 31862306a36Sopenharmony_ci int ret; 31962306a36Sopenharmony_ci char fps_name[10]; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci switch (chip->chip_id) { 32262306a36Sopenharmony_ci case MAX20024: 32362306a36Sopenharmony_ci fps_max_period = MAX20024_FPS_PERIOD_MAX_US; 32462306a36Sopenharmony_ci break; 32562306a36Sopenharmony_ci case MAX77620: 32662306a36Sopenharmony_ci fps_max_period = MAX77620_FPS_PERIOD_MAX_US; 32762306a36Sopenharmony_ci break; 32862306a36Sopenharmony_ci case MAX77663: 32962306a36Sopenharmony_ci fps_max_period = MAX20024_FPS_PERIOD_MAX_US; 33062306a36Sopenharmony_ci break; 33162306a36Sopenharmony_ci default: 33262306a36Sopenharmony_ci return -EINVAL; 33362306a36Sopenharmony_ci } 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci for (fps_id = 0; fps_id < MAX77620_FPS_COUNT; fps_id++) { 33662306a36Sopenharmony_ci sprintf(fps_name, "fps%d", fps_id); 33762306a36Sopenharmony_ci if (of_node_name_eq(fps_np, fps_name)) 33862306a36Sopenharmony_ci break; 33962306a36Sopenharmony_ci } 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci if (fps_id == MAX77620_FPS_COUNT) { 34262306a36Sopenharmony_ci dev_err(dev, "FPS node name %pOFn is not valid\n", fps_np); 34362306a36Sopenharmony_ci return -EINVAL; 34462306a36Sopenharmony_ci } 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci ret = of_property_read_u32(fps_np, "maxim,shutdown-fps-time-period-us", 34762306a36Sopenharmony_ci ¶m_val); 34862306a36Sopenharmony_ci if (!ret) { 34962306a36Sopenharmony_ci mask |= MAX77620_FPS_TIME_PERIOD_MASK; 35062306a36Sopenharmony_ci chip->shutdown_fps_period[fps_id] = min(param_val, 35162306a36Sopenharmony_ci fps_max_period); 35262306a36Sopenharmony_ci tperiod = max77620_get_fps_period_reg_value(chip, 35362306a36Sopenharmony_ci chip->shutdown_fps_period[fps_id]); 35462306a36Sopenharmony_ci config |= tperiod << MAX77620_FPS_TIME_PERIOD_SHIFT; 35562306a36Sopenharmony_ci } 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci ret = of_property_read_u32(fps_np, "maxim,suspend-fps-time-period-us", 35862306a36Sopenharmony_ci ¶m_val); 35962306a36Sopenharmony_ci if (!ret) 36062306a36Sopenharmony_ci chip->suspend_fps_period[fps_id] = min(param_val, 36162306a36Sopenharmony_ci fps_max_period); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci ret = of_property_read_u32(fps_np, "maxim,fps-event-source", 36462306a36Sopenharmony_ci ¶m_val); 36562306a36Sopenharmony_ci if (!ret) { 36662306a36Sopenharmony_ci if (param_val > 2) { 36762306a36Sopenharmony_ci dev_err(dev, "FPS%d event-source invalid\n", fps_id); 36862306a36Sopenharmony_ci return -EINVAL; 36962306a36Sopenharmony_ci } 37062306a36Sopenharmony_ci mask |= MAX77620_FPS_EN_SRC_MASK; 37162306a36Sopenharmony_ci config |= param_val << MAX77620_FPS_EN_SRC_SHIFT; 37262306a36Sopenharmony_ci if (param_val == 2) { 37362306a36Sopenharmony_ci mask |= MAX77620_FPS_ENFPS_SW_MASK; 37462306a36Sopenharmony_ci config |= MAX77620_FPS_ENFPS_SW; 37562306a36Sopenharmony_ci } 37662306a36Sopenharmony_ci } 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci if (!chip->sleep_enable && !chip->enable_global_lpm) { 37962306a36Sopenharmony_ci ret = of_property_read_u32(fps_np, 38062306a36Sopenharmony_ci "maxim,device-state-on-disabled-event", 38162306a36Sopenharmony_ci ¶m_val); 38262306a36Sopenharmony_ci if (!ret) { 38362306a36Sopenharmony_ci if (param_val == 0) 38462306a36Sopenharmony_ci chip->sleep_enable = true; 38562306a36Sopenharmony_ci else if (param_val == 1) 38662306a36Sopenharmony_ci chip->enable_global_lpm = true; 38762306a36Sopenharmony_ci } 38862306a36Sopenharmony_ci } 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_FPS_CFG0 + fps_id, 39162306a36Sopenharmony_ci mask, config); 39262306a36Sopenharmony_ci if (ret < 0) { 39362306a36Sopenharmony_ci dev_err(dev, "Failed to update FPS CFG: %d\n", ret); 39462306a36Sopenharmony_ci return ret; 39562306a36Sopenharmony_ci } 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci return 0; 39862306a36Sopenharmony_ci} 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic int max77620_initialise_fps(struct max77620_chip *chip) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci struct device *dev = chip->dev; 40362306a36Sopenharmony_ci struct device_node *fps_np, *fps_child; 40462306a36Sopenharmony_ci u8 config; 40562306a36Sopenharmony_ci int fps_id; 40662306a36Sopenharmony_ci int ret; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci for (fps_id = 0; fps_id < MAX77620_FPS_COUNT; fps_id++) { 40962306a36Sopenharmony_ci chip->shutdown_fps_period[fps_id] = -1; 41062306a36Sopenharmony_ci chip->suspend_fps_period[fps_id] = -1; 41162306a36Sopenharmony_ci } 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci fps_np = of_get_child_by_name(dev->of_node, "fps"); 41462306a36Sopenharmony_ci if (!fps_np) 41562306a36Sopenharmony_ci goto skip_fps; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci for_each_child_of_node(fps_np, fps_child) { 41862306a36Sopenharmony_ci ret = max77620_config_fps(chip, fps_child); 41962306a36Sopenharmony_ci if (ret < 0) { 42062306a36Sopenharmony_ci of_node_put(fps_child); 42162306a36Sopenharmony_ci of_node_put(fps_np); 42262306a36Sopenharmony_ci return ret; 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci } 42562306a36Sopenharmony_ci of_node_put(fps_np); 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci config = chip->enable_global_lpm ? MAX77620_ONOFFCNFG2_SLP_LPM_MSK : 0; 42862306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2, 42962306a36Sopenharmony_ci MAX77620_ONOFFCNFG2_SLP_LPM_MSK, config); 43062306a36Sopenharmony_ci if (ret < 0) { 43162306a36Sopenharmony_ci dev_err(dev, "Failed to update SLP_LPM: %d\n", ret); 43262306a36Sopenharmony_ci return ret; 43362306a36Sopenharmony_ci } 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ciskip_fps: 43662306a36Sopenharmony_ci if (chip->chip_id == MAX77663) 43762306a36Sopenharmony_ci return 0; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci /* Enable wake on EN0 pin */ 44062306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2, 44162306a36Sopenharmony_ci MAX77620_ONOFFCNFG2_WK_EN0, 44262306a36Sopenharmony_ci MAX77620_ONOFFCNFG2_WK_EN0); 44362306a36Sopenharmony_ci if (ret < 0) { 44462306a36Sopenharmony_ci dev_err(dev, "Failed to update WK_EN0: %d\n", ret); 44562306a36Sopenharmony_ci return ret; 44662306a36Sopenharmony_ci } 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci /* For MAX20024, SLPEN will be POR reset if CLRSE is b11 */ 44962306a36Sopenharmony_ci if ((chip->chip_id == MAX20024) && chip->sleep_enable) { 45062306a36Sopenharmony_ci config = MAX77620_ONOFFCNFG1_SLPEN | MAX20024_ONOFFCNFG1_CLRSE; 45162306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG1, 45262306a36Sopenharmony_ci config, config); 45362306a36Sopenharmony_ci if (ret < 0) { 45462306a36Sopenharmony_ci dev_err(dev, "Failed to update SLPEN: %d\n", ret); 45562306a36Sopenharmony_ci return ret; 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci } 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci return 0; 46062306a36Sopenharmony_ci} 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_cistatic int max77620_read_es_version(struct max77620_chip *chip) 46362306a36Sopenharmony_ci{ 46462306a36Sopenharmony_ci unsigned int val; 46562306a36Sopenharmony_ci u8 cid_val[6]; 46662306a36Sopenharmony_ci int i; 46762306a36Sopenharmony_ci int ret; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci for (i = MAX77620_REG_CID0; i <= MAX77620_REG_CID5; i++) { 47062306a36Sopenharmony_ci ret = regmap_read(chip->rmap, i, &val); 47162306a36Sopenharmony_ci if (ret < 0) { 47262306a36Sopenharmony_ci dev_err(chip->dev, "Failed to read CID: %d\n", ret); 47362306a36Sopenharmony_ci return ret; 47462306a36Sopenharmony_ci } 47562306a36Sopenharmony_ci dev_dbg(chip->dev, "CID%d: 0x%02x\n", 47662306a36Sopenharmony_ci i - MAX77620_REG_CID0, val); 47762306a36Sopenharmony_ci cid_val[i - MAX77620_REG_CID0] = val; 47862306a36Sopenharmony_ci } 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci /* CID4 is OTP Version and CID5 is ES version */ 48162306a36Sopenharmony_ci dev_info(chip->dev, "PMIC Version OTP:0x%02X and ES:0x%X\n", 48262306a36Sopenharmony_ci cid_val[4], MAX77620_CID5_DIDM(cid_val[5])); 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci return ret; 48562306a36Sopenharmony_ci} 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_cistatic void max77620_pm_power_off(void) 48862306a36Sopenharmony_ci{ 48962306a36Sopenharmony_ci struct max77620_chip *chip = max77620_scratch; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG1, 49262306a36Sopenharmony_ci MAX77620_ONOFFCNFG1_SFT_RST, 49362306a36Sopenharmony_ci MAX77620_ONOFFCNFG1_SFT_RST); 49462306a36Sopenharmony_ci} 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic int max77620_probe(struct i2c_client *client) 49762306a36Sopenharmony_ci{ 49862306a36Sopenharmony_ci const struct i2c_device_id *id = i2c_client_get_device_id(client); 49962306a36Sopenharmony_ci const struct regmap_config *rmap_config; 50062306a36Sopenharmony_ci struct max77620_chip *chip; 50162306a36Sopenharmony_ci const struct mfd_cell *mfd_cells; 50262306a36Sopenharmony_ci int n_mfd_cells; 50362306a36Sopenharmony_ci bool pm_off; 50462306a36Sopenharmony_ci int ret; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci chip = devm_kzalloc(&client->dev, sizeof(*chip), GFP_KERNEL); 50762306a36Sopenharmony_ci if (!chip) 50862306a36Sopenharmony_ci return -ENOMEM; 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci i2c_set_clientdata(client, chip); 51162306a36Sopenharmony_ci chip->dev = &client->dev; 51262306a36Sopenharmony_ci chip->chip_irq = client->irq; 51362306a36Sopenharmony_ci chip->chip_id = (enum max77620_chip_id)id->driver_data; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci switch (chip->chip_id) { 51662306a36Sopenharmony_ci case MAX77620: 51762306a36Sopenharmony_ci mfd_cells = max77620_children; 51862306a36Sopenharmony_ci n_mfd_cells = ARRAY_SIZE(max77620_children); 51962306a36Sopenharmony_ci rmap_config = &max77620_regmap_config; 52062306a36Sopenharmony_ci break; 52162306a36Sopenharmony_ci case MAX20024: 52262306a36Sopenharmony_ci mfd_cells = max20024_children; 52362306a36Sopenharmony_ci n_mfd_cells = ARRAY_SIZE(max20024_children); 52462306a36Sopenharmony_ci rmap_config = &max20024_regmap_config; 52562306a36Sopenharmony_ci break; 52662306a36Sopenharmony_ci case MAX77663: 52762306a36Sopenharmony_ci mfd_cells = max77663_children; 52862306a36Sopenharmony_ci n_mfd_cells = ARRAY_SIZE(max77663_children); 52962306a36Sopenharmony_ci rmap_config = &max77663_regmap_config; 53062306a36Sopenharmony_ci break; 53162306a36Sopenharmony_ci default: 53262306a36Sopenharmony_ci dev_err(chip->dev, "ChipID is invalid %d\n", chip->chip_id); 53362306a36Sopenharmony_ci return -EINVAL; 53462306a36Sopenharmony_ci } 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci chip->rmap = devm_regmap_init_i2c(client, rmap_config); 53762306a36Sopenharmony_ci if (IS_ERR(chip->rmap)) { 53862306a36Sopenharmony_ci ret = PTR_ERR(chip->rmap); 53962306a36Sopenharmony_ci dev_err(chip->dev, "Failed to initialise regmap: %d\n", ret); 54062306a36Sopenharmony_ci return ret; 54162306a36Sopenharmony_ci } 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci ret = max77620_read_es_version(chip); 54462306a36Sopenharmony_ci if (ret < 0) 54562306a36Sopenharmony_ci return ret; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci max77620_top_irq_chip.irq_drv_data = chip; 54862306a36Sopenharmony_ci ret = devm_regmap_add_irq_chip(chip->dev, chip->rmap, client->irq, 54962306a36Sopenharmony_ci IRQF_ONESHOT | IRQF_SHARED, 0, 55062306a36Sopenharmony_ci &max77620_top_irq_chip, 55162306a36Sopenharmony_ci &chip->top_irq_data); 55262306a36Sopenharmony_ci if (ret < 0) { 55362306a36Sopenharmony_ci dev_err(chip->dev, "Failed to add regmap irq: %d\n", ret); 55462306a36Sopenharmony_ci return ret; 55562306a36Sopenharmony_ci } 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci ret = max77620_initialise_fps(chip); 55862306a36Sopenharmony_ci if (ret < 0) 55962306a36Sopenharmony_ci return ret; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci ret = devm_mfd_add_devices(chip->dev, PLATFORM_DEVID_NONE, 56262306a36Sopenharmony_ci mfd_cells, n_mfd_cells, NULL, 0, 56362306a36Sopenharmony_ci regmap_irq_get_domain(chip->top_irq_data)); 56462306a36Sopenharmony_ci if (ret < 0) { 56562306a36Sopenharmony_ci dev_err(chip->dev, "Failed to add MFD children: %d\n", ret); 56662306a36Sopenharmony_ci return ret; 56762306a36Sopenharmony_ci } 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci pm_off = of_device_is_system_power_controller(client->dev.of_node); 57062306a36Sopenharmony_ci if (pm_off && !pm_power_off) { 57162306a36Sopenharmony_ci max77620_scratch = chip; 57262306a36Sopenharmony_ci pm_power_off = max77620_pm_power_off; 57362306a36Sopenharmony_ci } 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci return 0; 57662306a36Sopenharmony_ci} 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_cistatic int max77620_set_fps_period(struct max77620_chip *chip, 57962306a36Sopenharmony_ci int fps_id, int time_period) 58062306a36Sopenharmony_ci{ 58162306a36Sopenharmony_ci int period = max77620_get_fps_period_reg_value(chip, time_period); 58262306a36Sopenharmony_ci int ret; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_FPS_CFG0 + fps_id, 58562306a36Sopenharmony_ci MAX77620_FPS_TIME_PERIOD_MASK, 58662306a36Sopenharmony_ci period << MAX77620_FPS_TIME_PERIOD_SHIFT); 58762306a36Sopenharmony_ci if (ret < 0) { 58862306a36Sopenharmony_ci dev_err(chip->dev, "Failed to update FPS period: %d\n", ret); 58962306a36Sopenharmony_ci return ret; 59062306a36Sopenharmony_ci } 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci return 0; 59362306a36Sopenharmony_ci} 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_cistatic int max77620_i2c_suspend(struct device *dev) 59662306a36Sopenharmony_ci{ 59762306a36Sopenharmony_ci struct max77620_chip *chip = dev_get_drvdata(dev); 59862306a36Sopenharmony_ci struct i2c_client *client = to_i2c_client(dev); 59962306a36Sopenharmony_ci unsigned int config; 60062306a36Sopenharmony_ci int fps; 60162306a36Sopenharmony_ci int ret; 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci for (fps = 0; fps < MAX77620_FPS_COUNT; fps++) { 60462306a36Sopenharmony_ci if (chip->suspend_fps_period[fps] < 0) 60562306a36Sopenharmony_ci continue; 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci ret = max77620_set_fps_period(chip, fps, 60862306a36Sopenharmony_ci chip->suspend_fps_period[fps]); 60962306a36Sopenharmony_ci if (ret < 0) 61062306a36Sopenharmony_ci return ret; 61162306a36Sopenharmony_ci } 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci /* 61462306a36Sopenharmony_ci * For MAX20024: No need to configure SLPEN on suspend as 61562306a36Sopenharmony_ci * it will be configured on Init. 61662306a36Sopenharmony_ci */ 61762306a36Sopenharmony_ci if (chip->chip_id == MAX20024) 61862306a36Sopenharmony_ci goto out; 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci config = (chip->sleep_enable) ? MAX77620_ONOFFCNFG1_SLPEN : 0; 62162306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG1, 62262306a36Sopenharmony_ci MAX77620_ONOFFCNFG1_SLPEN, 62362306a36Sopenharmony_ci config); 62462306a36Sopenharmony_ci if (ret < 0) { 62562306a36Sopenharmony_ci dev_err(dev, "Failed to configure sleep in suspend: %d\n", ret); 62662306a36Sopenharmony_ci return ret; 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_ci if (chip->chip_id == MAX77663) 63062306a36Sopenharmony_ci goto out; 63162306a36Sopenharmony_ci 63262306a36Sopenharmony_ci /* Disable WK_EN0 */ 63362306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2, 63462306a36Sopenharmony_ci MAX77620_ONOFFCNFG2_WK_EN0, 0); 63562306a36Sopenharmony_ci if (ret < 0) { 63662306a36Sopenharmony_ci dev_err(dev, "Failed to configure WK_EN in suspend: %d\n", ret); 63762306a36Sopenharmony_ci return ret; 63862306a36Sopenharmony_ci } 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ciout: 64162306a36Sopenharmony_ci disable_irq(client->irq); 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci return 0; 64462306a36Sopenharmony_ci} 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_cistatic int max77620_i2c_resume(struct device *dev) 64762306a36Sopenharmony_ci{ 64862306a36Sopenharmony_ci struct max77620_chip *chip = dev_get_drvdata(dev); 64962306a36Sopenharmony_ci struct i2c_client *client = to_i2c_client(dev); 65062306a36Sopenharmony_ci int ret; 65162306a36Sopenharmony_ci int fps; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci for (fps = 0; fps < MAX77620_FPS_COUNT; fps++) { 65462306a36Sopenharmony_ci if (chip->shutdown_fps_period[fps] < 0) 65562306a36Sopenharmony_ci continue; 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci ret = max77620_set_fps_period(chip, fps, 65862306a36Sopenharmony_ci chip->shutdown_fps_period[fps]); 65962306a36Sopenharmony_ci if (ret < 0) 66062306a36Sopenharmony_ci return ret; 66162306a36Sopenharmony_ci } 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci /* 66462306a36Sopenharmony_ci * For MAX20024: No need to configure WKEN0 on resume as 66562306a36Sopenharmony_ci * it is configured on Init. 66662306a36Sopenharmony_ci */ 66762306a36Sopenharmony_ci if (chip->chip_id == MAX20024 || chip->chip_id == MAX77663) 66862306a36Sopenharmony_ci goto out; 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_ci /* Enable WK_EN0 */ 67162306a36Sopenharmony_ci ret = regmap_update_bits(chip->rmap, MAX77620_REG_ONOFFCNFG2, 67262306a36Sopenharmony_ci MAX77620_ONOFFCNFG2_WK_EN0, 67362306a36Sopenharmony_ci MAX77620_ONOFFCNFG2_WK_EN0); 67462306a36Sopenharmony_ci if (ret < 0) { 67562306a36Sopenharmony_ci dev_err(dev, "Failed to configure WK_EN0 n resume: %d\n", ret); 67662306a36Sopenharmony_ci return ret; 67762306a36Sopenharmony_ci } 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ciout: 68062306a36Sopenharmony_ci enable_irq(client->irq); 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci return 0; 68362306a36Sopenharmony_ci} 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic const struct i2c_device_id max77620_id[] = { 68662306a36Sopenharmony_ci {"max77620", MAX77620}, 68762306a36Sopenharmony_ci {"max20024", MAX20024}, 68862306a36Sopenharmony_ci {"max77663", MAX77663}, 68962306a36Sopenharmony_ci {}, 69062306a36Sopenharmony_ci}; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic DEFINE_SIMPLE_DEV_PM_OPS(max77620_pm_ops, 69362306a36Sopenharmony_ci max77620_i2c_suspend, max77620_i2c_resume); 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_cistatic struct i2c_driver max77620_driver = { 69662306a36Sopenharmony_ci .driver = { 69762306a36Sopenharmony_ci .name = "max77620", 69862306a36Sopenharmony_ci .pm = pm_sleep_ptr(&max77620_pm_ops), 69962306a36Sopenharmony_ci }, 70062306a36Sopenharmony_ci .probe = max77620_probe, 70162306a36Sopenharmony_ci .id_table = max77620_id, 70262306a36Sopenharmony_ci}; 70362306a36Sopenharmony_cibuiltin_i2c_driver(max77620_driver); 704