162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Intel MAX 10 Board Management Controller chip - common code
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2018-2020 Intel Corporation. All rights reserved.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/bitfield.h>
962306a36Sopenharmony_ci#include <linux/device.h>
1062306a36Sopenharmony_ci#include <linux/dev_printk.h>
1162306a36Sopenharmony_ci#include <linux/mfd/core.h>
1262306a36Sopenharmony_ci#include <linux/mfd/intel-m10-bmc.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_civoid m10bmc_fw_state_set(struct intel_m10bmc *m10bmc, enum m10bmc_fw_state new_state)
1662306a36Sopenharmony_ci{
1762306a36Sopenharmony_ci	/* bmcfw_state is only needed if handshake_sys_reg_nranges > 0 */
1862306a36Sopenharmony_ci	if (!m10bmc->info->handshake_sys_reg_nranges)
1962306a36Sopenharmony_ci		return;
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci	down_write(&m10bmc->bmcfw_lock);
2262306a36Sopenharmony_ci	m10bmc->bmcfw_state = new_state;
2362306a36Sopenharmony_ci	up_write(&m10bmc->bmcfw_lock);
2462306a36Sopenharmony_ci}
2562306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(m10bmc_fw_state_set, INTEL_M10_BMC_CORE);
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/*
2862306a36Sopenharmony_ci * For some Intel FPGA devices, the BMC firmware is not available to service
2962306a36Sopenharmony_ci * handshake registers during a secure update.
3062306a36Sopenharmony_ci */
3162306a36Sopenharmony_cistatic bool m10bmc_reg_always_available(struct intel_m10bmc *m10bmc, unsigned int offset)
3262306a36Sopenharmony_ci{
3362306a36Sopenharmony_ci	if (!m10bmc->info->handshake_sys_reg_nranges)
3462306a36Sopenharmony_ci		return true;
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	return !regmap_reg_in_ranges(offset, m10bmc->info->handshake_sys_reg_ranges,
3762306a36Sopenharmony_ci				     m10bmc->info->handshake_sys_reg_nranges);
3862306a36Sopenharmony_ci}
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/*
4162306a36Sopenharmony_ci * m10bmc_handshake_reg_unavailable - Checks if reg access collides with secure update state
4262306a36Sopenharmony_ci * @m10bmc: M10 BMC structure
4362306a36Sopenharmony_ci *
4462306a36Sopenharmony_ci * For some Intel FPGA devices, the BMC firmware is not available to service
4562306a36Sopenharmony_ci * handshake registers during a secure update erase and write phases.
4662306a36Sopenharmony_ci *
4762306a36Sopenharmony_ci * Context: @m10bmc->bmcfw_lock must be held.
4862306a36Sopenharmony_ci */
4962306a36Sopenharmony_cistatic bool m10bmc_handshake_reg_unavailable(struct intel_m10bmc *m10bmc)
5062306a36Sopenharmony_ci{
5162306a36Sopenharmony_ci	return m10bmc->bmcfw_state == M10BMC_FW_STATE_SEC_UPDATE_PREPARE ||
5262306a36Sopenharmony_ci	       m10bmc->bmcfw_state == M10BMC_FW_STATE_SEC_UPDATE_WRITE;
5362306a36Sopenharmony_ci}
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci/*
5662306a36Sopenharmony_ci * This function helps to simplify the accessing of the system registers.
5762306a36Sopenharmony_ci *
5862306a36Sopenharmony_ci * The base of the system registers is configured through the struct
5962306a36Sopenharmony_ci * csr_map.
6062306a36Sopenharmony_ci */
6162306a36Sopenharmony_ciint m10bmc_sys_read(struct intel_m10bmc *m10bmc, unsigned int offset, unsigned int *val)
6262306a36Sopenharmony_ci{
6362306a36Sopenharmony_ci	const struct m10bmc_csr_map *csr_map = m10bmc->info->csr_map;
6462306a36Sopenharmony_ci	int ret;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	if (m10bmc_reg_always_available(m10bmc, offset))
6762306a36Sopenharmony_ci		return m10bmc_raw_read(m10bmc, csr_map->base + offset, val);
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	down_read(&m10bmc->bmcfw_lock);
7062306a36Sopenharmony_ci	if (m10bmc_handshake_reg_unavailable(m10bmc))
7162306a36Sopenharmony_ci		ret = -EBUSY;	/* Reg not available during secure update */
7262306a36Sopenharmony_ci	else
7362306a36Sopenharmony_ci		ret = m10bmc_raw_read(m10bmc, csr_map->base + offset, val);
7462306a36Sopenharmony_ci	up_read(&m10bmc->bmcfw_lock);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	return ret;
7762306a36Sopenharmony_ci}
7862306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(m10bmc_sys_read, INTEL_M10_BMC_CORE);
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ciint m10bmc_sys_update_bits(struct intel_m10bmc *m10bmc, unsigned int offset,
8162306a36Sopenharmony_ci			   unsigned int msk, unsigned int val)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci	const struct m10bmc_csr_map *csr_map = m10bmc->info->csr_map;
8462306a36Sopenharmony_ci	int ret;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	if (m10bmc_reg_always_available(m10bmc, offset))
8762306a36Sopenharmony_ci		return regmap_update_bits(m10bmc->regmap, csr_map->base + offset, msk, val);
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	down_read(&m10bmc->bmcfw_lock);
9062306a36Sopenharmony_ci	if (m10bmc_handshake_reg_unavailable(m10bmc))
9162306a36Sopenharmony_ci		ret = -EBUSY;	/* Reg not available during secure update */
9262306a36Sopenharmony_ci	else
9362306a36Sopenharmony_ci		ret = regmap_update_bits(m10bmc->regmap, csr_map->base + offset, msk, val);
9462306a36Sopenharmony_ci	up_read(&m10bmc->bmcfw_lock);
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	return ret;
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(m10bmc_sys_update_bits, INTEL_M10_BMC_CORE);
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic ssize_t bmc_version_show(struct device *dev,
10162306a36Sopenharmony_ci				struct device_attribute *attr, char *buf)
10262306a36Sopenharmony_ci{
10362306a36Sopenharmony_ci	struct intel_m10bmc *ddata = dev_get_drvdata(dev);
10462306a36Sopenharmony_ci	unsigned int val;
10562306a36Sopenharmony_ci	int ret;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	ret = m10bmc_sys_read(ddata, ddata->info->csr_map->build_version, &val);
10862306a36Sopenharmony_ci	if (ret)
10962306a36Sopenharmony_ci		return ret;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	return sprintf(buf, "0x%x\n", val);
11262306a36Sopenharmony_ci}
11362306a36Sopenharmony_cistatic DEVICE_ATTR_RO(bmc_version);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic ssize_t bmcfw_version_show(struct device *dev,
11662306a36Sopenharmony_ci				  struct device_attribute *attr, char *buf)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	struct intel_m10bmc *ddata = dev_get_drvdata(dev);
11962306a36Sopenharmony_ci	unsigned int val;
12062306a36Sopenharmony_ci	int ret;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	ret = m10bmc_sys_read(ddata, ddata->info->csr_map->fw_version, &val);
12362306a36Sopenharmony_ci	if (ret)
12462306a36Sopenharmony_ci		return ret;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	return sprintf(buf, "0x%x\n", val);
12762306a36Sopenharmony_ci}
12862306a36Sopenharmony_cistatic DEVICE_ATTR_RO(bmcfw_version);
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic ssize_t mac_address_show(struct device *dev,
13162306a36Sopenharmony_ci				struct device_attribute *attr, char *buf)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	struct intel_m10bmc *ddata = dev_get_drvdata(dev);
13462306a36Sopenharmony_ci	unsigned int macaddr_low, macaddr_high;
13562306a36Sopenharmony_ci	int ret;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	ret = m10bmc_sys_read(ddata, ddata->info->csr_map->mac_low, &macaddr_low);
13862306a36Sopenharmony_ci	if (ret)
13962306a36Sopenharmony_ci		return ret;
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	ret = m10bmc_sys_read(ddata, ddata->info->csr_map->mac_high, &macaddr_high);
14262306a36Sopenharmony_ci	if (ret)
14362306a36Sopenharmony_ci		return ret;
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	return sysfs_emit(buf, "%02x:%02x:%02x:%02x:%02x:%02x\n",
14662306a36Sopenharmony_ci			  (u8)FIELD_GET(M10BMC_N3000_MAC_BYTE1, macaddr_low),
14762306a36Sopenharmony_ci			  (u8)FIELD_GET(M10BMC_N3000_MAC_BYTE2, macaddr_low),
14862306a36Sopenharmony_ci			  (u8)FIELD_GET(M10BMC_N3000_MAC_BYTE3, macaddr_low),
14962306a36Sopenharmony_ci			  (u8)FIELD_GET(M10BMC_N3000_MAC_BYTE4, macaddr_low),
15062306a36Sopenharmony_ci			  (u8)FIELD_GET(M10BMC_N3000_MAC_BYTE5, macaddr_high),
15162306a36Sopenharmony_ci			  (u8)FIELD_GET(M10BMC_N3000_MAC_BYTE6, macaddr_high));
15262306a36Sopenharmony_ci}
15362306a36Sopenharmony_cistatic DEVICE_ATTR_RO(mac_address);
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic ssize_t mac_count_show(struct device *dev,
15662306a36Sopenharmony_ci			      struct device_attribute *attr, char *buf)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	struct intel_m10bmc *ddata = dev_get_drvdata(dev);
15962306a36Sopenharmony_ci	unsigned int macaddr_high;
16062306a36Sopenharmony_ci	int ret;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	ret = m10bmc_sys_read(ddata, ddata->info->csr_map->mac_high, &macaddr_high);
16362306a36Sopenharmony_ci	if (ret)
16462306a36Sopenharmony_ci		return ret;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	return sysfs_emit(buf, "%u\n", (u8)FIELD_GET(M10BMC_N3000_MAC_COUNT, macaddr_high));
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_cistatic DEVICE_ATTR_RO(mac_count);
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic struct attribute *m10bmc_attrs[] = {
17162306a36Sopenharmony_ci	&dev_attr_bmc_version.attr,
17262306a36Sopenharmony_ci	&dev_attr_bmcfw_version.attr,
17362306a36Sopenharmony_ci	&dev_attr_mac_address.attr,
17462306a36Sopenharmony_ci	&dev_attr_mac_count.attr,
17562306a36Sopenharmony_ci	NULL,
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic const struct attribute_group m10bmc_group = {
17962306a36Sopenharmony_ci	.attrs = m10bmc_attrs,
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ciconst struct attribute_group *m10bmc_dev_groups[] = {
18362306a36Sopenharmony_ci	&m10bmc_group,
18462306a36Sopenharmony_ci	NULL,
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(m10bmc_dev_groups, INTEL_M10_BMC_CORE);
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ciint m10bmc_dev_init(struct intel_m10bmc *m10bmc, const struct intel_m10bmc_platform_info *info)
18962306a36Sopenharmony_ci{
19062306a36Sopenharmony_ci	int ret;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	m10bmc->info = info;
19362306a36Sopenharmony_ci	dev_set_drvdata(m10bmc->dev, m10bmc);
19462306a36Sopenharmony_ci	init_rwsem(&m10bmc->bmcfw_lock);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	ret = devm_mfd_add_devices(m10bmc->dev, PLATFORM_DEVID_AUTO,
19762306a36Sopenharmony_ci				   info->cells, info->n_cells,
19862306a36Sopenharmony_ci				   NULL, 0, NULL);
19962306a36Sopenharmony_ci	if (ret)
20062306a36Sopenharmony_ci		dev_err(m10bmc->dev, "Failed to register sub-devices: %d\n", ret);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	return ret;
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(m10bmc_dev_init, INTEL_M10_BMC_CORE);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ciMODULE_DESCRIPTION("Intel MAX 10 BMC core driver");
20762306a36Sopenharmony_ciMODULE_AUTHOR("Intel Corporation");
20862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
209