162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2015 - 2016 Samsung Electronics Co., Ltd. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Authors: Inha Song <ideal.song@samsung.com> 662306a36Sopenharmony_ci * Sylwester Nawrocki <s.nawrocki@samsung.com> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Samsung Exynos SoC series Low Power Audio Subsystem driver. 962306a36Sopenharmony_ci * 1062306a36Sopenharmony_ci * This module provides regmap for the Top SFR region and instantiates 1162306a36Sopenharmony_ci * devices for IP blocks like DMAC, I2S, UART. 1262306a36Sopenharmony_ci */ 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/clk.h> 1562306a36Sopenharmony_ci#include <linux/delay.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <linux/module.h> 1862306a36Sopenharmony_ci#include <linux/of.h> 1962306a36Sopenharmony_ci#include <linux/of_platform.h> 2062306a36Sopenharmony_ci#include <linux/platform_device.h> 2162306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2262306a36Sopenharmony_ci#include <linux/regmap.h> 2362306a36Sopenharmony_ci#include <linux/soc/samsung/exynos-regs-pmu.h> 2462306a36Sopenharmony_ci#include <linux/types.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* LPASS Top register definitions */ 2762306a36Sopenharmony_ci#define SFR_LPASS_CORE_SW_RESET 0x08 2862306a36Sopenharmony_ci#define LPASS_SB_SW_RESET BIT(11) 2962306a36Sopenharmony_ci#define LPASS_UART_SW_RESET BIT(10) 3062306a36Sopenharmony_ci#define LPASS_PCM_SW_RESET BIT(9) 3162306a36Sopenharmony_ci#define LPASS_I2S_SW_RESET BIT(8) 3262306a36Sopenharmony_ci#define LPASS_WDT1_SW_RESET BIT(4) 3362306a36Sopenharmony_ci#define LPASS_WDT0_SW_RESET BIT(3) 3462306a36Sopenharmony_ci#define LPASS_TIMER_SW_RESET BIT(2) 3562306a36Sopenharmony_ci#define LPASS_MEM_SW_RESET BIT(1) 3662306a36Sopenharmony_ci#define LPASS_DMA_SW_RESET BIT(0) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define SFR_LPASS_INTR_CA5_MASK 0x48 3962306a36Sopenharmony_ci#define SFR_LPASS_INTR_CPU_MASK 0x58 4062306a36Sopenharmony_ci#define LPASS_INTR_APM BIT(9) 4162306a36Sopenharmony_ci#define LPASS_INTR_MIF BIT(8) 4262306a36Sopenharmony_ci#define LPASS_INTR_TIMER BIT(7) 4362306a36Sopenharmony_ci#define LPASS_INTR_DMA BIT(6) 4462306a36Sopenharmony_ci#define LPASS_INTR_GPIO BIT(5) 4562306a36Sopenharmony_ci#define LPASS_INTR_I2S BIT(4) 4662306a36Sopenharmony_ci#define LPASS_INTR_PCM BIT(3) 4762306a36Sopenharmony_ci#define LPASS_INTR_SLIMBUS BIT(2) 4862306a36Sopenharmony_ci#define LPASS_INTR_UART BIT(1) 4962306a36Sopenharmony_ci#define LPASS_INTR_SFR BIT(0) 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistruct exynos_lpass { 5262306a36Sopenharmony_ci /* pointer to the LPASS TOP regmap */ 5362306a36Sopenharmony_ci struct regmap *top; 5462306a36Sopenharmony_ci struct clk *sfr0_clk; 5562306a36Sopenharmony_ci}; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic void exynos_lpass_core_sw_reset(struct exynos_lpass *lpass, int mask) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci unsigned int val = 0; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci regmap_read(lpass->top, SFR_LPASS_CORE_SW_RESET, &val); 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci val &= ~mask; 6462306a36Sopenharmony_ci regmap_write(lpass->top, SFR_LPASS_CORE_SW_RESET, val); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci usleep_range(100, 150); 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci val |= mask; 6962306a36Sopenharmony_ci regmap_write(lpass->top, SFR_LPASS_CORE_SW_RESET, val); 7062306a36Sopenharmony_ci} 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic void exynos_lpass_enable(struct exynos_lpass *lpass) 7362306a36Sopenharmony_ci{ 7462306a36Sopenharmony_ci clk_prepare_enable(lpass->sfr0_clk); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci /* Unmask SFR, DMA and I2S interrupt */ 7762306a36Sopenharmony_ci regmap_write(lpass->top, SFR_LPASS_INTR_CA5_MASK, 7862306a36Sopenharmony_ci LPASS_INTR_SFR | LPASS_INTR_DMA | LPASS_INTR_I2S); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci regmap_write(lpass->top, SFR_LPASS_INTR_CPU_MASK, 8162306a36Sopenharmony_ci LPASS_INTR_SFR | LPASS_INTR_DMA | LPASS_INTR_I2S | 8262306a36Sopenharmony_ci LPASS_INTR_UART); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci exynos_lpass_core_sw_reset(lpass, LPASS_I2S_SW_RESET); 8562306a36Sopenharmony_ci exynos_lpass_core_sw_reset(lpass, LPASS_DMA_SW_RESET); 8662306a36Sopenharmony_ci exynos_lpass_core_sw_reset(lpass, LPASS_MEM_SW_RESET); 8762306a36Sopenharmony_ci exynos_lpass_core_sw_reset(lpass, LPASS_UART_SW_RESET); 8862306a36Sopenharmony_ci} 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistatic void exynos_lpass_disable(struct exynos_lpass *lpass) 9162306a36Sopenharmony_ci{ 9262306a36Sopenharmony_ci /* Mask any unmasked IP interrupt sources */ 9362306a36Sopenharmony_ci regmap_write(lpass->top, SFR_LPASS_INTR_CPU_MASK, 0); 9462306a36Sopenharmony_ci regmap_write(lpass->top, SFR_LPASS_INTR_CA5_MASK, 0); 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci clk_disable_unprepare(lpass->sfr0_clk); 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_cistatic const struct regmap_config exynos_lpass_reg_conf = { 10062306a36Sopenharmony_ci .reg_bits = 32, 10162306a36Sopenharmony_ci .reg_stride = 4, 10262306a36Sopenharmony_ci .val_bits = 32, 10362306a36Sopenharmony_ci .max_register = 0xfc, 10462306a36Sopenharmony_ci .fast_io = true, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic int exynos_lpass_probe(struct platform_device *pdev) 10862306a36Sopenharmony_ci{ 10962306a36Sopenharmony_ci struct device *dev = &pdev->dev; 11062306a36Sopenharmony_ci struct exynos_lpass *lpass; 11162306a36Sopenharmony_ci void __iomem *base_top; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci lpass = devm_kzalloc(dev, sizeof(*lpass), GFP_KERNEL); 11462306a36Sopenharmony_ci if (!lpass) 11562306a36Sopenharmony_ci return -ENOMEM; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci base_top = devm_platform_ioremap_resource(pdev, 0); 11862306a36Sopenharmony_ci if (IS_ERR(base_top)) 11962306a36Sopenharmony_ci return PTR_ERR(base_top); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci lpass->sfr0_clk = devm_clk_get(dev, "sfr0_ctrl"); 12262306a36Sopenharmony_ci if (IS_ERR(lpass->sfr0_clk)) 12362306a36Sopenharmony_ci return PTR_ERR(lpass->sfr0_clk); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci lpass->top = regmap_init_mmio(dev, base_top, 12662306a36Sopenharmony_ci &exynos_lpass_reg_conf); 12762306a36Sopenharmony_ci if (IS_ERR(lpass->top)) { 12862306a36Sopenharmony_ci dev_err(dev, "LPASS top regmap initialization failed\n"); 12962306a36Sopenharmony_ci return PTR_ERR(lpass->top); 13062306a36Sopenharmony_ci } 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci platform_set_drvdata(pdev, lpass); 13362306a36Sopenharmony_ci pm_runtime_set_active(dev); 13462306a36Sopenharmony_ci pm_runtime_enable(dev); 13562306a36Sopenharmony_ci exynos_lpass_enable(lpass); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci return devm_of_platform_populate(dev); 13862306a36Sopenharmony_ci} 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic int exynos_lpass_remove(struct platform_device *pdev) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct exynos_lpass *lpass = platform_get_drvdata(pdev); 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci exynos_lpass_disable(lpass); 14562306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 14662306a36Sopenharmony_ci if (!pm_runtime_status_suspended(&pdev->dev)) 14762306a36Sopenharmony_ci exynos_lpass_disable(lpass); 14862306a36Sopenharmony_ci regmap_exit(lpass->top); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci return 0; 15162306a36Sopenharmony_ci} 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic int __maybe_unused exynos_lpass_suspend(struct device *dev) 15462306a36Sopenharmony_ci{ 15562306a36Sopenharmony_ci struct exynos_lpass *lpass = dev_get_drvdata(dev); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci exynos_lpass_disable(lpass); 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci return 0; 16062306a36Sopenharmony_ci} 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic int __maybe_unused exynos_lpass_resume(struct device *dev) 16362306a36Sopenharmony_ci{ 16462306a36Sopenharmony_ci struct exynos_lpass *lpass = dev_get_drvdata(dev); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci exynos_lpass_enable(lpass); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci return 0; 16962306a36Sopenharmony_ci} 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic const struct dev_pm_ops lpass_pm_ops = { 17262306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(exynos_lpass_suspend, exynos_lpass_resume, NULL) 17362306a36Sopenharmony_ci SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 17462306a36Sopenharmony_ci pm_runtime_force_resume) 17562306a36Sopenharmony_ci}; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_cistatic const struct of_device_id exynos_lpass_of_match[] = { 17862306a36Sopenharmony_ci { .compatible = "samsung,exynos5433-lpass" }, 17962306a36Sopenharmony_ci { }, 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, exynos_lpass_of_match); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic struct platform_driver exynos_lpass_driver = { 18462306a36Sopenharmony_ci .driver = { 18562306a36Sopenharmony_ci .name = "exynos-lpass", 18662306a36Sopenharmony_ci .pm = &lpass_pm_ops, 18762306a36Sopenharmony_ci .of_match_table = exynos_lpass_of_match, 18862306a36Sopenharmony_ci }, 18962306a36Sopenharmony_ci .probe = exynos_lpass_probe, 19062306a36Sopenharmony_ci .remove = exynos_lpass_remove, 19162306a36Sopenharmony_ci}; 19262306a36Sopenharmony_cimodule_platform_driver(exynos_lpass_driver); 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ciMODULE_DESCRIPTION("Samsung Low Power Audio Subsystem driver"); 19562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 196