162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * ROHM BD9571MWV-M and BD9574MVF-M core driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com> 662306a36Sopenharmony_ci * Copyright (C) 2020 Renesas Electronics Corporation 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on the TPS65086 driver 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/i2c.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/mfd/core.h> 1462306a36Sopenharmony_ci#include <linux/mfd/rohm-generic.h> 1562306a36Sopenharmony_ci#include <linux/module.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <linux/mfd/bd9571mwv.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistatic const struct mfd_cell bd9571mwv_cells[] = { 2062306a36Sopenharmony_ci { .name = "bd9571mwv-regulator", }, 2162306a36Sopenharmony_ci { .name = "bd9571mwv-gpio", }, 2262306a36Sopenharmony_ci}; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic const struct regmap_range bd9571mwv_readable_yes_ranges[] = { 2562306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_VENDOR_CODE, BD9571MWV_PRODUCT_REVISION), 2662306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_BKUP_MODE_CNT, BD9571MWV_BKUP_MODE_CNT), 2762306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_AVS_SET_MONI, BD9571MWV_AVS_DVFS_VID(3)), 2862306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_VD18_VID, BD9571MWV_VD33_VID), 2962306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_VINIT, BD9571MWV_DVFS_VINIT), 3062306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_SETVMAX, BD9571MWV_DVFS_MONIVDAC), 3162306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_IN, BD9571MWV_GPIO_IN), 3262306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_INT, BD9571MWV_GPIO_INTMASK), 3362306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_INT_INTREQ, BD9571MWV_INT_INTMASK), 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic const struct regmap_access_table bd9571mwv_readable_table = { 3762306a36Sopenharmony_ci .yes_ranges = bd9571mwv_readable_yes_ranges, 3862306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(bd9571mwv_readable_yes_ranges), 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic const struct regmap_range bd9571mwv_writable_yes_ranges[] = { 4262306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_BKUP_MODE_CNT, BD9571MWV_BKUP_MODE_CNT), 4362306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_AVS_VD09_VID(0), BD9571MWV_AVS_VD09_VID(3)), 4462306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_SETVID, BD9571MWV_DVFS_SETVID), 4562306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_DIR, BD9571MWV_GPIO_OUT), 4662306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_INT_SET, BD9571MWV_GPIO_INTMASK), 4762306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_INT_INTREQ, BD9571MWV_INT_INTMASK), 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic const struct regmap_access_table bd9571mwv_writable_table = { 5162306a36Sopenharmony_ci .yes_ranges = bd9571mwv_writable_yes_ranges, 5262306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(bd9571mwv_writable_yes_ranges), 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic const struct regmap_range bd9571mwv_volatile_yes_ranges[] = { 5662306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_MONIVDAC, BD9571MWV_DVFS_MONIVDAC), 5762306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_IN, BD9571MWV_GPIO_IN), 5862306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_INT, BD9571MWV_GPIO_INT), 5962306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_INT_INTREQ, BD9571MWV_INT_INTREQ), 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic const struct regmap_access_table bd9571mwv_volatile_table = { 6362306a36Sopenharmony_ci .yes_ranges = bd9571mwv_volatile_yes_ranges, 6462306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(bd9571mwv_volatile_yes_ranges), 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const struct regmap_config bd9571mwv_regmap_config = { 6862306a36Sopenharmony_ci .reg_bits = 8, 6962306a36Sopenharmony_ci .val_bits = 8, 7062306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 7162306a36Sopenharmony_ci .rd_table = &bd9571mwv_readable_table, 7262306a36Sopenharmony_ci .wr_table = &bd9571mwv_writable_table, 7362306a36Sopenharmony_ci .volatile_table = &bd9571mwv_volatile_table, 7462306a36Sopenharmony_ci .max_register = 0xff, 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const struct regmap_irq bd9571mwv_irqs[] = { 7862306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_MD1, 0, 7962306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_MD1_INT), 8062306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_MD2_E1, 0, 8162306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_MD2_E1_INT), 8262306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_MD2_E2, 0, 8362306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_MD2_E2_INT), 8462306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_PROT_ERR, 0, 8562306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_PROT_ERR_INT), 8662306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_GP, 0, 8762306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_GP_INT), 8862306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_128H_OF, 0, 8962306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_128H_OF_INT), 9062306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_WDT_OF, 0, 9162306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_WDT_OF_INT), 9262306a36Sopenharmony_ci REGMAP_IRQ_REG(BD9571MWV_IRQ_BKUP_TRG, 0, 9362306a36Sopenharmony_ci BD9571MWV_INT_INTREQ_BKUP_TRG_INT), 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic struct regmap_irq_chip bd9571mwv_irq_chip = { 9762306a36Sopenharmony_ci .name = "bd9571mwv", 9862306a36Sopenharmony_ci .status_base = BD9571MWV_INT_INTREQ, 9962306a36Sopenharmony_ci .mask_base = BD9571MWV_INT_INTMASK, 10062306a36Sopenharmony_ci .ack_base = BD9571MWV_INT_INTREQ, 10162306a36Sopenharmony_ci .init_ack_masked = true, 10262306a36Sopenharmony_ci .num_regs = 1, 10362306a36Sopenharmony_ci .irqs = bd9571mwv_irqs, 10462306a36Sopenharmony_ci .num_irqs = ARRAY_SIZE(bd9571mwv_irqs), 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const struct mfd_cell bd9574mwf_cells[] = { 10862306a36Sopenharmony_ci { .name = "bd9574mwf-regulator", }, 10962306a36Sopenharmony_ci { .name = "bd9574mwf-gpio", }, 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic const struct regmap_range bd9574mwf_readable_yes_ranges[] = { 11362306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_VENDOR_CODE, BD9571MWV_PRODUCT_REVISION), 11462306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_BKUP_MODE_CNT, BD9571MWV_BKUP_MODE_CNT), 11562306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_VINIT, BD9571MWV_DVFS_SETVMAX), 11662306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_SETVID, BD9571MWV_DVFS_MONIVDAC), 11762306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_IN, BD9571MWV_GPIO_IN), 11862306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_INT, BD9571MWV_GPIO_INTMASK), 11962306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_INT_INTREQ, BD9571MWV_INT_INTMASK), 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic const struct regmap_access_table bd9574mwf_readable_table = { 12362306a36Sopenharmony_ci .yes_ranges = bd9574mwf_readable_yes_ranges, 12462306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(bd9574mwf_readable_yes_ranges), 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic const struct regmap_range bd9574mwf_writable_yes_ranges[] = { 12862306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_BKUP_MODE_CNT, BD9571MWV_BKUP_MODE_CNT), 12962306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_SETVID, BD9571MWV_DVFS_SETVID), 13062306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_DIR, BD9571MWV_GPIO_OUT), 13162306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_INT_SET, BD9571MWV_GPIO_INTMASK), 13262306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_INT_INTREQ, BD9571MWV_INT_INTMASK), 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic const struct regmap_access_table bd9574mwf_writable_table = { 13662306a36Sopenharmony_ci .yes_ranges = bd9574mwf_writable_yes_ranges, 13762306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(bd9574mwf_writable_yes_ranges), 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct regmap_range bd9574mwf_volatile_yes_ranges[] = { 14162306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_DVFS_MONIVDAC, BD9571MWV_DVFS_MONIVDAC), 14262306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_IN, BD9571MWV_GPIO_IN), 14362306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_GPIO_INT, BD9571MWV_GPIO_INT), 14462306a36Sopenharmony_ci regmap_reg_range(BD9571MWV_INT_INTREQ, BD9571MWV_INT_INTREQ), 14562306a36Sopenharmony_ci}; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_cistatic const struct regmap_access_table bd9574mwf_volatile_table = { 14862306a36Sopenharmony_ci .yes_ranges = bd9574mwf_volatile_yes_ranges, 14962306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(bd9574mwf_volatile_yes_ranges), 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic const struct regmap_config bd9574mwf_regmap_config = { 15362306a36Sopenharmony_ci .reg_bits = 8, 15462306a36Sopenharmony_ci .val_bits = 8, 15562306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 15662306a36Sopenharmony_ci .rd_table = &bd9574mwf_readable_table, 15762306a36Sopenharmony_ci .wr_table = &bd9574mwf_writable_table, 15862306a36Sopenharmony_ci .volatile_table = &bd9574mwf_volatile_table, 15962306a36Sopenharmony_ci .max_register = 0xff, 16062306a36Sopenharmony_ci}; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic struct regmap_irq_chip bd9574mwf_irq_chip = { 16362306a36Sopenharmony_ci .name = "bd9574mwf", 16462306a36Sopenharmony_ci .status_base = BD9571MWV_INT_INTREQ, 16562306a36Sopenharmony_ci .mask_base = BD9571MWV_INT_INTMASK, 16662306a36Sopenharmony_ci .ack_base = BD9571MWV_INT_INTREQ, 16762306a36Sopenharmony_ci .init_ack_masked = true, 16862306a36Sopenharmony_ci .num_regs = 1, 16962306a36Sopenharmony_ci .irqs = bd9571mwv_irqs, 17062306a36Sopenharmony_ci .num_irqs = ARRAY_SIZE(bd9571mwv_irqs), 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic int bd957x_identify(struct device *dev, struct regmap *regmap) 17462306a36Sopenharmony_ci{ 17562306a36Sopenharmony_ci unsigned int value; 17662306a36Sopenharmony_ci int ret; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci ret = regmap_read(regmap, BD9571MWV_VENDOR_CODE, &value); 17962306a36Sopenharmony_ci if (ret) { 18062306a36Sopenharmony_ci dev_err(dev, "Failed to read vendor code register (ret=%i)\n", 18162306a36Sopenharmony_ci ret); 18262306a36Sopenharmony_ci return ret; 18362306a36Sopenharmony_ci } 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci if (value != BD9571MWV_VENDOR_CODE_VAL) { 18662306a36Sopenharmony_ci dev_err(dev, "Invalid vendor code ID %02x (expected %02x)\n", 18762306a36Sopenharmony_ci value, BD9571MWV_VENDOR_CODE_VAL); 18862306a36Sopenharmony_ci return -EINVAL; 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci ret = regmap_read(regmap, BD9571MWV_PRODUCT_CODE, &value); 19262306a36Sopenharmony_ci if (ret) { 19362306a36Sopenharmony_ci dev_err(dev, "Failed to read product code register (ret=%i)\n", 19462306a36Sopenharmony_ci ret); 19562306a36Sopenharmony_ci return ret; 19662306a36Sopenharmony_ci } 19762306a36Sopenharmony_ci ret = regmap_read(regmap, BD9571MWV_PRODUCT_REVISION, &value); 19862306a36Sopenharmony_ci if (ret) { 19962306a36Sopenharmony_ci dev_err(dev, "Failed to read revision register (ret=%i)\n", 20062306a36Sopenharmony_ci ret); 20162306a36Sopenharmony_ci return ret; 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci return 0; 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic int bd9571mwv_probe(struct i2c_client *client) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci const struct regmap_config *regmap_config; 21062306a36Sopenharmony_ci const struct regmap_irq_chip *irq_chip; 21162306a36Sopenharmony_ci const struct mfd_cell *cells; 21262306a36Sopenharmony_ci struct device *dev = &client->dev; 21362306a36Sopenharmony_ci struct regmap *regmap; 21462306a36Sopenharmony_ci struct regmap_irq_chip_data *irq_data; 21562306a36Sopenharmony_ci int ret, num_cells, irq = client->irq; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci /* Read the PMIC product code */ 21862306a36Sopenharmony_ci ret = i2c_smbus_read_byte_data(client, BD9571MWV_PRODUCT_CODE); 21962306a36Sopenharmony_ci if (ret < 0) { 22062306a36Sopenharmony_ci dev_err(dev, "Failed to read product code\n"); 22162306a36Sopenharmony_ci return ret; 22262306a36Sopenharmony_ci } 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci switch (ret) { 22562306a36Sopenharmony_ci case BD9571MWV_PRODUCT_CODE_BD9571MWV: 22662306a36Sopenharmony_ci regmap_config = &bd9571mwv_regmap_config; 22762306a36Sopenharmony_ci irq_chip = &bd9571mwv_irq_chip; 22862306a36Sopenharmony_ci cells = bd9571mwv_cells; 22962306a36Sopenharmony_ci num_cells = ARRAY_SIZE(bd9571mwv_cells); 23062306a36Sopenharmony_ci break; 23162306a36Sopenharmony_ci case BD9571MWV_PRODUCT_CODE_BD9574MWF: 23262306a36Sopenharmony_ci regmap_config = &bd9574mwf_regmap_config; 23362306a36Sopenharmony_ci irq_chip = &bd9574mwf_irq_chip; 23462306a36Sopenharmony_ci cells = bd9574mwf_cells; 23562306a36Sopenharmony_ci num_cells = ARRAY_SIZE(bd9574mwf_cells); 23662306a36Sopenharmony_ci break; 23762306a36Sopenharmony_ci default: 23862306a36Sopenharmony_ci dev_err(dev, "Unsupported device 0x%x\n", ret); 23962306a36Sopenharmony_ci return -ENODEV; 24062306a36Sopenharmony_ci } 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci regmap = devm_regmap_init_i2c(client, regmap_config); 24362306a36Sopenharmony_ci if (IS_ERR(regmap)) { 24462306a36Sopenharmony_ci dev_err(dev, "Failed to initialize register map\n"); 24562306a36Sopenharmony_ci return PTR_ERR(regmap); 24662306a36Sopenharmony_ci } 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci ret = bd957x_identify(dev, regmap); 24962306a36Sopenharmony_ci if (ret) 25062306a36Sopenharmony_ci return ret; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci ret = devm_regmap_add_irq_chip(dev, regmap, irq, IRQF_ONESHOT, 0, 25362306a36Sopenharmony_ci irq_chip, &irq_data); 25462306a36Sopenharmony_ci if (ret) { 25562306a36Sopenharmony_ci dev_err(dev, "Failed to register IRQ chip\n"); 25662306a36Sopenharmony_ci return ret; 25762306a36Sopenharmony_ci } 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci return devm_mfd_add_devices(dev, PLATFORM_DEVID_AUTO, cells, num_cells, 26062306a36Sopenharmony_ci NULL, 0, regmap_irq_get_domain(irq_data)); 26162306a36Sopenharmony_ci} 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic const struct of_device_id bd9571mwv_of_match_table[] = { 26462306a36Sopenharmony_ci { .compatible = "rohm,bd9571mwv", }, 26562306a36Sopenharmony_ci { .compatible = "rohm,bd9574mwf", }, 26662306a36Sopenharmony_ci { /* sentinel */ } 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, bd9571mwv_of_match_table); 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic const struct i2c_device_id bd9571mwv_id_table[] = { 27162306a36Sopenharmony_ci { "bd9571mwv", 0 }, 27262306a36Sopenharmony_ci { /* sentinel */ } 27362306a36Sopenharmony_ci}; 27462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, bd9571mwv_id_table); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cistatic struct i2c_driver bd9571mwv_driver = { 27762306a36Sopenharmony_ci .driver = { 27862306a36Sopenharmony_ci .name = "bd9571mwv", 27962306a36Sopenharmony_ci .of_match_table = bd9571mwv_of_match_table, 28062306a36Sopenharmony_ci }, 28162306a36Sopenharmony_ci .probe = bd9571mwv_probe, 28262306a36Sopenharmony_ci .id_table = bd9571mwv_id_table, 28362306a36Sopenharmony_ci}; 28462306a36Sopenharmony_cimodule_i2c_driver(bd9571mwv_driver); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ciMODULE_AUTHOR("Marek Vasut <marek.vasut+renesas@gmail.com>"); 28762306a36Sopenharmony_ciMODULE_DESCRIPTION("BD9571MWV PMIC Driver"); 28862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 289