162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Sharp QM1D1C0042 8PSK tuner driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2014 Akihiro Tsukada <tskd08@gmail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci/* 962306a36Sopenharmony_ci * NOTICE: 1062306a36Sopenharmony_ci * As the disclosed information on the chip is very limited, 1162306a36Sopenharmony_ci * this driver lacks some features, including chip config like IF freq. 1262306a36Sopenharmony_ci * It assumes that users of this driver (such as a PCI bridge of 1362306a36Sopenharmony_ci * DTV receiver cards) know the relevant info and 1462306a36Sopenharmony_ci * configure the chip via I2C if necessary. 1562306a36Sopenharmony_ci * 1662306a36Sopenharmony_ci * Currently, PT3 driver is the only one that uses this driver, 1762306a36Sopenharmony_ci * and contains init/config code in its firmware. 1862306a36Sopenharmony_ci * Thus some part of the code might be dependent on PT3 specific config. 1962306a36Sopenharmony_ci */ 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include <linux/kernel.h> 2262306a36Sopenharmony_ci#include <linux/math64.h> 2362306a36Sopenharmony_ci#include "qm1d1c0042.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define QM1D1C0042_NUM_REGS 0x20 2662306a36Sopenharmony_ci#define QM1D1C0042_NUM_REG_ROWS 2 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistatic const u8 2962306a36Sopenharmony_cireg_initval[QM1D1C0042_NUM_REG_ROWS][QM1D1C0042_NUM_REGS] = { { 3062306a36Sopenharmony_ci 0x48, 0x1c, 0xa0, 0x10, 0xbc, 0xc5, 0x20, 0x33, 3162306a36Sopenharmony_ci 0x06, 0x00, 0x00, 0x00, 0x03, 0x00, 0x00, 0x00, 3262306a36Sopenharmony_ci 0x00, 0xff, 0xf3, 0x00, 0x2a, 0x64, 0xa6, 0x86, 3362306a36Sopenharmony_ci 0x8c, 0xcf, 0xb8, 0xf1, 0xa8, 0xf2, 0x89, 0x00 3462306a36Sopenharmony_ci }, { 3562306a36Sopenharmony_ci 0x68, 0x1c, 0xc0, 0x10, 0xbc, 0xc1, 0x11, 0x33, 3662306a36Sopenharmony_ci 0x03, 0x00, 0x00, 0x00, 0x03, 0x00, 0x00, 0x00, 3762306a36Sopenharmony_ci 0x00, 0xff, 0xf3, 0x00, 0x3f, 0x25, 0x5c, 0xd6, 3862306a36Sopenharmony_ci 0x55, 0xcf, 0x95, 0xf6, 0x36, 0xf2, 0x09, 0x00 3962306a36Sopenharmony_ci } 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic int reg_index; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic const struct qm1d1c0042_config default_cfg = { 4562306a36Sopenharmony_ci .xtal_freq = 16000, 4662306a36Sopenharmony_ci .lpf = 1, 4762306a36Sopenharmony_ci .fast_srch = 0, 4862306a36Sopenharmony_ci .lpf_wait = 20, 4962306a36Sopenharmony_ci .fast_srch_wait = 4, 5062306a36Sopenharmony_ci .normal_srch_wait = 15, 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistruct qm1d1c0042_state { 5462306a36Sopenharmony_ci struct qm1d1c0042_config cfg; 5562306a36Sopenharmony_ci struct i2c_client *i2c; 5662306a36Sopenharmony_ci u8 regs[QM1D1C0042_NUM_REGS]; 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic struct qm1d1c0042_state *cfg_to_state(struct qm1d1c0042_config *c) 6062306a36Sopenharmony_ci{ 6162306a36Sopenharmony_ci return container_of(c, struct qm1d1c0042_state, cfg); 6262306a36Sopenharmony_ci} 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic int reg_write(struct qm1d1c0042_state *state, u8 reg, u8 val) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci u8 wbuf[2] = { reg, val }; 6762306a36Sopenharmony_ci int ret; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci ret = i2c_master_send(state->i2c, wbuf, sizeof(wbuf)); 7062306a36Sopenharmony_ci if (ret >= 0 && ret < sizeof(wbuf)) 7162306a36Sopenharmony_ci ret = -EIO; 7262306a36Sopenharmony_ci return (ret == sizeof(wbuf)) ? 0 : ret; 7362306a36Sopenharmony_ci} 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic int reg_read(struct qm1d1c0042_state *state, u8 reg, u8 *val) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci struct i2c_msg msgs[2] = { 7862306a36Sopenharmony_ci { 7962306a36Sopenharmony_ci .addr = state->i2c->addr, 8062306a36Sopenharmony_ci .flags = 0, 8162306a36Sopenharmony_ci .buf = ®, 8262306a36Sopenharmony_ci .len = 1, 8362306a36Sopenharmony_ci }, 8462306a36Sopenharmony_ci { 8562306a36Sopenharmony_ci .addr = state->i2c->addr, 8662306a36Sopenharmony_ci .flags = I2C_M_RD, 8762306a36Sopenharmony_ci .buf = val, 8862306a36Sopenharmony_ci .len = 1, 8962306a36Sopenharmony_ci }, 9062306a36Sopenharmony_ci }; 9162306a36Sopenharmony_ci int ret; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci ret = i2c_transfer(state->i2c->adapter, msgs, ARRAY_SIZE(msgs)); 9462306a36Sopenharmony_ci if (ret >= 0 && ret < ARRAY_SIZE(msgs)) 9562306a36Sopenharmony_ci ret = -EIO; 9662306a36Sopenharmony_ci return (ret == ARRAY_SIZE(msgs)) ? 0 : ret; 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic int qm1d1c0042_set_srch_mode(struct qm1d1c0042_state *state, bool fast) 10162306a36Sopenharmony_ci{ 10262306a36Sopenharmony_ci if (fast) 10362306a36Sopenharmony_ci state->regs[0x03] |= 0x01; /* set fast search mode */ 10462306a36Sopenharmony_ci else 10562306a36Sopenharmony_ci state->regs[0x03] &= ~0x01 & 0xff; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci return reg_write(state, 0x03, state->regs[0x03]); 10862306a36Sopenharmony_ci} 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic int qm1d1c0042_wakeup(struct qm1d1c0042_state *state) 11162306a36Sopenharmony_ci{ 11262306a36Sopenharmony_ci int ret; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci state->regs[0x01] |= 1 << 3; /* BB_Reg_enable */ 11562306a36Sopenharmony_ci state->regs[0x01] &= (~(1 << 0)) & 0xff; /* NORMAL (wake-up) */ 11662306a36Sopenharmony_ci state->regs[0x05] &= (~(1 << 3)) & 0xff; /* pfd_rst NORMAL */ 11762306a36Sopenharmony_ci ret = reg_write(state, 0x01, state->regs[0x01]); 11862306a36Sopenharmony_ci if (ret == 0) 11962306a36Sopenharmony_ci ret = reg_write(state, 0x05, state->regs[0x05]); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci if (ret < 0) 12262306a36Sopenharmony_ci dev_warn(&state->i2c->dev, "(%s) failed. [adap%d-fe%d]\n", 12362306a36Sopenharmony_ci __func__, state->cfg.fe->dvb->num, state->cfg.fe->id); 12462306a36Sopenharmony_ci return ret; 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci/* tuner_ops */ 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic int qm1d1c0042_set_config(struct dvb_frontend *fe, void *priv_cfg) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci struct qm1d1c0042_state *state; 13262306a36Sopenharmony_ci struct qm1d1c0042_config *cfg; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci state = fe->tuner_priv; 13562306a36Sopenharmony_ci cfg = priv_cfg; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci if (cfg->fe) 13862306a36Sopenharmony_ci state->cfg.fe = cfg->fe; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci if (cfg->xtal_freq != QM1D1C0042_CFG_XTAL_DFLT) 14162306a36Sopenharmony_ci dev_warn(&state->i2c->dev, 14262306a36Sopenharmony_ci "(%s) changing xtal_freq not supported. ", __func__); 14362306a36Sopenharmony_ci state->cfg.xtal_freq = default_cfg.xtal_freq; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci state->cfg.lpf = cfg->lpf; 14662306a36Sopenharmony_ci state->cfg.fast_srch = cfg->fast_srch; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci if (cfg->lpf_wait != QM1D1C0042_CFG_WAIT_DFLT) 14962306a36Sopenharmony_ci state->cfg.lpf_wait = cfg->lpf_wait; 15062306a36Sopenharmony_ci else 15162306a36Sopenharmony_ci state->cfg.lpf_wait = default_cfg.lpf_wait; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci if (cfg->fast_srch_wait != QM1D1C0042_CFG_WAIT_DFLT) 15462306a36Sopenharmony_ci state->cfg.fast_srch_wait = cfg->fast_srch_wait; 15562306a36Sopenharmony_ci else 15662306a36Sopenharmony_ci state->cfg.fast_srch_wait = default_cfg.fast_srch_wait; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci if (cfg->normal_srch_wait != QM1D1C0042_CFG_WAIT_DFLT) 15962306a36Sopenharmony_ci state->cfg.normal_srch_wait = cfg->normal_srch_wait; 16062306a36Sopenharmony_ci else 16162306a36Sopenharmony_ci state->cfg.normal_srch_wait = default_cfg.normal_srch_wait; 16262306a36Sopenharmony_ci return 0; 16362306a36Sopenharmony_ci} 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci/* divisor, vco_band parameters */ 16662306a36Sopenharmony_ci/* {maxfreq, param1(band?), param2(div?) */ 16762306a36Sopenharmony_cistatic const u32 conv_table[9][3] = { 16862306a36Sopenharmony_ci { 2151000, 1, 7 }, 16962306a36Sopenharmony_ci { 1950000, 1, 6 }, 17062306a36Sopenharmony_ci { 1800000, 1, 5 }, 17162306a36Sopenharmony_ci { 1600000, 1, 4 }, 17262306a36Sopenharmony_ci { 1450000, 1, 3 }, 17362306a36Sopenharmony_ci { 1250000, 1, 2 }, 17462306a36Sopenharmony_ci { 1200000, 0, 7 }, 17562306a36Sopenharmony_ci { 975000, 0, 6 }, 17662306a36Sopenharmony_ci { 950000, 0, 0 } 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic int qm1d1c0042_set_params(struct dvb_frontend *fe) 18062306a36Sopenharmony_ci{ 18162306a36Sopenharmony_ci struct qm1d1c0042_state *state; 18262306a36Sopenharmony_ci u32 freq; 18362306a36Sopenharmony_ci int i, ret; 18462306a36Sopenharmony_ci u8 val, mask; 18562306a36Sopenharmony_ci u32 a, sd; 18662306a36Sopenharmony_ci s32 b; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci state = fe->tuner_priv; 18962306a36Sopenharmony_ci freq = fe->dtv_property_cache.frequency; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci state->regs[0x08] &= 0xf0; 19262306a36Sopenharmony_ci state->regs[0x08] |= 0x09; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci state->regs[0x13] &= 0x9f; 19562306a36Sopenharmony_ci state->regs[0x13] |= 0x20; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci /* div2/vco_band */ 19862306a36Sopenharmony_ci val = state->regs[0x02] & 0x0f; 19962306a36Sopenharmony_ci for (i = 0; i < 8; i++) 20062306a36Sopenharmony_ci if (freq < conv_table[i][0] && freq >= conv_table[i + 1][0]) { 20162306a36Sopenharmony_ci val |= conv_table[i][1] << 7; 20262306a36Sopenharmony_ci val |= conv_table[i][2] << 4; 20362306a36Sopenharmony_ci break; 20462306a36Sopenharmony_ci } 20562306a36Sopenharmony_ci ret = reg_write(state, 0x02, val); 20662306a36Sopenharmony_ci if (ret < 0) 20762306a36Sopenharmony_ci return ret; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci a = DIV_ROUND_CLOSEST(freq, state->cfg.xtal_freq); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci state->regs[0x06] &= 0x40; 21262306a36Sopenharmony_ci state->regs[0x06] |= (a - 12) / 4; 21362306a36Sopenharmony_ci ret = reg_write(state, 0x06, state->regs[0x06]); 21462306a36Sopenharmony_ci if (ret < 0) 21562306a36Sopenharmony_ci return ret; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci state->regs[0x07] &= 0xf0; 21862306a36Sopenharmony_ci state->regs[0x07] |= (a - 4 * ((a - 12) / 4 + 1) - 5) & 0x0f; 21962306a36Sopenharmony_ci ret = reg_write(state, 0x07, state->regs[0x07]); 22062306a36Sopenharmony_ci if (ret < 0) 22162306a36Sopenharmony_ci return ret; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci /* LPF */ 22462306a36Sopenharmony_ci val = state->regs[0x08]; 22562306a36Sopenharmony_ci if (state->cfg.lpf) { 22662306a36Sopenharmony_ci /* LPF_CLK, LPF_FC */ 22762306a36Sopenharmony_ci val &= 0xf0; 22862306a36Sopenharmony_ci val |= 0x02; 22962306a36Sopenharmony_ci } 23062306a36Sopenharmony_ci ret = reg_write(state, 0x08, val); 23162306a36Sopenharmony_ci if (ret < 0) 23262306a36Sopenharmony_ci return ret; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci /* 23562306a36Sopenharmony_ci * b = (freq / state->cfg.xtal_freq - a) << 20; 23662306a36Sopenharmony_ci * sd = b (b >= 0) 23762306a36Sopenharmony_ci * 1<<22 + b (b < 0) 23862306a36Sopenharmony_ci */ 23962306a36Sopenharmony_ci b = (s32)div64_s64(((s64) freq) << 20, state->cfg.xtal_freq) 24062306a36Sopenharmony_ci - (((s64) a) << 20); 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci if (b >= 0) 24362306a36Sopenharmony_ci sd = b; 24462306a36Sopenharmony_ci else 24562306a36Sopenharmony_ci sd = (1 << 22) + b; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci state->regs[0x09] &= 0xc0; 24862306a36Sopenharmony_ci state->regs[0x09] |= (sd >> 16) & 0x3f; 24962306a36Sopenharmony_ci state->regs[0x0a] = (sd >> 8) & 0xff; 25062306a36Sopenharmony_ci state->regs[0x0b] = sd & 0xff; 25162306a36Sopenharmony_ci ret = reg_write(state, 0x09, state->regs[0x09]); 25262306a36Sopenharmony_ci if (ret == 0) 25362306a36Sopenharmony_ci ret = reg_write(state, 0x0a, state->regs[0x0a]); 25462306a36Sopenharmony_ci if (ret == 0) 25562306a36Sopenharmony_ci ret = reg_write(state, 0x0b, state->regs[0x0b]); 25662306a36Sopenharmony_ci if (ret != 0) 25762306a36Sopenharmony_ci return ret; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci if (!state->cfg.lpf) { 26062306a36Sopenharmony_ci /* CSEL_Offset */ 26162306a36Sopenharmony_ci ret = reg_write(state, 0x13, state->regs[0x13]); 26262306a36Sopenharmony_ci if (ret < 0) 26362306a36Sopenharmony_ci return ret; 26462306a36Sopenharmony_ci } 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci /* VCO_TM, LPF_TM */ 26762306a36Sopenharmony_ci mask = state->cfg.lpf ? 0x3f : 0x7f; 26862306a36Sopenharmony_ci val = state->regs[0x0c] & mask; 26962306a36Sopenharmony_ci ret = reg_write(state, 0x0c, val); 27062306a36Sopenharmony_ci if (ret < 0) 27162306a36Sopenharmony_ci return ret; 27262306a36Sopenharmony_ci usleep_range(2000, 3000); 27362306a36Sopenharmony_ci val = state->regs[0x0c] | ~mask; 27462306a36Sopenharmony_ci ret = reg_write(state, 0x0c, val); 27562306a36Sopenharmony_ci if (ret < 0) 27662306a36Sopenharmony_ci return ret; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci if (state->cfg.lpf) 27962306a36Sopenharmony_ci msleep(state->cfg.lpf_wait); 28062306a36Sopenharmony_ci else if (state->regs[0x03] & 0x01) 28162306a36Sopenharmony_ci msleep(state->cfg.fast_srch_wait); 28262306a36Sopenharmony_ci else 28362306a36Sopenharmony_ci msleep(state->cfg.normal_srch_wait); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci if (state->cfg.lpf) { 28662306a36Sopenharmony_ci /* LPF_FC */ 28762306a36Sopenharmony_ci ret = reg_write(state, 0x08, 0x09); 28862306a36Sopenharmony_ci if (ret < 0) 28962306a36Sopenharmony_ci return ret; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* CSEL_Offset */ 29262306a36Sopenharmony_ci ret = reg_write(state, 0x13, state->regs[0x13]); 29362306a36Sopenharmony_ci if (ret < 0) 29462306a36Sopenharmony_ci return ret; 29562306a36Sopenharmony_ci } 29662306a36Sopenharmony_ci return 0; 29762306a36Sopenharmony_ci} 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_cistatic int qm1d1c0042_sleep(struct dvb_frontend *fe) 30062306a36Sopenharmony_ci{ 30162306a36Sopenharmony_ci struct qm1d1c0042_state *state; 30262306a36Sopenharmony_ci int ret; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci state = fe->tuner_priv; 30562306a36Sopenharmony_ci state->regs[0x01] &= (~(1 << 3)) & 0xff; /* BB_Reg_disable */ 30662306a36Sopenharmony_ci state->regs[0x01] |= 1 << 0; /* STDBY */ 30762306a36Sopenharmony_ci state->regs[0x05] |= 1 << 3; /* pfd_rst STANDBY */ 30862306a36Sopenharmony_ci ret = reg_write(state, 0x05, state->regs[0x05]); 30962306a36Sopenharmony_ci if (ret == 0) 31062306a36Sopenharmony_ci ret = reg_write(state, 0x01, state->regs[0x01]); 31162306a36Sopenharmony_ci if (ret < 0) 31262306a36Sopenharmony_ci dev_warn(&state->i2c->dev, "(%s) failed. [adap%d-fe%d]\n", 31362306a36Sopenharmony_ci __func__, fe->dvb->num, fe->id); 31462306a36Sopenharmony_ci return ret; 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic int qm1d1c0042_init(struct dvb_frontend *fe) 31862306a36Sopenharmony_ci{ 31962306a36Sopenharmony_ci struct qm1d1c0042_state *state; 32062306a36Sopenharmony_ci u8 val; 32162306a36Sopenharmony_ci int i, ret; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci state = fe->tuner_priv; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci reg_write(state, 0x01, 0x0c); 32662306a36Sopenharmony_ci reg_write(state, 0x01, 0x0c); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci ret = reg_write(state, 0x01, 0x0c); /* soft reset on */ 32962306a36Sopenharmony_ci if (ret < 0) 33062306a36Sopenharmony_ci goto failed; 33162306a36Sopenharmony_ci usleep_range(2000, 3000); 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci ret = reg_write(state, 0x01, 0x1c); /* soft reset off */ 33462306a36Sopenharmony_ci if (ret < 0) 33562306a36Sopenharmony_ci goto failed; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci /* check ID and choose initial registers corresponding ID */ 33862306a36Sopenharmony_ci ret = reg_read(state, 0x00, &val); 33962306a36Sopenharmony_ci if (ret < 0) 34062306a36Sopenharmony_ci goto failed; 34162306a36Sopenharmony_ci for (reg_index = 0; reg_index < QM1D1C0042_NUM_REG_ROWS; 34262306a36Sopenharmony_ci reg_index++) { 34362306a36Sopenharmony_ci if (val == reg_initval[reg_index][0x00]) 34462306a36Sopenharmony_ci break; 34562306a36Sopenharmony_ci } 34662306a36Sopenharmony_ci if (reg_index >= QM1D1C0042_NUM_REG_ROWS) { 34762306a36Sopenharmony_ci ret = -EINVAL; 34862306a36Sopenharmony_ci goto failed; 34962306a36Sopenharmony_ci } 35062306a36Sopenharmony_ci memcpy(state->regs, reg_initval[reg_index], QM1D1C0042_NUM_REGS); 35162306a36Sopenharmony_ci usleep_range(2000, 3000); 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci state->regs[0x0c] |= 0x40; 35462306a36Sopenharmony_ci ret = reg_write(state, 0x0c, state->regs[0x0c]); 35562306a36Sopenharmony_ci if (ret < 0) 35662306a36Sopenharmony_ci goto failed; 35762306a36Sopenharmony_ci msleep(state->cfg.lpf_wait); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci /* set all writable registers */ 36062306a36Sopenharmony_ci for (i = 1; i <= 0x0c ; i++) { 36162306a36Sopenharmony_ci ret = reg_write(state, i, state->regs[i]); 36262306a36Sopenharmony_ci if (ret < 0) 36362306a36Sopenharmony_ci goto failed; 36462306a36Sopenharmony_ci } 36562306a36Sopenharmony_ci for (i = 0x11; i < QM1D1C0042_NUM_REGS; i++) { 36662306a36Sopenharmony_ci ret = reg_write(state, i, state->regs[i]); 36762306a36Sopenharmony_ci if (ret < 0) 36862306a36Sopenharmony_ci goto failed; 36962306a36Sopenharmony_ci } 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci ret = qm1d1c0042_wakeup(state); 37262306a36Sopenharmony_ci if (ret < 0) 37362306a36Sopenharmony_ci goto failed; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci ret = qm1d1c0042_set_srch_mode(state, state->cfg.fast_srch); 37662306a36Sopenharmony_ci if (ret < 0) 37762306a36Sopenharmony_ci goto failed; 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci return ret; 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_cifailed: 38262306a36Sopenharmony_ci dev_warn(&state->i2c->dev, "(%s) failed. [adap%d-fe%d]\n", 38362306a36Sopenharmony_ci __func__, fe->dvb->num, fe->id); 38462306a36Sopenharmony_ci return ret; 38562306a36Sopenharmony_ci} 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci/* I2C driver functions */ 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic const struct dvb_tuner_ops qm1d1c0042_ops = { 39062306a36Sopenharmony_ci .info = { 39162306a36Sopenharmony_ci .name = "Sharp QM1D1C0042", 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci .frequency_min_hz = 950 * MHz, 39462306a36Sopenharmony_ci .frequency_max_hz = 2150 * MHz, 39562306a36Sopenharmony_ci }, 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci .init = qm1d1c0042_init, 39862306a36Sopenharmony_ci .sleep = qm1d1c0042_sleep, 39962306a36Sopenharmony_ci .set_config = qm1d1c0042_set_config, 40062306a36Sopenharmony_ci .set_params = qm1d1c0042_set_params, 40162306a36Sopenharmony_ci}; 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_cistatic int qm1d1c0042_probe(struct i2c_client *client) 40562306a36Sopenharmony_ci{ 40662306a36Sopenharmony_ci struct qm1d1c0042_state *state; 40762306a36Sopenharmony_ci struct qm1d1c0042_config *cfg; 40862306a36Sopenharmony_ci struct dvb_frontend *fe; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci state = kzalloc(sizeof(*state), GFP_KERNEL); 41162306a36Sopenharmony_ci if (!state) 41262306a36Sopenharmony_ci return -ENOMEM; 41362306a36Sopenharmony_ci state->i2c = client; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci cfg = client->dev.platform_data; 41662306a36Sopenharmony_ci fe = cfg->fe; 41762306a36Sopenharmony_ci fe->tuner_priv = state; 41862306a36Sopenharmony_ci qm1d1c0042_set_config(fe, cfg); 41962306a36Sopenharmony_ci memcpy(&fe->ops.tuner_ops, &qm1d1c0042_ops, sizeof(qm1d1c0042_ops)); 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci i2c_set_clientdata(client, &state->cfg); 42262306a36Sopenharmony_ci dev_info(&client->dev, "Sharp QM1D1C0042 attached.\n"); 42362306a36Sopenharmony_ci return 0; 42462306a36Sopenharmony_ci} 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic void qm1d1c0042_remove(struct i2c_client *client) 42762306a36Sopenharmony_ci{ 42862306a36Sopenharmony_ci struct qm1d1c0042_state *state; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci state = cfg_to_state(i2c_get_clientdata(client)); 43162306a36Sopenharmony_ci state->cfg.fe->tuner_priv = NULL; 43262306a36Sopenharmony_ci kfree(state); 43362306a36Sopenharmony_ci} 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_cistatic const struct i2c_device_id qm1d1c0042_id[] = { 43762306a36Sopenharmony_ci {"qm1d1c0042", 0}, 43862306a36Sopenharmony_ci {} 43962306a36Sopenharmony_ci}; 44062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, qm1d1c0042_id); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_cistatic struct i2c_driver qm1d1c0042_driver = { 44362306a36Sopenharmony_ci .driver = { 44462306a36Sopenharmony_ci .name = "qm1d1c0042", 44562306a36Sopenharmony_ci }, 44662306a36Sopenharmony_ci .probe = qm1d1c0042_probe, 44762306a36Sopenharmony_ci .remove = qm1d1c0042_remove, 44862306a36Sopenharmony_ci .id_table = qm1d1c0042_id, 44962306a36Sopenharmony_ci}; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_cimodule_i2c_driver(qm1d1c0042_driver); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ciMODULE_DESCRIPTION("Sharp QM1D1C0042 tuner"); 45462306a36Sopenharmony_ciMODULE_AUTHOR("Akihiro TSUKADA"); 45562306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 456