162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Fitipower FC0012 tuner driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2012 Hans-Frieder Vogt <hfvogt@gmx.net>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include "fc0012.h"
962306a36Sopenharmony_ci#include "fc0012-priv.h"
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_cistatic int fc0012_writereg(struct fc0012_priv *priv, u8 reg, u8 val)
1262306a36Sopenharmony_ci{
1362306a36Sopenharmony_ci	u8 buf[2] = {reg, val};
1462306a36Sopenharmony_ci	struct i2c_msg msg = {
1562306a36Sopenharmony_ci		.addr = priv->cfg->i2c_address, .flags = 0, .buf = buf, .len = 2
1662306a36Sopenharmony_ci	};
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
1962306a36Sopenharmony_ci		dev_err(&priv->i2c->dev,
2062306a36Sopenharmony_ci			"%s: I2C write reg failed, reg: %02x, val: %02x\n",
2162306a36Sopenharmony_ci			KBUILD_MODNAME, reg, val);
2262306a36Sopenharmony_ci		return -EREMOTEIO;
2362306a36Sopenharmony_ci	}
2462306a36Sopenharmony_ci	return 0;
2562306a36Sopenharmony_ci}
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistatic int fc0012_readreg(struct fc0012_priv *priv, u8 reg, u8 *val)
2862306a36Sopenharmony_ci{
2962306a36Sopenharmony_ci	struct i2c_msg msg[2] = {
3062306a36Sopenharmony_ci		{ .addr = priv->cfg->i2c_address, .flags = 0,
3162306a36Sopenharmony_ci			.buf = &reg, .len = 1 },
3262306a36Sopenharmony_ci		{ .addr = priv->cfg->i2c_address, .flags = I2C_M_RD,
3362306a36Sopenharmony_ci			.buf = val, .len = 1 },
3462306a36Sopenharmony_ci	};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci	if (i2c_transfer(priv->i2c, msg, 2) != 2) {
3762306a36Sopenharmony_ci		dev_err(&priv->i2c->dev,
3862306a36Sopenharmony_ci			"%s: I2C read reg failed, reg: %02x\n",
3962306a36Sopenharmony_ci			KBUILD_MODNAME, reg);
4062306a36Sopenharmony_ci		return -EREMOTEIO;
4162306a36Sopenharmony_ci	}
4262306a36Sopenharmony_ci	return 0;
4362306a36Sopenharmony_ci}
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic void fc0012_release(struct dvb_frontend *fe)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	kfree(fe->tuner_priv);
4862306a36Sopenharmony_ci	fe->tuner_priv = NULL;
4962306a36Sopenharmony_ci}
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic int fc0012_init(struct dvb_frontend *fe)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	struct fc0012_priv *priv = fe->tuner_priv;
5462306a36Sopenharmony_ci	int i, ret = 0;
5562306a36Sopenharmony_ci	unsigned char reg[] = {
5662306a36Sopenharmony_ci		0x00,	/* dummy reg. 0 */
5762306a36Sopenharmony_ci		0x05,	/* reg. 0x01 */
5862306a36Sopenharmony_ci		0x10,	/* reg. 0x02 */
5962306a36Sopenharmony_ci		0x00,	/* reg. 0x03 */
6062306a36Sopenharmony_ci		0x00,	/* reg. 0x04 */
6162306a36Sopenharmony_ci		0x0f,	/* reg. 0x05: may also be 0x0a */
6262306a36Sopenharmony_ci		0x00,	/* reg. 0x06: divider 2, VCO slow */
6362306a36Sopenharmony_ci		0x00,	/* reg. 0x07: may also be 0x0f */
6462306a36Sopenharmony_ci		0xff,	/* reg. 0x08: AGC Clock divide by 256, AGC gain 1/256,
6562306a36Sopenharmony_ci			   Loop Bw 1/8 */
6662306a36Sopenharmony_ci		0x6e,	/* reg. 0x09: Disable LoopThrough, Enable LoopThrough: 0x6f */
6762306a36Sopenharmony_ci		0xb8,	/* reg. 0x0a: Disable LO Test Buffer */
6862306a36Sopenharmony_ci		0x82,	/* reg. 0x0b: Output Clock is same as clock frequency,
6962306a36Sopenharmony_ci			   may also be 0x83 */
7062306a36Sopenharmony_ci		0xfc,	/* reg. 0x0c: depending on AGC Up-Down mode, may need 0xf8 */
7162306a36Sopenharmony_ci		0x02,	/* reg. 0x0d: AGC Not Forcing & LNA Forcing, 0x02 for DVB-T */
7262306a36Sopenharmony_ci		0x00,	/* reg. 0x0e */
7362306a36Sopenharmony_ci		0x00,	/* reg. 0x0f */
7462306a36Sopenharmony_ci		0x00,	/* reg. 0x10: may also be 0x0d */
7562306a36Sopenharmony_ci		0x00,	/* reg. 0x11 */
7662306a36Sopenharmony_ci		0x1f,	/* reg. 0x12: Set to maximum gain */
7762306a36Sopenharmony_ci		0x08,	/* reg. 0x13: Set to Middle Gain: 0x08,
7862306a36Sopenharmony_ci			   Low Gain: 0x00, High Gain: 0x10, enable IX2: 0x80 */
7962306a36Sopenharmony_ci		0x00,	/* reg. 0x14 */
8062306a36Sopenharmony_ci		0x04,	/* reg. 0x15: Enable LNA COMPS */
8162306a36Sopenharmony_ci	};
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	switch (priv->cfg->xtal_freq) {
8462306a36Sopenharmony_ci	case FC_XTAL_27_MHZ:
8562306a36Sopenharmony_ci	case FC_XTAL_28_8_MHZ:
8662306a36Sopenharmony_ci		reg[0x07] |= 0x20;
8762306a36Sopenharmony_ci		break;
8862306a36Sopenharmony_ci	case FC_XTAL_36_MHZ:
8962306a36Sopenharmony_ci	default:
9062306a36Sopenharmony_ci		break;
9162306a36Sopenharmony_ci	}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	if (priv->cfg->dual_master)
9462306a36Sopenharmony_ci		reg[0x0c] |= 0x02;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	if (priv->cfg->loop_through)
9762306a36Sopenharmony_ci		reg[0x09] |= 0x01;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
10062306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	for (i = 1; i < sizeof(reg); i++) {
10362306a36Sopenharmony_ci		ret = fc0012_writereg(priv, i, reg[i]);
10462306a36Sopenharmony_ci		if (ret)
10562306a36Sopenharmony_ci			break;
10662306a36Sopenharmony_ci	}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
10962306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	if (ret)
11262306a36Sopenharmony_ci		dev_err(&priv->i2c->dev, "%s: fc0012_writereg failed: %d\n",
11362306a36Sopenharmony_ci				KBUILD_MODNAME, ret);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	return ret;
11662306a36Sopenharmony_ci}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic int fc0012_set_params(struct dvb_frontend *fe)
11962306a36Sopenharmony_ci{
12062306a36Sopenharmony_ci	struct fc0012_priv *priv = fe->tuner_priv;
12162306a36Sopenharmony_ci	int i, ret = 0;
12262306a36Sopenharmony_ci	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
12362306a36Sopenharmony_ci	u32 freq = p->frequency / 1000;
12462306a36Sopenharmony_ci	u32 delsys = p->delivery_system;
12562306a36Sopenharmony_ci	unsigned char reg[7], am, pm, multi, tmp;
12662306a36Sopenharmony_ci	unsigned long f_vco;
12762306a36Sopenharmony_ci	unsigned short xtal_freq_khz_2, xin, xdiv;
12862306a36Sopenharmony_ci	bool vco_select = false;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	if (fe->callback) {
13162306a36Sopenharmony_ci		ret = fe->callback(priv->i2c, DVB_FRONTEND_COMPONENT_TUNER,
13262306a36Sopenharmony_ci			FC_FE_CALLBACK_VHF_ENABLE, (freq > 300000 ? 0 : 1));
13362306a36Sopenharmony_ci		if (ret)
13462306a36Sopenharmony_ci			goto exit;
13562306a36Sopenharmony_ci	}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	switch (priv->cfg->xtal_freq) {
13862306a36Sopenharmony_ci	case FC_XTAL_27_MHZ:
13962306a36Sopenharmony_ci		xtal_freq_khz_2 = 27000 / 2;
14062306a36Sopenharmony_ci		break;
14162306a36Sopenharmony_ci	case FC_XTAL_36_MHZ:
14262306a36Sopenharmony_ci		xtal_freq_khz_2 = 36000 / 2;
14362306a36Sopenharmony_ci		break;
14462306a36Sopenharmony_ci	case FC_XTAL_28_8_MHZ:
14562306a36Sopenharmony_ci	default:
14662306a36Sopenharmony_ci		xtal_freq_khz_2 = 28800 / 2;
14762306a36Sopenharmony_ci		break;
14862306a36Sopenharmony_ci	}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	/* select frequency divider and the frequency of VCO */
15162306a36Sopenharmony_ci	if (freq < 37084) {		/* freq * 96 < 3560000 */
15262306a36Sopenharmony_ci		multi = 96;
15362306a36Sopenharmony_ci		reg[5] = 0x82;
15462306a36Sopenharmony_ci		reg[6] = 0x00;
15562306a36Sopenharmony_ci	} else if (freq < 55625) {	/* freq * 64 < 3560000 */
15662306a36Sopenharmony_ci		multi = 64;
15762306a36Sopenharmony_ci		reg[5] = 0x82;
15862306a36Sopenharmony_ci		reg[6] = 0x02;
15962306a36Sopenharmony_ci	} else if (freq < 74167) {	/* freq * 48 < 3560000 */
16062306a36Sopenharmony_ci		multi = 48;
16162306a36Sopenharmony_ci		reg[5] = 0x42;
16262306a36Sopenharmony_ci		reg[6] = 0x00;
16362306a36Sopenharmony_ci	} else if (freq < 111250) {	/* freq * 32 < 3560000 */
16462306a36Sopenharmony_ci		multi = 32;
16562306a36Sopenharmony_ci		reg[5] = 0x42;
16662306a36Sopenharmony_ci		reg[6] = 0x02;
16762306a36Sopenharmony_ci	} else if (freq < 148334) {	/* freq * 24 < 3560000 */
16862306a36Sopenharmony_ci		multi = 24;
16962306a36Sopenharmony_ci		reg[5] = 0x22;
17062306a36Sopenharmony_ci		reg[6] = 0x00;
17162306a36Sopenharmony_ci	} else if (freq < 222500) {	/* freq * 16 < 3560000 */
17262306a36Sopenharmony_ci		multi = 16;
17362306a36Sopenharmony_ci		reg[5] = 0x22;
17462306a36Sopenharmony_ci		reg[6] = 0x02;
17562306a36Sopenharmony_ci	} else if (freq < 296667) {	/* freq * 12 < 3560000 */
17662306a36Sopenharmony_ci		multi = 12;
17762306a36Sopenharmony_ci		reg[5] = 0x12;
17862306a36Sopenharmony_ci		reg[6] = 0x00;
17962306a36Sopenharmony_ci	} else if (freq < 445000) {	/* freq * 8 < 3560000 */
18062306a36Sopenharmony_ci		multi = 8;
18162306a36Sopenharmony_ci		reg[5] = 0x12;
18262306a36Sopenharmony_ci		reg[6] = 0x02;
18362306a36Sopenharmony_ci	} else if (freq < 593334) {	/* freq * 6 < 3560000 */
18462306a36Sopenharmony_ci		multi = 6;
18562306a36Sopenharmony_ci		reg[5] = 0x0a;
18662306a36Sopenharmony_ci		reg[6] = 0x00;
18762306a36Sopenharmony_ci	} else {
18862306a36Sopenharmony_ci		multi = 4;
18962306a36Sopenharmony_ci		reg[5] = 0x0a;
19062306a36Sopenharmony_ci		reg[6] = 0x02;
19162306a36Sopenharmony_ci	}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	f_vco = freq * multi;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	if (f_vco >= 3060000) {
19662306a36Sopenharmony_ci		reg[6] |= 0x08;
19762306a36Sopenharmony_ci		vco_select = true;
19862306a36Sopenharmony_ci	}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	if (freq >= 45000) {
20162306a36Sopenharmony_ci		/* From divided value (XDIV) determined the FA and FP value */
20262306a36Sopenharmony_ci		xdiv = (unsigned short)(f_vco / xtal_freq_khz_2);
20362306a36Sopenharmony_ci		if ((f_vco - xdiv * xtal_freq_khz_2) >= (xtal_freq_khz_2 / 2))
20462306a36Sopenharmony_ci			xdiv++;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci		pm = (unsigned char)(xdiv / 8);
20762306a36Sopenharmony_ci		am = (unsigned char)(xdiv - (8 * pm));
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci		if (am < 2) {
21062306a36Sopenharmony_ci			reg[1] = am + 8;
21162306a36Sopenharmony_ci			reg[2] = pm - 1;
21262306a36Sopenharmony_ci		} else {
21362306a36Sopenharmony_ci			reg[1] = am;
21462306a36Sopenharmony_ci			reg[2] = pm;
21562306a36Sopenharmony_ci		}
21662306a36Sopenharmony_ci	} else {
21762306a36Sopenharmony_ci		/* fix for frequency less than 45 MHz */
21862306a36Sopenharmony_ci		reg[1] = 0x06;
21962306a36Sopenharmony_ci		reg[2] = 0x11;
22062306a36Sopenharmony_ci	}
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	/* fix clock out */
22362306a36Sopenharmony_ci	reg[6] |= 0x20;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	/* From VCO frequency determines the XIN ( fractional part of Delta
22662306a36Sopenharmony_ci	   Sigma PLL) and divided value (XDIV) */
22762306a36Sopenharmony_ci	xin = (unsigned short)(f_vco - (f_vco / xtal_freq_khz_2) * xtal_freq_khz_2);
22862306a36Sopenharmony_ci	xin = (xin << 15) / xtal_freq_khz_2;
22962306a36Sopenharmony_ci	if (xin >= 16384)
23062306a36Sopenharmony_ci		xin += 32768;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	reg[3] = xin >> 8;	/* xin with 9 bit resolution */
23362306a36Sopenharmony_ci	reg[4] = xin & 0xff;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	if (delsys == SYS_DVBT) {
23662306a36Sopenharmony_ci		reg[6] &= 0x3f;	/* bits 6 and 7 describe the bandwidth */
23762306a36Sopenharmony_ci		switch (p->bandwidth_hz) {
23862306a36Sopenharmony_ci		case 6000000:
23962306a36Sopenharmony_ci			reg[6] |= 0x80;
24062306a36Sopenharmony_ci			break;
24162306a36Sopenharmony_ci		case 7000000:
24262306a36Sopenharmony_ci			reg[6] |= 0x40;
24362306a36Sopenharmony_ci			break;
24462306a36Sopenharmony_ci		case 8000000:
24562306a36Sopenharmony_ci		default:
24662306a36Sopenharmony_ci			break;
24762306a36Sopenharmony_ci		}
24862306a36Sopenharmony_ci	} else {
24962306a36Sopenharmony_ci		dev_err(&priv->i2c->dev, "%s: modulation type not supported!\n",
25062306a36Sopenharmony_ci				KBUILD_MODNAME);
25162306a36Sopenharmony_ci		return -EINVAL;
25262306a36Sopenharmony_ci	}
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	/* modified for Realtek demod */
25562306a36Sopenharmony_ci	reg[5] |= 0x07;
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
25862306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	for (i = 1; i <= 6; i++) {
26162306a36Sopenharmony_ci		ret = fc0012_writereg(priv, i, reg[i]);
26262306a36Sopenharmony_ci		if (ret)
26362306a36Sopenharmony_ci			goto exit;
26462306a36Sopenharmony_ci	}
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	/* VCO Calibration */
26762306a36Sopenharmony_ci	ret = fc0012_writereg(priv, 0x0e, 0x80);
26862306a36Sopenharmony_ci	if (!ret)
26962306a36Sopenharmony_ci		ret = fc0012_writereg(priv, 0x0e, 0x00);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	/* VCO Re-Calibration if needed */
27262306a36Sopenharmony_ci	if (!ret)
27362306a36Sopenharmony_ci		ret = fc0012_writereg(priv, 0x0e, 0x00);
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	if (!ret) {
27662306a36Sopenharmony_ci		msleep(10);
27762306a36Sopenharmony_ci		ret = fc0012_readreg(priv, 0x0e, &tmp);
27862306a36Sopenharmony_ci	}
27962306a36Sopenharmony_ci	if (ret)
28062306a36Sopenharmony_ci		goto exit;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	/* vco selection */
28362306a36Sopenharmony_ci	tmp &= 0x3f;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	if (vco_select) {
28662306a36Sopenharmony_ci		if (tmp > 0x3c) {
28762306a36Sopenharmony_ci			reg[6] &= ~0x08;
28862306a36Sopenharmony_ci			ret = fc0012_writereg(priv, 0x06, reg[6]);
28962306a36Sopenharmony_ci			if (!ret)
29062306a36Sopenharmony_ci				ret = fc0012_writereg(priv, 0x0e, 0x80);
29162306a36Sopenharmony_ci			if (!ret)
29262306a36Sopenharmony_ci				ret = fc0012_writereg(priv, 0x0e, 0x00);
29362306a36Sopenharmony_ci		}
29462306a36Sopenharmony_ci	} else {
29562306a36Sopenharmony_ci		if (tmp < 0x02) {
29662306a36Sopenharmony_ci			reg[6] |= 0x08;
29762306a36Sopenharmony_ci			ret = fc0012_writereg(priv, 0x06, reg[6]);
29862306a36Sopenharmony_ci			if (!ret)
29962306a36Sopenharmony_ci				ret = fc0012_writereg(priv, 0x0e, 0x80);
30062306a36Sopenharmony_ci			if (!ret)
30162306a36Sopenharmony_ci				ret = fc0012_writereg(priv, 0x0e, 0x00);
30262306a36Sopenharmony_ci		}
30362306a36Sopenharmony_ci	}
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	priv->frequency = p->frequency;
30662306a36Sopenharmony_ci	priv->bandwidth = p->bandwidth_hz;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ciexit:
30962306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
31062306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
31162306a36Sopenharmony_ci	if (ret)
31262306a36Sopenharmony_ci		dev_warn(&priv->i2c->dev, "%s: %s failed: %d\n",
31362306a36Sopenharmony_ci				KBUILD_MODNAME, __func__, ret);
31462306a36Sopenharmony_ci	return ret;
31562306a36Sopenharmony_ci}
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic int fc0012_get_frequency(struct dvb_frontend *fe, u32 *frequency)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	struct fc0012_priv *priv = fe->tuner_priv;
32062306a36Sopenharmony_ci	*frequency = priv->frequency;
32162306a36Sopenharmony_ci	return 0;
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic int fc0012_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	*frequency = 0; /* Zero-IF */
32762306a36Sopenharmony_ci	return 0;
32862306a36Sopenharmony_ci}
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic int fc0012_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
33162306a36Sopenharmony_ci{
33262306a36Sopenharmony_ci	struct fc0012_priv *priv = fe->tuner_priv;
33362306a36Sopenharmony_ci	*bandwidth = priv->bandwidth;
33462306a36Sopenharmony_ci	return 0;
33562306a36Sopenharmony_ci}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci#define INPUT_ADC_LEVEL	-8
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic int fc0012_get_rf_strength(struct dvb_frontend *fe, u16 *strength)
34062306a36Sopenharmony_ci{
34162306a36Sopenharmony_ci	struct fc0012_priv *priv = fe->tuner_priv;
34262306a36Sopenharmony_ci	int ret;
34362306a36Sopenharmony_ci	unsigned char tmp;
34462306a36Sopenharmony_ci	int int_temp, lna_gain, int_lna, tot_agc_gain, power;
34562306a36Sopenharmony_ci	static const int fc0012_lna_gain_table[] = {
34662306a36Sopenharmony_ci		/* low gain */
34762306a36Sopenharmony_ci		-63, -58, -99, -73,
34862306a36Sopenharmony_ci		-63, -65, -54, -60,
34962306a36Sopenharmony_ci		/* middle gain */
35062306a36Sopenharmony_ci		 71,  70,  68,  67,
35162306a36Sopenharmony_ci		 65,  63,  61,  58,
35262306a36Sopenharmony_ci		/* high gain */
35362306a36Sopenharmony_ci		197, 191, 188, 186,
35462306a36Sopenharmony_ci		184, 182, 181, 179,
35562306a36Sopenharmony_ci	};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
35862306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	ret = fc0012_writereg(priv, 0x12, 0x00);
36162306a36Sopenharmony_ci	if (ret)
36262306a36Sopenharmony_ci		goto err;
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	ret = fc0012_readreg(priv, 0x12, &tmp);
36562306a36Sopenharmony_ci	if (ret)
36662306a36Sopenharmony_ci		goto err;
36762306a36Sopenharmony_ci	int_temp = tmp;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	ret = fc0012_readreg(priv, 0x13, &tmp);
37062306a36Sopenharmony_ci	if (ret)
37162306a36Sopenharmony_ci		goto err;
37262306a36Sopenharmony_ci	lna_gain = tmp & 0x1f;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
37562306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	if (lna_gain < ARRAY_SIZE(fc0012_lna_gain_table)) {
37862306a36Sopenharmony_ci		int_lna = fc0012_lna_gain_table[lna_gain];
37962306a36Sopenharmony_ci		tot_agc_gain = (abs((int_temp >> 5) - 7) - 2 +
38062306a36Sopenharmony_ci				(int_temp & 0x1f)) * 2;
38162306a36Sopenharmony_ci		power = INPUT_ADC_LEVEL - tot_agc_gain - int_lna / 10;
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci		if (power >= 45)
38462306a36Sopenharmony_ci			*strength = 255;	/* 100% */
38562306a36Sopenharmony_ci		else if (power < -95)
38662306a36Sopenharmony_ci			*strength = 0;
38762306a36Sopenharmony_ci		else
38862306a36Sopenharmony_ci			*strength = (power + 95) * 255 / 140;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci		*strength |= *strength << 8;
39162306a36Sopenharmony_ci	} else {
39262306a36Sopenharmony_ci		ret = -1;
39362306a36Sopenharmony_ci	}
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	goto exit;
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cierr:
39862306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
39962306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
40062306a36Sopenharmony_ciexit:
40162306a36Sopenharmony_ci	if (ret)
40262306a36Sopenharmony_ci		dev_warn(&priv->i2c->dev, "%s: %s failed: %d\n",
40362306a36Sopenharmony_ci				KBUILD_MODNAME, __func__, ret);
40462306a36Sopenharmony_ci	return ret;
40562306a36Sopenharmony_ci}
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic const struct dvb_tuner_ops fc0012_tuner_ops = {
40862306a36Sopenharmony_ci	.info = {
40962306a36Sopenharmony_ci		.name              = "Fitipower FC0012",
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci		.frequency_min_hz  =  37 * MHz,	/* estimate */
41262306a36Sopenharmony_ci		.frequency_max_hz  = 862 * MHz,	/* estimate */
41362306a36Sopenharmony_ci	},
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	.release	= fc0012_release,
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	.init		= fc0012_init,
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	.set_params	= fc0012_set_params,
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	.get_frequency	= fc0012_get_frequency,
42262306a36Sopenharmony_ci	.get_if_frequency = fc0012_get_if_frequency,
42362306a36Sopenharmony_ci	.get_bandwidth	= fc0012_get_bandwidth,
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	.get_rf_strength = fc0012_get_rf_strength,
42662306a36Sopenharmony_ci};
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_cistruct dvb_frontend *fc0012_attach(struct dvb_frontend *fe,
42962306a36Sopenharmony_ci	struct i2c_adapter *i2c, const struct fc0012_config *cfg)
43062306a36Sopenharmony_ci{
43162306a36Sopenharmony_ci	struct fc0012_priv *priv;
43262306a36Sopenharmony_ci	int ret;
43362306a36Sopenharmony_ci	u8 chip_id;
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
43662306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 1);
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	priv = kzalloc(sizeof(struct fc0012_priv), GFP_KERNEL);
43962306a36Sopenharmony_ci	if (!priv) {
44062306a36Sopenharmony_ci		ret = -ENOMEM;
44162306a36Sopenharmony_ci		dev_err(&i2c->dev, "%s: kzalloc() failed\n", KBUILD_MODNAME);
44262306a36Sopenharmony_ci		goto err;
44362306a36Sopenharmony_ci	}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	priv->cfg = cfg;
44662306a36Sopenharmony_ci	priv->i2c = i2c;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	/* check if the tuner is there */
44962306a36Sopenharmony_ci	ret = fc0012_readreg(priv, 0x00, &chip_id);
45062306a36Sopenharmony_ci	if (ret < 0)
45162306a36Sopenharmony_ci		goto err;
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	dev_dbg(&i2c->dev, "%s: chip_id=%02x\n", __func__, chip_id);
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	switch (chip_id) {
45662306a36Sopenharmony_ci	case 0xa1:
45762306a36Sopenharmony_ci		break;
45862306a36Sopenharmony_ci	default:
45962306a36Sopenharmony_ci		ret = -ENODEV;
46062306a36Sopenharmony_ci		goto err;
46162306a36Sopenharmony_ci	}
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	dev_info(&i2c->dev, "%s: Fitipower FC0012 successfully identified\n",
46462306a36Sopenharmony_ci			KBUILD_MODNAME);
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	if (priv->cfg->loop_through) {
46762306a36Sopenharmony_ci		ret = fc0012_writereg(priv, 0x09, 0x6f);
46862306a36Sopenharmony_ci		if (ret < 0)
46962306a36Sopenharmony_ci			goto err;
47062306a36Sopenharmony_ci	}
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	/*
47362306a36Sopenharmony_ci	 * TODO: Clock out en or div?
47462306a36Sopenharmony_ci	 * For dual tuner configuration clearing bit [0] is required.
47562306a36Sopenharmony_ci	 */
47662306a36Sopenharmony_ci	if (priv->cfg->clock_out) {
47762306a36Sopenharmony_ci		ret =  fc0012_writereg(priv, 0x0b, 0x82);
47862306a36Sopenharmony_ci		if (ret < 0)
47962306a36Sopenharmony_ci			goto err;
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	fe->tuner_priv = priv;
48362306a36Sopenharmony_ci	memcpy(&fe->ops.tuner_ops, &fc0012_tuner_ops,
48462306a36Sopenharmony_ci		sizeof(struct dvb_tuner_ops));
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cierr:
48762306a36Sopenharmony_ci	if (fe->ops.i2c_gate_ctrl)
48862306a36Sopenharmony_ci		fe->ops.i2c_gate_ctrl(fe, 0);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	if (ret) {
49162306a36Sopenharmony_ci		dev_dbg(&i2c->dev, "%s: failed: %d\n", __func__, ret);
49262306a36Sopenharmony_ci		kfree(priv);
49362306a36Sopenharmony_ci		return NULL;
49462306a36Sopenharmony_ci	}
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci	return fe;
49762306a36Sopenharmony_ci}
49862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(fc0012_attach);
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ciMODULE_DESCRIPTION("Fitipower FC0012 silicon tuner driver");
50162306a36Sopenharmony_ciMODULE_AUTHOR("Hans-Frieder Vogt <hfvogt@gmx.net>");
50262306a36Sopenharmony_ciMODULE_LICENSE("GPL");
50362306a36Sopenharmony_ciMODULE_VERSION("0.6");
504