162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * ispcsi2.h
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * TI OMAP3 ISP - CSI2 module
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (C) 2010 Nokia Corporation
862306a36Sopenharmony_ci * Copyright (C) 2009 Texas Instruments, Inc.
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
1162306a36Sopenharmony_ci *	     Sakari Ailus <sakari.ailus@iki.fi>
1262306a36Sopenharmony_ci */
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#ifndef OMAP3_ISP_CSI2_H
1562306a36Sopenharmony_ci#define OMAP3_ISP_CSI2_H
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <linux/types.h>
1862306a36Sopenharmony_ci#include <linux/videodev2.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cistruct isp_csiphy;
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci/* This is not an exhaustive list */
2362306a36Sopenharmony_cienum isp_csi2_pix_formats {
2462306a36Sopenharmony_ci	CSI2_PIX_FMT_OTHERS = 0,
2562306a36Sopenharmony_ci	CSI2_PIX_FMT_YUV422_8BIT = 0x1e,
2662306a36Sopenharmony_ci	CSI2_PIX_FMT_YUV422_8BIT_VP = 0x9e,
2762306a36Sopenharmony_ci	CSI2_PIX_FMT_RAW10_EXP16 = 0xab,
2862306a36Sopenharmony_ci	CSI2_PIX_FMT_RAW10_EXP16_VP = 0x12f,
2962306a36Sopenharmony_ci	CSI2_PIX_FMT_RAW8 = 0x2a,
3062306a36Sopenharmony_ci	CSI2_PIX_FMT_RAW8_DPCM10_EXP16 = 0x2aa,
3162306a36Sopenharmony_ci	CSI2_PIX_FMT_RAW8_DPCM10_VP = 0x32a,
3262306a36Sopenharmony_ci	CSI2_PIX_FMT_RAW8_VP = 0x12a,
3362306a36Sopenharmony_ci	CSI2_USERDEF_8BIT_DATA1_DPCM10_VP = 0x340,
3462306a36Sopenharmony_ci	CSI2_USERDEF_8BIT_DATA1_DPCM10 = 0x2c0,
3562306a36Sopenharmony_ci	CSI2_USERDEF_8BIT_DATA1 = 0x40,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cienum isp_csi2_irqevents {
3962306a36Sopenharmony_ci	OCP_ERR_IRQ = 0x4000,
4062306a36Sopenharmony_ci	SHORT_PACKET_IRQ = 0x2000,
4162306a36Sopenharmony_ci	ECC_CORRECTION_IRQ = 0x1000,
4262306a36Sopenharmony_ci	ECC_NO_CORRECTION_IRQ = 0x800,
4362306a36Sopenharmony_ci	COMPLEXIO2_ERR_IRQ = 0x400,
4462306a36Sopenharmony_ci	COMPLEXIO1_ERR_IRQ = 0x200,
4562306a36Sopenharmony_ci	FIFO_OVF_IRQ = 0x100,
4662306a36Sopenharmony_ci	CONTEXT7 = 0x80,
4762306a36Sopenharmony_ci	CONTEXT6 = 0x40,
4862306a36Sopenharmony_ci	CONTEXT5 = 0x20,
4962306a36Sopenharmony_ci	CONTEXT4 = 0x10,
5062306a36Sopenharmony_ci	CONTEXT3 = 0x8,
5162306a36Sopenharmony_ci	CONTEXT2 = 0x4,
5262306a36Sopenharmony_ci	CONTEXT1 = 0x2,
5362306a36Sopenharmony_ci	CONTEXT0 = 0x1,
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cienum isp_csi2_ctx_irqevents {
5762306a36Sopenharmony_ci	CTX_ECC_CORRECTION = 0x100,
5862306a36Sopenharmony_ci	CTX_LINE_NUMBER = 0x80,
5962306a36Sopenharmony_ci	CTX_FRAME_NUMBER = 0x40,
6062306a36Sopenharmony_ci	CTX_CS = 0x20,
6162306a36Sopenharmony_ci	CTX_LE = 0x8,
6262306a36Sopenharmony_ci	CTX_LS = 0x4,
6362306a36Sopenharmony_ci	CTX_FE = 0x2,
6462306a36Sopenharmony_ci	CTX_FS = 0x1,
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cienum isp_csi2_frame_mode {
6862306a36Sopenharmony_ci	ISP_CSI2_FRAME_IMMEDIATE,
6962306a36Sopenharmony_ci	ISP_CSI2_FRAME_AFTERFEC,
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci#define ISP_CSI2_MAX_CTX_NUM	7
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistruct isp_csi2_ctx_cfg {
7562306a36Sopenharmony_ci	u8 ctxnum;		/* context number 0 - 7 */
7662306a36Sopenharmony_ci	u8 dpcm_decompress;
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	/* Fields in CSI2_CTx_CTRL2 - locked by CSI2_CTx_CTRL1.CTX_EN */
7962306a36Sopenharmony_ci	u8 virtual_id;
8062306a36Sopenharmony_ci	u16 format_id;		/* as in CSI2_CTx_CTRL2[9:0] */
8162306a36Sopenharmony_ci	u8 dpcm_predictor;	/* 1: simple, 0: advanced */
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	/* Fields in CSI2_CTx_CTRL1/3 - Shadowed */
8462306a36Sopenharmony_ci	u16 alpha;
8562306a36Sopenharmony_ci	u16 data_offset;
8662306a36Sopenharmony_ci	u32 ping_addr;
8762306a36Sopenharmony_ci	u32 pong_addr;
8862306a36Sopenharmony_ci	u8 eof_enabled;
8962306a36Sopenharmony_ci	u8 eol_enabled;
9062306a36Sopenharmony_ci	u8 checksum_enabled;
9162306a36Sopenharmony_ci	u8 enabled;
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistruct isp_csi2_timing_cfg {
9562306a36Sopenharmony_ci	u8 ionum;			/* IO1 or IO2 as in CSI2_TIMING */
9662306a36Sopenharmony_ci	unsigned force_rx_mode:1;
9762306a36Sopenharmony_ci	unsigned stop_state_16x:1;
9862306a36Sopenharmony_ci	unsigned stop_state_4x:1;
9962306a36Sopenharmony_ci	u16 stop_state_counter;
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistruct isp_csi2_ctrl_cfg {
10362306a36Sopenharmony_ci	bool vp_clk_enable;
10462306a36Sopenharmony_ci	bool vp_only_enable;
10562306a36Sopenharmony_ci	u8 vp_out_ctrl;
10662306a36Sopenharmony_ci	enum isp_csi2_frame_mode frame_mode;
10762306a36Sopenharmony_ci	bool ecc_enable;
10862306a36Sopenharmony_ci	bool if_enable;
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci#define CSI2_PAD_SINK		0
11262306a36Sopenharmony_ci#define CSI2_PAD_SOURCE		1
11362306a36Sopenharmony_ci#define CSI2_PADS_NUM		2
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci#define CSI2_OUTPUT_CCDC	(1 << 0)
11662306a36Sopenharmony_ci#define CSI2_OUTPUT_MEMORY	(1 << 1)
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistruct isp_csi2_device {
11962306a36Sopenharmony_ci	struct v4l2_subdev subdev;
12062306a36Sopenharmony_ci	struct media_pad pads[CSI2_PADS_NUM];
12162306a36Sopenharmony_ci	struct v4l2_mbus_framefmt formats[CSI2_PADS_NUM];
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	struct isp_video video_out;
12462306a36Sopenharmony_ci	struct isp_device *isp;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	u8 available;		/* Is the IP present on the silicon? */
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	/* mem resources - enums as defined in enum isp_mem_resources */
12962306a36Sopenharmony_ci	u8 regs1;
13062306a36Sopenharmony_ci	u8 regs2;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	u32 output; /* output to CCDC, memory or both? */
13362306a36Sopenharmony_ci	bool dpcm_decompress;
13462306a36Sopenharmony_ci	unsigned int frame_skip;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	struct isp_csiphy *phy;
13762306a36Sopenharmony_ci	struct isp_csi2_ctx_cfg contexts[ISP_CSI2_MAX_CTX_NUM + 1];
13862306a36Sopenharmony_ci	struct isp_csi2_timing_cfg timing[2];
13962306a36Sopenharmony_ci	struct isp_csi2_ctrl_cfg ctrl;
14062306a36Sopenharmony_ci	enum isp_pipeline_stream_state state;
14162306a36Sopenharmony_ci	wait_queue_head_t wait;
14262306a36Sopenharmony_ci	atomic_t stopping;
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_civoid omap3isp_csi2_isr(struct isp_csi2_device *csi2);
14662306a36Sopenharmony_ciint omap3isp_csi2_reset(struct isp_csi2_device *csi2);
14762306a36Sopenharmony_ciint omap3isp_csi2_init(struct isp_device *isp);
14862306a36Sopenharmony_civoid omap3isp_csi2_cleanup(struct isp_device *isp);
14962306a36Sopenharmony_civoid omap3isp_csi2_unregister_entities(struct isp_csi2_device *csi2);
15062306a36Sopenharmony_ciint omap3isp_csi2_register_entities(struct isp_csi2_device *csi2,
15162306a36Sopenharmony_ci				    struct v4l2_device *vdev);
15262306a36Sopenharmony_ci#endif	/* OMAP3_ISP_CSI2_H */
153