162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Driver for Renesas RZ/G2L MIPI CSI-2 Receiver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2022 Renesas Electronics Corp.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/interrupt.h>
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/of_graph.h>
1562306a36Sopenharmony_ci#include <linux/platform_device.h>
1662306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1762306a36Sopenharmony_ci#include <linux/reset.h>
1862306a36Sopenharmony_ci#include <linux/sys_soc.h>
1962306a36Sopenharmony_ci#include <linux/units.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <media/v4l2-ctrls.h>
2262306a36Sopenharmony_ci#include <media/v4l2-device.h>
2362306a36Sopenharmony_ci#include <media/v4l2-fwnode.h>
2462306a36Sopenharmony_ci#include <media/v4l2-mc.h>
2562306a36Sopenharmony_ci#include <media/v4l2-subdev.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/* LINK registers */
2862306a36Sopenharmony_ci/* Module Configuration Register */
2962306a36Sopenharmony_ci#define CSI2nMCG			0x0
3062306a36Sopenharmony_ci#define CSI2nMCG_SDLN			GENMASK(11, 8)
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci/* Module Control Register 0 */
3362306a36Sopenharmony_ci#define CSI2nMCT0			0x10
3462306a36Sopenharmony_ci#define CSI2nMCT0_VDLN(x)		((x) << 0)
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/* Module Control Register 2 */
3762306a36Sopenharmony_ci#define CSI2nMCT2			0x18
3862306a36Sopenharmony_ci#define CSI2nMCT2_FRRSKW(x)		((x) << 16)
3962306a36Sopenharmony_ci#define CSI2nMCT2_FRRCLK(x)		((x) << 0)
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci/* Module Control Register 3 */
4262306a36Sopenharmony_ci#define CSI2nMCT3			0x1c
4362306a36Sopenharmony_ci#define CSI2nMCT3_RXEN			BIT(0)
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci/* Reset Control Register */
4662306a36Sopenharmony_ci#define CSI2nRTCT			0x28
4762306a36Sopenharmony_ci#define CSI2nRTCT_VSRST			BIT(0)
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/* Reset Status Register */
5062306a36Sopenharmony_ci#define CSI2nRTST			0x2c
5162306a36Sopenharmony_ci#define CSI2nRTST_VSRSTS		BIT(0)
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/* Receive Data Type Enable Low Register */
5462306a36Sopenharmony_ci#define CSI2nDTEL			0x60
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci/* Receive Data Type Enable High Register */
5762306a36Sopenharmony_ci#define CSI2nDTEH			0x64
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci/* DPHY registers */
6062306a36Sopenharmony_ci/* D-PHY Control Register 0 */
6162306a36Sopenharmony_ci#define CSIDPHYCTRL0			0x400
6262306a36Sopenharmony_ci#define CSIDPHYCTRL0_EN_LDO1200		BIT(1)
6362306a36Sopenharmony_ci#define CSIDPHYCTRL0_EN_BGR		BIT(0)
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci/* D-PHY Timing Register 0 */
6662306a36Sopenharmony_ci#define CSIDPHYTIM0			0x404
6762306a36Sopenharmony_ci#define CSIDPHYTIM0_TCLK_MISS(x)	((x) << 24)
6862306a36Sopenharmony_ci#define CSIDPHYTIM0_T_INIT(x)		((x) << 0)
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci/* D-PHY Timing Register 1 */
7162306a36Sopenharmony_ci#define CSIDPHYTIM1			0x408
7262306a36Sopenharmony_ci#define CSIDPHYTIM1_THS_PREPARE(x)	((x) << 24)
7362306a36Sopenharmony_ci#define CSIDPHYTIM1_TCLK_PREPARE(x)	((x) << 16)
7462306a36Sopenharmony_ci#define CSIDPHYTIM1_THS_SETTLE(x)	((x) << 8)
7562306a36Sopenharmony_ci#define CSIDPHYTIM1_TCLK_SETTLE(x)	((x) << 0)
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* D-PHY Skew Adjustment Function */
7862306a36Sopenharmony_ci#define CSIDPHYSKW0			0x460
7962306a36Sopenharmony_ci#define CSIDPHYSKW0_UTIL_DL0_SKW_ADJ(x)	((x) & 0x3)
8062306a36Sopenharmony_ci#define CSIDPHYSKW0_UTIL_DL1_SKW_ADJ(x)	(((x) & 0x3) << 4)
8162306a36Sopenharmony_ci#define CSIDPHYSKW0_UTIL_DL2_SKW_ADJ(x)	(((x) & 0x3) << 8)
8262306a36Sopenharmony_ci#define CSIDPHYSKW0_UTIL_DL3_SKW_ADJ(x)	(((x) & 0x3) << 12)
8362306a36Sopenharmony_ci#define CSIDPHYSKW0_DEFAULT_SKW		(CSIDPHYSKW0_UTIL_DL0_SKW_ADJ(1) | \
8462306a36Sopenharmony_ci					 CSIDPHYSKW0_UTIL_DL1_SKW_ADJ(1) | \
8562306a36Sopenharmony_ci					 CSIDPHYSKW0_UTIL_DL2_SKW_ADJ(1) | \
8662306a36Sopenharmony_ci					 CSIDPHYSKW0_UTIL_DL3_SKW_ADJ(1))
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci#define VSRSTS_RETRIES			20
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci#define RZG2L_CSI2_MIN_WIDTH		320
9162306a36Sopenharmony_ci#define RZG2L_CSI2_MIN_HEIGHT		240
9262306a36Sopenharmony_ci#define RZG2L_CSI2_MAX_WIDTH		2800
9362306a36Sopenharmony_ci#define RZG2L_CSI2_MAX_HEIGHT		4095
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci#define RZG2L_CSI2_DEFAULT_WIDTH	RZG2L_CSI2_MIN_WIDTH
9662306a36Sopenharmony_ci#define RZG2L_CSI2_DEFAULT_HEIGHT	RZG2L_CSI2_MIN_HEIGHT
9762306a36Sopenharmony_ci#define RZG2L_CSI2_DEFAULT_FMT		MEDIA_BUS_FMT_UYVY8_1X16
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cienum rzg2l_csi2_pads {
10062306a36Sopenharmony_ci	RZG2L_CSI2_SINK = 0,
10162306a36Sopenharmony_ci	RZG2L_CSI2_SOURCE,
10262306a36Sopenharmony_ci	NR_OF_RZG2L_CSI2_PAD,
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistruct rzg2l_csi2 {
10662306a36Sopenharmony_ci	struct device *dev;
10762306a36Sopenharmony_ci	void __iomem *base;
10862306a36Sopenharmony_ci	struct reset_control *presetn;
10962306a36Sopenharmony_ci	struct reset_control *cmn_rstb;
11062306a36Sopenharmony_ci	struct clk *sysclk;
11162306a36Sopenharmony_ci	unsigned long vclk_rate;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	struct v4l2_subdev subdev;
11462306a36Sopenharmony_ci	struct media_pad pads[NR_OF_RZG2L_CSI2_PAD];
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	struct v4l2_async_notifier notifier;
11762306a36Sopenharmony_ci	struct v4l2_subdev *remote_source;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	unsigned short lanes;
12062306a36Sopenharmony_ci	unsigned long hsfreq;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	bool dphy_enabled;
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistruct rzg2l_csi2_timings {
12662306a36Sopenharmony_ci	u32 t_init;
12762306a36Sopenharmony_ci	u32 tclk_miss;
12862306a36Sopenharmony_ci	u32 tclk_settle;
12962306a36Sopenharmony_ci	u32 ths_settle;
13062306a36Sopenharmony_ci	u32 tclk_prepare;
13162306a36Sopenharmony_ci	u32 ths_prepare;
13262306a36Sopenharmony_ci	u32 max_hsfreq;
13362306a36Sopenharmony_ci};
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic const struct rzg2l_csi2_timings rzg2l_csi2_global_timings[] = {
13662306a36Sopenharmony_ci	{
13762306a36Sopenharmony_ci		.max_hsfreq = 80,
13862306a36Sopenharmony_ci		.t_init = 79801,
13962306a36Sopenharmony_ci		.tclk_miss = 4,
14062306a36Sopenharmony_ci		.tclk_settle = 23,
14162306a36Sopenharmony_ci		.ths_settle = 31,
14262306a36Sopenharmony_ci		.tclk_prepare = 10,
14362306a36Sopenharmony_ci		.ths_prepare = 19,
14462306a36Sopenharmony_ci	},
14562306a36Sopenharmony_ci	{
14662306a36Sopenharmony_ci		.max_hsfreq = 125,
14762306a36Sopenharmony_ci		.t_init = 79801,
14862306a36Sopenharmony_ci		.tclk_miss = 4,
14962306a36Sopenharmony_ci		.tclk_settle = 23,
15062306a36Sopenharmony_ci		.ths_settle = 28,
15162306a36Sopenharmony_ci		.tclk_prepare = 10,
15262306a36Sopenharmony_ci		.ths_prepare = 19,
15362306a36Sopenharmony_ci	},
15462306a36Sopenharmony_ci	{
15562306a36Sopenharmony_ci		.max_hsfreq = 250,
15662306a36Sopenharmony_ci		.t_init = 79801,
15762306a36Sopenharmony_ci		.tclk_miss = 4,
15862306a36Sopenharmony_ci		.tclk_settle = 23,
15962306a36Sopenharmony_ci		.ths_settle = 22,
16062306a36Sopenharmony_ci		.tclk_prepare = 10,
16162306a36Sopenharmony_ci		.ths_prepare = 16,
16262306a36Sopenharmony_ci	},
16362306a36Sopenharmony_ci	{
16462306a36Sopenharmony_ci		.max_hsfreq = 360,
16562306a36Sopenharmony_ci		.t_init = 79801,
16662306a36Sopenharmony_ci		.tclk_miss = 4,
16762306a36Sopenharmony_ci		.tclk_settle = 18,
16862306a36Sopenharmony_ci		.ths_settle = 19,
16962306a36Sopenharmony_ci		.tclk_prepare = 10,
17062306a36Sopenharmony_ci		.ths_prepare = 10,
17162306a36Sopenharmony_ci	},
17262306a36Sopenharmony_ci	{
17362306a36Sopenharmony_ci		.max_hsfreq = 1500,
17462306a36Sopenharmony_ci		.t_init = 79801,
17562306a36Sopenharmony_ci		.tclk_miss = 4,
17662306a36Sopenharmony_ci		.tclk_settle = 18,
17762306a36Sopenharmony_ci		.ths_settle = 18,
17862306a36Sopenharmony_ci		.tclk_prepare = 10,
17962306a36Sopenharmony_ci		.ths_prepare = 10,
18062306a36Sopenharmony_ci	},
18162306a36Sopenharmony_ci};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistruct rzg2l_csi2_format {
18462306a36Sopenharmony_ci	u32 code;
18562306a36Sopenharmony_ci	unsigned int datatype;
18662306a36Sopenharmony_ci	unsigned int bpp;
18762306a36Sopenharmony_ci};
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic const struct rzg2l_csi2_format rzg2l_csi2_formats[] = {
19062306a36Sopenharmony_ci	{ .code = MEDIA_BUS_FMT_UYVY8_1X16,	.datatype = 0x1e, .bpp = 16 },
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic inline struct rzg2l_csi2 *sd_to_csi2(struct v4l2_subdev *sd)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	return container_of(sd, struct rzg2l_csi2, subdev);
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic const struct rzg2l_csi2_format *rzg2l_csi2_code_to_fmt(unsigned int code)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	unsigned int i;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rzg2l_csi2_formats); i++)
20362306a36Sopenharmony_ci		if (rzg2l_csi2_formats[i].code == code)
20462306a36Sopenharmony_ci			return &rzg2l_csi2_formats[i];
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	return NULL;
20762306a36Sopenharmony_ci}
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic inline struct rzg2l_csi2 *notifier_to_csi2(struct v4l2_async_notifier *n)
21062306a36Sopenharmony_ci{
21162306a36Sopenharmony_ci	return container_of(n, struct rzg2l_csi2, notifier);
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic u32 rzg2l_csi2_read(struct rzg2l_csi2 *csi2, unsigned int reg)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	return ioread32(csi2->base + reg);
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic void rzg2l_csi2_write(struct rzg2l_csi2 *csi2, unsigned int reg,
22062306a36Sopenharmony_ci			     u32 data)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	iowrite32(data, csi2->base + reg);
22362306a36Sopenharmony_ci}
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic void rzg2l_csi2_set(struct rzg2l_csi2 *csi2, unsigned int reg, u32 set)
22662306a36Sopenharmony_ci{
22762306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, reg, rzg2l_csi2_read(csi2, reg) | set);
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic void rzg2l_csi2_clr(struct rzg2l_csi2 *csi2, unsigned int reg, u32 clr)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, reg, rzg2l_csi2_read(csi2, reg) & ~clr);
23362306a36Sopenharmony_ci}
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic int rzg2l_csi2_calc_mbps(struct rzg2l_csi2 *csi2)
23662306a36Sopenharmony_ci{
23762306a36Sopenharmony_ci	struct v4l2_subdev *source = csi2->remote_source;
23862306a36Sopenharmony_ci	const struct rzg2l_csi2_format *format;
23962306a36Sopenharmony_ci	const struct v4l2_mbus_framefmt *fmt;
24062306a36Sopenharmony_ci	struct v4l2_subdev_state *state;
24162306a36Sopenharmony_ci	struct v4l2_ctrl *ctrl;
24262306a36Sopenharmony_ci	u64 mbps;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	/* Read the pixel rate control from remote. */
24562306a36Sopenharmony_ci	ctrl = v4l2_ctrl_find(source->ctrl_handler, V4L2_CID_PIXEL_RATE);
24662306a36Sopenharmony_ci	if (!ctrl) {
24762306a36Sopenharmony_ci		dev_err(csi2->dev, "no pixel rate control in subdev %s\n",
24862306a36Sopenharmony_ci			source->name);
24962306a36Sopenharmony_ci		return -EINVAL;
25062306a36Sopenharmony_ci	}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	state = v4l2_subdev_lock_and_get_active_state(&csi2->subdev);
25362306a36Sopenharmony_ci	fmt = v4l2_subdev_get_pad_format(&csi2->subdev, state, RZG2L_CSI2_SINK);
25462306a36Sopenharmony_ci	format = rzg2l_csi2_code_to_fmt(fmt->code);
25562306a36Sopenharmony_ci	v4l2_subdev_unlock_state(state);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	/*
25862306a36Sopenharmony_ci	 * Calculate hsfreq in Mbps
25962306a36Sopenharmony_ci	 * hsfreq = (pixel_rate * bits_per_sample) / number_of_lanes
26062306a36Sopenharmony_ci	 */
26162306a36Sopenharmony_ci	mbps = v4l2_ctrl_g_ctrl_int64(ctrl) * format->bpp;
26262306a36Sopenharmony_ci	do_div(mbps, csi2->lanes * 1000000);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	return mbps;
26562306a36Sopenharmony_ci}
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci/* -----------------------------------------------------------------------------
26862306a36Sopenharmony_ci * DPHY setting
26962306a36Sopenharmony_ci */
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic int rzg2l_csi2_dphy_disable(struct rzg2l_csi2 *csi2)
27262306a36Sopenharmony_ci{
27362306a36Sopenharmony_ci	int ret;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	/* Reset the CRU (D-PHY) */
27662306a36Sopenharmony_ci	ret = reset_control_assert(csi2->cmn_rstb);
27762306a36Sopenharmony_ci	if (ret)
27862306a36Sopenharmony_ci		return ret;
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	/* Stop the D-PHY clock */
28162306a36Sopenharmony_ci	clk_disable_unprepare(csi2->sysclk);
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	/* Cancel the EN_LDO1200 register setting */
28462306a36Sopenharmony_ci	rzg2l_csi2_clr(csi2, CSIDPHYCTRL0, CSIDPHYCTRL0_EN_LDO1200);
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	/* Cancel the EN_BGR register setting */
28762306a36Sopenharmony_ci	rzg2l_csi2_clr(csi2, CSIDPHYCTRL0, CSIDPHYCTRL0_EN_BGR);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	csi2->dphy_enabled = false;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	return 0;
29262306a36Sopenharmony_ci}
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic int rzg2l_csi2_dphy_enable(struct rzg2l_csi2 *csi2)
29562306a36Sopenharmony_ci{
29662306a36Sopenharmony_ci	const struct rzg2l_csi2_timings *dphy_timing;
29762306a36Sopenharmony_ci	u32 dphytim0, dphytim1;
29862306a36Sopenharmony_ci	unsigned int i;
29962306a36Sopenharmony_ci	int mbps;
30062306a36Sopenharmony_ci	int ret;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	mbps = rzg2l_csi2_calc_mbps(csi2);
30362306a36Sopenharmony_ci	if (mbps < 0)
30462306a36Sopenharmony_ci		return mbps;
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	csi2->hsfreq = mbps;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	/* Set DPHY timing parameters */
30962306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rzg2l_csi2_global_timings); ++i) {
31062306a36Sopenharmony_ci		dphy_timing = &rzg2l_csi2_global_timings[i];
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci		if (csi2->hsfreq <= dphy_timing->max_hsfreq)
31362306a36Sopenharmony_ci			break;
31462306a36Sopenharmony_ci	}
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	if (i >= ARRAY_SIZE(rzg2l_csi2_global_timings))
31762306a36Sopenharmony_ci		return -EINVAL;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	/* Set D-PHY timing parameters */
32062306a36Sopenharmony_ci	dphytim0 = CSIDPHYTIM0_TCLK_MISS(dphy_timing->tclk_miss) |
32162306a36Sopenharmony_ci			CSIDPHYTIM0_T_INIT(dphy_timing->t_init);
32262306a36Sopenharmony_ci	dphytim1 = CSIDPHYTIM1_THS_PREPARE(dphy_timing->ths_prepare) |
32362306a36Sopenharmony_ci			CSIDPHYTIM1_TCLK_PREPARE(dphy_timing->tclk_prepare) |
32462306a36Sopenharmony_ci			CSIDPHYTIM1_THS_SETTLE(dphy_timing->ths_settle) |
32562306a36Sopenharmony_ci			CSIDPHYTIM1_TCLK_SETTLE(dphy_timing->tclk_settle);
32662306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSIDPHYTIM0, dphytim0);
32762306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSIDPHYTIM1, dphytim1);
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	/* Enable D-PHY power control 0 */
33062306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSIDPHYSKW0, CSIDPHYSKW0_DEFAULT_SKW);
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	/* Set the EN_BGR bit */
33362306a36Sopenharmony_ci	rzg2l_csi2_set(csi2, CSIDPHYCTRL0, CSIDPHYCTRL0_EN_BGR);
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	/* Delay 20us to be stable */
33662306a36Sopenharmony_ci	usleep_range(20, 40);
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	/* Enable D-PHY power control 1 */
33962306a36Sopenharmony_ci	rzg2l_csi2_set(csi2, CSIDPHYCTRL0, CSIDPHYCTRL0_EN_LDO1200);
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	/* Delay 10us to be stable */
34262306a36Sopenharmony_ci	usleep_range(10, 20);
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	/* Start supplying the internal clock for the D-PHY block */
34562306a36Sopenharmony_ci	ret = clk_prepare_enable(csi2->sysclk);
34662306a36Sopenharmony_ci	if (ret)
34762306a36Sopenharmony_ci		rzg2l_csi2_dphy_disable(csi2);
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	csi2->dphy_enabled = true;
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	return ret;
35262306a36Sopenharmony_ci}
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic int rzg2l_csi2_dphy_setting(struct v4l2_subdev *sd, bool on)
35562306a36Sopenharmony_ci{
35662306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = sd_to_csi2(sd);
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	if (on)
35962306a36Sopenharmony_ci		return rzg2l_csi2_dphy_enable(csi2);
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	return rzg2l_csi2_dphy_disable(csi2);
36262306a36Sopenharmony_ci}
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic void rzg2l_csi2_mipi_link_enable(struct rzg2l_csi2 *csi2)
36562306a36Sopenharmony_ci{
36662306a36Sopenharmony_ci	unsigned long vclk_rate = csi2->vclk_rate / HZ_PER_MHZ;
36762306a36Sopenharmony_ci	u32 frrskw, frrclk, frrskw_coeff, frrclk_coeff;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	/* Select data lanes */
37062306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSI2nMCT0, CSI2nMCT0_VDLN(csi2->lanes));
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	frrskw_coeff = 3 * vclk_rate * 8;
37362306a36Sopenharmony_ci	frrclk_coeff = frrskw_coeff / 2;
37462306a36Sopenharmony_ci	frrskw = DIV_ROUND_UP(frrskw_coeff, csi2->hsfreq);
37562306a36Sopenharmony_ci	frrclk = DIV_ROUND_UP(frrclk_coeff, csi2->hsfreq);
37662306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSI2nMCT2, CSI2nMCT2_FRRSKW(frrskw) |
37762306a36Sopenharmony_ci			 CSI2nMCT2_FRRCLK(frrclk));
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	/*
38062306a36Sopenharmony_ci	 * Select data type.
38162306a36Sopenharmony_ci	 * FS, FE, LS, LE, Generic Short Packet Codes 1 to 8,
38262306a36Sopenharmony_ci	 * Generic Long Packet Data Types 1 to 4 YUV422 8-bit,
38362306a36Sopenharmony_ci	 * RGB565, RGB888, RAW8 to RAW20, User-defined 8-bit
38462306a36Sopenharmony_ci	 * data types 1 to 8
38562306a36Sopenharmony_ci	 */
38662306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSI2nDTEL, 0xf778ff0f);
38762306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSI2nDTEH, 0x00ffff1f);
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	/* Enable LINK reception */
39062306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSI2nMCT3, CSI2nMCT3_RXEN);
39162306a36Sopenharmony_ci}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic void rzg2l_csi2_mipi_link_disable(struct rzg2l_csi2 *csi2)
39462306a36Sopenharmony_ci{
39562306a36Sopenharmony_ci	unsigned int timeout = VSRSTS_RETRIES;
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci	/* Stop LINK reception */
39862306a36Sopenharmony_ci	rzg2l_csi2_clr(csi2, CSI2nMCT3, CSI2nMCT3_RXEN);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	/* Request a software reset of the LINK Video Pixel Interface */
40162306a36Sopenharmony_ci	rzg2l_csi2_write(csi2, CSI2nRTCT, CSI2nRTCT_VSRST);
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	/* Make sure CSI2nRTST.VSRSTS bit is cleared */
40462306a36Sopenharmony_ci	while (--timeout) {
40562306a36Sopenharmony_ci		if (!(rzg2l_csi2_read(csi2, CSI2nRTST) & CSI2nRTST_VSRSTS))
40662306a36Sopenharmony_ci			break;
40762306a36Sopenharmony_ci		usleep_range(100, 200);
40862306a36Sopenharmony_ci	}
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	if (!timeout)
41162306a36Sopenharmony_ci		dev_err(csi2->dev, "Clearing CSI2nRTST.VSRSTS timed out\n");
41262306a36Sopenharmony_ci}
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_cistatic int rzg2l_csi2_mipi_link_setting(struct v4l2_subdev *sd, bool on)
41562306a36Sopenharmony_ci{
41662306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = sd_to_csi2(sd);
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	if (on)
41962306a36Sopenharmony_ci		rzg2l_csi2_mipi_link_enable(csi2);
42062306a36Sopenharmony_ci	else
42162306a36Sopenharmony_ci		rzg2l_csi2_mipi_link_disable(csi2);
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_ci	return 0;
42462306a36Sopenharmony_ci}
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_cistatic int rzg2l_csi2_s_stream(struct v4l2_subdev *sd, int enable)
42762306a36Sopenharmony_ci{
42862306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = sd_to_csi2(sd);
42962306a36Sopenharmony_ci	int s_stream_ret = 0;
43062306a36Sopenharmony_ci	int ret;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	if (enable) {
43362306a36Sopenharmony_ci		ret = pm_runtime_resume_and_get(csi2->dev);
43462306a36Sopenharmony_ci		if (ret)
43562306a36Sopenharmony_ci			return ret;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci		ret = rzg2l_csi2_mipi_link_setting(sd, 1);
43862306a36Sopenharmony_ci		if (ret)
43962306a36Sopenharmony_ci			goto err_pm_put;
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci		ret = reset_control_deassert(csi2->cmn_rstb);
44262306a36Sopenharmony_ci		if (ret)
44362306a36Sopenharmony_ci			goto err_mipi_link_disable;
44462306a36Sopenharmony_ci	}
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	ret = v4l2_subdev_call(csi2->remote_source, video, s_stream, enable);
44762306a36Sopenharmony_ci	if (ret)
44862306a36Sopenharmony_ci		s_stream_ret = ret;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	if (enable && ret)
45162306a36Sopenharmony_ci		goto err_assert_rstb;
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	if (!enable) {
45462306a36Sopenharmony_ci		ret = rzg2l_csi2_dphy_setting(sd, 0);
45562306a36Sopenharmony_ci		if (ret && !s_stream_ret)
45662306a36Sopenharmony_ci			s_stream_ret = ret;
45762306a36Sopenharmony_ci		ret = rzg2l_csi2_mipi_link_setting(sd, 0);
45862306a36Sopenharmony_ci		if (ret && !s_stream_ret)
45962306a36Sopenharmony_ci			s_stream_ret = ret;
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci		pm_runtime_put_sync(csi2->dev);
46262306a36Sopenharmony_ci	}
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	return s_stream_ret;
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cierr_assert_rstb:
46762306a36Sopenharmony_ci	reset_control_assert(csi2->cmn_rstb);
46862306a36Sopenharmony_cierr_mipi_link_disable:
46962306a36Sopenharmony_ci	rzg2l_csi2_mipi_link_setting(sd, 0);
47062306a36Sopenharmony_cierr_pm_put:
47162306a36Sopenharmony_ci	pm_runtime_put_sync(csi2->dev);
47262306a36Sopenharmony_ci	return ret;
47362306a36Sopenharmony_ci}
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic int rzg2l_csi2_pre_streamon(struct v4l2_subdev *sd, u32 flags)
47662306a36Sopenharmony_ci{
47762306a36Sopenharmony_ci	return rzg2l_csi2_dphy_setting(sd, 1);
47862306a36Sopenharmony_ci}
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_cistatic int rzg2l_csi2_post_streamoff(struct v4l2_subdev *sd)
48162306a36Sopenharmony_ci{
48262306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = sd_to_csi2(sd);
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	/*
48562306a36Sopenharmony_ci	 * In ideal case D-PHY will be disabled in s_stream(0) callback
48662306a36Sopenharmony_ci	 * as mentioned in the HW manual. The below will only happen when
48762306a36Sopenharmony_ci	 * pre_streamon succeeds and further down the line s_stream(1)
48862306a36Sopenharmony_ci	 * fails so we need to undo things in post_streamoff.
48962306a36Sopenharmony_ci	 */
49062306a36Sopenharmony_ci	if (csi2->dphy_enabled)
49162306a36Sopenharmony_ci		return rzg2l_csi2_dphy_setting(sd, 0);
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	return 0;
49462306a36Sopenharmony_ci}
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic int rzg2l_csi2_set_format(struct v4l2_subdev *sd,
49762306a36Sopenharmony_ci				 struct v4l2_subdev_state *state,
49862306a36Sopenharmony_ci				 struct v4l2_subdev_format *fmt)
49962306a36Sopenharmony_ci{
50062306a36Sopenharmony_ci	struct v4l2_mbus_framefmt *src_format;
50162306a36Sopenharmony_ci	struct v4l2_mbus_framefmt *sink_format;
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci	src_format = v4l2_subdev_get_pad_format(sd, state, RZG2L_CSI2_SOURCE);
50462306a36Sopenharmony_ci	if (fmt->pad == RZG2L_CSI2_SOURCE) {
50562306a36Sopenharmony_ci		fmt->format = *src_format;
50662306a36Sopenharmony_ci		return 0;
50762306a36Sopenharmony_ci	}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	sink_format = v4l2_subdev_get_pad_format(sd, state, RZG2L_CSI2_SINK);
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	if (!rzg2l_csi2_code_to_fmt(fmt->format.code))
51262306a36Sopenharmony_ci		sink_format->code = rzg2l_csi2_formats[0].code;
51362306a36Sopenharmony_ci	else
51462306a36Sopenharmony_ci		sink_format->code = fmt->format.code;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	sink_format->field = V4L2_FIELD_NONE;
51762306a36Sopenharmony_ci	sink_format->colorspace = fmt->format.colorspace;
51862306a36Sopenharmony_ci	sink_format->xfer_func = fmt->format.xfer_func;
51962306a36Sopenharmony_ci	sink_format->ycbcr_enc = fmt->format.ycbcr_enc;
52062306a36Sopenharmony_ci	sink_format->quantization = fmt->format.quantization;
52162306a36Sopenharmony_ci	sink_format->width = clamp_t(u32, fmt->format.width,
52262306a36Sopenharmony_ci				     RZG2L_CSI2_MIN_WIDTH, RZG2L_CSI2_MAX_WIDTH);
52362306a36Sopenharmony_ci	sink_format->height = clamp_t(u32, fmt->format.height,
52462306a36Sopenharmony_ci				      RZG2L_CSI2_MIN_HEIGHT, RZG2L_CSI2_MAX_HEIGHT);
52562306a36Sopenharmony_ci	fmt->format = *sink_format;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	/* propagate format to source pad */
52862306a36Sopenharmony_ci	*src_format = *sink_format;
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	return 0;
53162306a36Sopenharmony_ci}
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_cistatic int rzg2l_csi2_init_config(struct v4l2_subdev *sd,
53462306a36Sopenharmony_ci				  struct v4l2_subdev_state *sd_state)
53562306a36Sopenharmony_ci{
53662306a36Sopenharmony_ci	struct v4l2_subdev_format fmt = { .pad = RZG2L_CSI2_SINK, };
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci	fmt.format.width = RZG2L_CSI2_DEFAULT_WIDTH;
53962306a36Sopenharmony_ci	fmt.format.height = RZG2L_CSI2_DEFAULT_HEIGHT;
54062306a36Sopenharmony_ci	fmt.format.field = V4L2_FIELD_NONE;
54162306a36Sopenharmony_ci	fmt.format.code = RZG2L_CSI2_DEFAULT_FMT;
54262306a36Sopenharmony_ci	fmt.format.colorspace = V4L2_COLORSPACE_SRGB;
54362306a36Sopenharmony_ci	fmt.format.ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
54462306a36Sopenharmony_ci	fmt.format.quantization = V4L2_QUANTIZATION_DEFAULT;
54562306a36Sopenharmony_ci	fmt.format.xfer_func = V4L2_XFER_FUNC_DEFAULT;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	return rzg2l_csi2_set_format(sd, sd_state, &fmt);
54862306a36Sopenharmony_ci}
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_cistatic int rzg2l_csi2_enum_mbus_code(struct v4l2_subdev *sd,
55162306a36Sopenharmony_ci				     struct v4l2_subdev_state *sd_state,
55262306a36Sopenharmony_ci				     struct v4l2_subdev_mbus_code_enum *code)
55362306a36Sopenharmony_ci{
55462306a36Sopenharmony_ci	if (code->index >= ARRAY_SIZE(rzg2l_csi2_formats))
55562306a36Sopenharmony_ci		return -EINVAL;
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci	code->code = rzg2l_csi2_formats[code->index].code;
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	return 0;
56062306a36Sopenharmony_ci}
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_cistatic int rzg2l_csi2_enum_frame_size(struct v4l2_subdev *sd,
56362306a36Sopenharmony_ci				      struct v4l2_subdev_state *sd_state,
56462306a36Sopenharmony_ci				      struct v4l2_subdev_frame_size_enum *fse)
56562306a36Sopenharmony_ci{
56662306a36Sopenharmony_ci	if (fse->index != 0)
56762306a36Sopenharmony_ci		return -EINVAL;
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	fse->min_width = RZG2L_CSI2_MIN_WIDTH;
57062306a36Sopenharmony_ci	fse->min_height = RZG2L_CSI2_MIN_HEIGHT;
57162306a36Sopenharmony_ci	fse->max_width = RZG2L_CSI2_MAX_WIDTH;
57262306a36Sopenharmony_ci	fse->max_height = RZG2L_CSI2_MAX_HEIGHT;
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci	return 0;
57562306a36Sopenharmony_ci}
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_cistatic const struct v4l2_subdev_video_ops rzg2l_csi2_video_ops = {
57862306a36Sopenharmony_ci	.s_stream = rzg2l_csi2_s_stream,
57962306a36Sopenharmony_ci	.pre_streamon = rzg2l_csi2_pre_streamon,
58062306a36Sopenharmony_ci	.post_streamoff = rzg2l_csi2_post_streamoff,
58162306a36Sopenharmony_ci};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistatic const struct v4l2_subdev_pad_ops rzg2l_csi2_pad_ops = {
58462306a36Sopenharmony_ci	.enum_mbus_code = rzg2l_csi2_enum_mbus_code,
58562306a36Sopenharmony_ci	.init_cfg = rzg2l_csi2_init_config,
58662306a36Sopenharmony_ci	.enum_frame_size = rzg2l_csi2_enum_frame_size,
58762306a36Sopenharmony_ci	.set_fmt = rzg2l_csi2_set_format,
58862306a36Sopenharmony_ci	.get_fmt = v4l2_subdev_get_fmt,
58962306a36Sopenharmony_ci};
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic const struct v4l2_subdev_ops rzg2l_csi2_subdev_ops = {
59262306a36Sopenharmony_ci	.video	= &rzg2l_csi2_video_ops,
59362306a36Sopenharmony_ci	.pad	= &rzg2l_csi2_pad_ops,
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci/* -----------------------------------------------------------------------------
59762306a36Sopenharmony_ci * Async handling and registration of subdevices and links.
59862306a36Sopenharmony_ci */
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_cistatic int rzg2l_csi2_notify_bound(struct v4l2_async_notifier *notifier,
60162306a36Sopenharmony_ci				   struct v4l2_subdev *subdev,
60262306a36Sopenharmony_ci				   struct v4l2_async_connection *asd)
60362306a36Sopenharmony_ci{
60462306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = notifier_to_csi2(notifier);
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	csi2->remote_source = subdev;
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	dev_dbg(csi2->dev, "Bound subdev: %s pad\n", subdev->name);
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	return media_create_pad_link(&subdev->entity, RZG2L_CSI2_SINK,
61162306a36Sopenharmony_ci				     &csi2->subdev.entity, 0,
61262306a36Sopenharmony_ci				     MEDIA_LNK_FL_ENABLED |
61362306a36Sopenharmony_ci				     MEDIA_LNK_FL_IMMUTABLE);
61462306a36Sopenharmony_ci}
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_cistatic void rzg2l_csi2_notify_unbind(struct v4l2_async_notifier *notifier,
61762306a36Sopenharmony_ci				     struct v4l2_subdev *subdev,
61862306a36Sopenharmony_ci				     struct v4l2_async_connection *asd)
61962306a36Sopenharmony_ci{
62062306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = notifier_to_csi2(notifier);
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	csi2->remote_source = NULL;
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci	dev_dbg(csi2->dev, "Unbind subdev %s\n", subdev->name);
62562306a36Sopenharmony_ci}
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_cistatic const struct v4l2_async_notifier_operations rzg2l_csi2_notify_ops = {
62862306a36Sopenharmony_ci	.bound = rzg2l_csi2_notify_bound,
62962306a36Sopenharmony_ci	.unbind = rzg2l_csi2_notify_unbind,
63062306a36Sopenharmony_ci};
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_cistatic int rzg2l_csi2_parse_v4l2(struct rzg2l_csi2 *csi2,
63362306a36Sopenharmony_ci				 struct v4l2_fwnode_endpoint *vep)
63462306a36Sopenharmony_ci{
63562306a36Sopenharmony_ci	/* Only port 0 endpoint 0 is valid. */
63662306a36Sopenharmony_ci	if (vep->base.port || vep->base.id)
63762306a36Sopenharmony_ci		return -ENOTCONN;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	csi2->lanes = vep->bus.mipi_csi2.num_data_lanes;
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci	return 0;
64262306a36Sopenharmony_ci}
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_cistatic int rzg2l_csi2_parse_dt(struct rzg2l_csi2 *csi2)
64562306a36Sopenharmony_ci{
64662306a36Sopenharmony_ci	struct v4l2_fwnode_endpoint v4l2_ep = {
64762306a36Sopenharmony_ci		.bus_type = V4L2_MBUS_CSI2_DPHY
64862306a36Sopenharmony_ci	};
64962306a36Sopenharmony_ci	struct v4l2_async_connection *asd;
65062306a36Sopenharmony_ci	struct fwnode_handle *fwnode;
65162306a36Sopenharmony_ci	struct fwnode_handle *ep;
65262306a36Sopenharmony_ci	int ret;
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	ep = fwnode_graph_get_endpoint_by_id(dev_fwnode(csi2->dev), 0, 0, 0);
65562306a36Sopenharmony_ci	if (!ep) {
65662306a36Sopenharmony_ci		dev_err(csi2->dev, "Not connected to subdevice\n");
65762306a36Sopenharmony_ci		return -EINVAL;
65862306a36Sopenharmony_ci	}
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	ret = v4l2_fwnode_endpoint_parse(ep, &v4l2_ep);
66162306a36Sopenharmony_ci	if (ret) {
66262306a36Sopenharmony_ci		dev_err(csi2->dev, "Could not parse v4l2 endpoint\n");
66362306a36Sopenharmony_ci		fwnode_handle_put(ep);
66462306a36Sopenharmony_ci		return -EINVAL;
66562306a36Sopenharmony_ci	}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	ret = rzg2l_csi2_parse_v4l2(csi2, &v4l2_ep);
66862306a36Sopenharmony_ci	if (ret) {
66962306a36Sopenharmony_ci		fwnode_handle_put(ep);
67062306a36Sopenharmony_ci		return ret;
67162306a36Sopenharmony_ci	}
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	fwnode = fwnode_graph_get_remote_endpoint(ep);
67462306a36Sopenharmony_ci	fwnode_handle_put(ep);
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	v4l2_async_subdev_nf_init(&csi2->notifier, &csi2->subdev);
67762306a36Sopenharmony_ci	csi2->notifier.ops = &rzg2l_csi2_notify_ops;
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci	asd = v4l2_async_nf_add_fwnode(&csi2->notifier, fwnode,
68062306a36Sopenharmony_ci				       struct v4l2_async_connection);
68162306a36Sopenharmony_ci	fwnode_handle_put(fwnode);
68262306a36Sopenharmony_ci	if (IS_ERR(asd))
68362306a36Sopenharmony_ci		return PTR_ERR(asd);
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	ret = v4l2_async_nf_register(&csi2->notifier);
68662306a36Sopenharmony_ci	if (ret)
68762306a36Sopenharmony_ci		v4l2_async_nf_cleanup(&csi2->notifier);
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci	return ret;
69062306a36Sopenharmony_ci}
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic int rzg2l_validate_csi2_lanes(struct rzg2l_csi2 *csi2)
69362306a36Sopenharmony_ci{
69462306a36Sopenharmony_ci	int lanes;
69562306a36Sopenharmony_ci	int ret;
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci	if (csi2->lanes != 1 && csi2->lanes != 2 && csi2->lanes != 4) {
69862306a36Sopenharmony_ci		dev_err(csi2->dev, "Unsupported number of data-lanes: %u\n",
69962306a36Sopenharmony_ci			csi2->lanes);
70062306a36Sopenharmony_ci		return -EINVAL;
70162306a36Sopenharmony_ci	}
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(csi2->dev);
70462306a36Sopenharmony_ci	if (ret)
70562306a36Sopenharmony_ci		return ret;
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci	/* Checking the maximum lanes support for CSI-2 module */
70862306a36Sopenharmony_ci	lanes = (rzg2l_csi2_read(csi2, CSI2nMCG) & CSI2nMCG_SDLN) >> 8;
70962306a36Sopenharmony_ci	if (lanes < csi2->lanes) {
71062306a36Sopenharmony_ci		dev_err(csi2->dev,
71162306a36Sopenharmony_ci			"Failed to support %d data lanes\n", csi2->lanes);
71262306a36Sopenharmony_ci		ret = -EINVAL;
71362306a36Sopenharmony_ci	}
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_ci	pm_runtime_put_sync(csi2->dev);
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	return ret;
71862306a36Sopenharmony_ci}
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_ci/* -----------------------------------------------------------------------------
72162306a36Sopenharmony_ci * Platform Device Driver.
72262306a36Sopenharmony_ci */
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic const struct media_entity_operations rzg2l_csi2_entity_ops = {
72562306a36Sopenharmony_ci	.link_validate = v4l2_subdev_link_validate,
72662306a36Sopenharmony_ci};
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_cistatic int rzg2l_csi2_probe(struct platform_device *pdev)
72962306a36Sopenharmony_ci{
73062306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2;
73162306a36Sopenharmony_ci	struct clk *vclk;
73262306a36Sopenharmony_ci	int ret;
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	csi2 = devm_kzalloc(&pdev->dev, sizeof(*csi2), GFP_KERNEL);
73562306a36Sopenharmony_ci	if (!csi2)
73662306a36Sopenharmony_ci		return -ENOMEM;
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	csi2->base = devm_platform_ioremap_resource(pdev, 0);
73962306a36Sopenharmony_ci	if (IS_ERR(csi2->base))
74062306a36Sopenharmony_ci		return PTR_ERR(csi2->base);
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_ci	csi2->cmn_rstb = devm_reset_control_get_exclusive(&pdev->dev, "cmn-rstb");
74362306a36Sopenharmony_ci	if (IS_ERR(csi2->cmn_rstb))
74462306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(csi2->cmn_rstb),
74562306a36Sopenharmony_ci				     "Failed to get cpg cmn-rstb\n");
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_ci	csi2->presetn = devm_reset_control_get_shared(&pdev->dev, "presetn");
74862306a36Sopenharmony_ci	if (IS_ERR(csi2->presetn))
74962306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(csi2->presetn),
75062306a36Sopenharmony_ci				     "Failed to get cpg presetn\n");
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_ci	csi2->sysclk = devm_clk_get(&pdev->dev, "system");
75362306a36Sopenharmony_ci	if (IS_ERR(csi2->sysclk))
75462306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(csi2->sysclk),
75562306a36Sopenharmony_ci				     "Failed to get system clk\n");
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	vclk = clk_get(&pdev->dev, "video");
75862306a36Sopenharmony_ci	if (IS_ERR(vclk))
75962306a36Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(vclk),
76062306a36Sopenharmony_ci				     "Failed to get video clock\n");
76162306a36Sopenharmony_ci	csi2->vclk_rate = clk_get_rate(vclk);
76262306a36Sopenharmony_ci	clk_put(vclk);
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci	csi2->dev = &pdev->dev;
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_ci	platform_set_drvdata(pdev, csi2);
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci	ret = rzg2l_csi2_parse_dt(csi2);
76962306a36Sopenharmony_ci	if (ret)
77062306a36Sopenharmony_ci		return ret;
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci	ret = rzg2l_validate_csi2_lanes(csi2);
77562306a36Sopenharmony_ci	if (ret)
77662306a36Sopenharmony_ci		goto error_pm;
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_ci	csi2->subdev.dev = &pdev->dev;
77962306a36Sopenharmony_ci	v4l2_subdev_init(&csi2->subdev, &rzg2l_csi2_subdev_ops);
78062306a36Sopenharmony_ci	v4l2_set_subdevdata(&csi2->subdev, &pdev->dev);
78162306a36Sopenharmony_ci	snprintf(csi2->subdev.name, sizeof(csi2->subdev.name),
78262306a36Sopenharmony_ci		 "csi-%s", dev_name(&pdev->dev));
78362306a36Sopenharmony_ci	csi2->subdev.flags = V4L2_SUBDEV_FL_HAS_DEVNODE;
78462306a36Sopenharmony_ci
78562306a36Sopenharmony_ci	csi2->subdev.entity.function = MEDIA_ENT_F_VID_IF_BRIDGE;
78662306a36Sopenharmony_ci	csi2->subdev.entity.ops = &rzg2l_csi2_entity_ops;
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_ci	csi2->pads[RZG2L_CSI2_SINK].flags = MEDIA_PAD_FL_SINK;
78962306a36Sopenharmony_ci	/*
79062306a36Sopenharmony_ci	 * TODO: RZ/G2L CSI2 supports 4 virtual channels, as virtual
79162306a36Sopenharmony_ci	 * channels should be implemented by streams API which is under
79262306a36Sopenharmony_ci	 * development lets hardcode to VC0 for now.
79362306a36Sopenharmony_ci	 */
79462306a36Sopenharmony_ci	csi2->pads[RZG2L_CSI2_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
79562306a36Sopenharmony_ci	ret = media_entity_pads_init(&csi2->subdev.entity, 2, csi2->pads);
79662306a36Sopenharmony_ci	if (ret)
79762306a36Sopenharmony_ci		goto error_pm;
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci	ret = v4l2_subdev_init_finalize(&csi2->subdev);
80062306a36Sopenharmony_ci	if (ret < 0)
80162306a36Sopenharmony_ci		goto error_async;
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ci	ret = v4l2_async_register_subdev(&csi2->subdev);
80462306a36Sopenharmony_ci	if (ret < 0)
80562306a36Sopenharmony_ci		goto error_subdev;
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_ci	return 0;
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_cierror_subdev:
81062306a36Sopenharmony_ci	v4l2_subdev_cleanup(&csi2->subdev);
81162306a36Sopenharmony_cierror_async:
81262306a36Sopenharmony_ci	v4l2_async_nf_unregister(&csi2->notifier);
81362306a36Sopenharmony_ci	v4l2_async_nf_cleanup(&csi2->notifier);
81462306a36Sopenharmony_ci	media_entity_cleanup(&csi2->subdev.entity);
81562306a36Sopenharmony_cierror_pm:
81662306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci	return ret;
81962306a36Sopenharmony_ci}
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_cistatic void rzg2l_csi2_remove(struct platform_device *pdev)
82262306a36Sopenharmony_ci{
82362306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = platform_get_drvdata(pdev);
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci	v4l2_async_nf_unregister(&csi2->notifier);
82662306a36Sopenharmony_ci	v4l2_async_nf_cleanup(&csi2->notifier);
82762306a36Sopenharmony_ci	v4l2_async_unregister_subdev(&csi2->subdev);
82862306a36Sopenharmony_ci	v4l2_subdev_cleanup(&csi2->subdev);
82962306a36Sopenharmony_ci	media_entity_cleanup(&csi2->subdev.entity);
83062306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
83162306a36Sopenharmony_ci}
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic int __maybe_unused rzg2l_csi2_pm_runtime_suspend(struct device *dev)
83462306a36Sopenharmony_ci{
83562306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = dev_get_drvdata(dev);
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_ci	reset_control_assert(csi2->presetn);
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_ci	return 0;
84062306a36Sopenharmony_ci}
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_cistatic int __maybe_unused rzg2l_csi2_pm_runtime_resume(struct device *dev)
84362306a36Sopenharmony_ci{
84462306a36Sopenharmony_ci	struct rzg2l_csi2 *csi2 = dev_get_drvdata(dev);
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_ci	return reset_control_deassert(csi2->presetn);
84762306a36Sopenharmony_ci}
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_cistatic const struct dev_pm_ops rzg2l_csi2_pm_ops = {
85062306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(rzg2l_csi2_pm_runtime_suspend, rzg2l_csi2_pm_runtime_resume, NULL)
85162306a36Sopenharmony_ci};
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_cistatic const struct of_device_id rzg2l_csi2_of_table[] = {
85462306a36Sopenharmony_ci	{ .compatible = "renesas,rzg2l-csi2", },
85562306a36Sopenharmony_ci	{ /* sentinel */ }
85662306a36Sopenharmony_ci};
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_cistatic struct platform_driver rzg2l_csi2_pdrv = {
85962306a36Sopenharmony_ci	.remove_new = rzg2l_csi2_remove,
86062306a36Sopenharmony_ci	.probe	= rzg2l_csi2_probe,
86162306a36Sopenharmony_ci	.driver	= {
86262306a36Sopenharmony_ci		.name = "rzg2l-csi2",
86362306a36Sopenharmony_ci		.of_match_table = rzg2l_csi2_of_table,
86462306a36Sopenharmony_ci		.pm = &rzg2l_csi2_pm_ops,
86562306a36Sopenharmony_ci	},
86662306a36Sopenharmony_ci};
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_cimodule_platform_driver(rzg2l_csi2_pdrv);
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_ciMODULE_AUTHOR("Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>");
87162306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas RZ/G2L MIPI CSI2 receiver driver");
87262306a36Sopenharmony_ciMODULE_LICENSE("GPL");
873