162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2020-2021 NXP
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/init.h>
762306a36Sopenharmony_ci#include <linux/device.h>
862306a36Sopenharmony_ci#include <linux/ioctl.h>
962306a36Sopenharmony_ci#include <linux/list.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/slab.h>
1362306a36Sopenharmony_ci#include <linux/delay.h>
1462306a36Sopenharmony_ci#include <linux/types.h>
1562306a36Sopenharmony_ci#include "vpu.h"
1662306a36Sopenharmony_ci#include "vpu_core.h"
1762306a36Sopenharmony_ci#include "vpu_imx8q.h"
1862306a36Sopenharmony_ci#include "vpu_rpc.h"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define IMX8Q_CSR_CM0Px_ADDR_OFFSET			0x00000000
2162306a36Sopenharmony_ci#define IMX8Q_CSR_CM0Px_CPUWAIT				0x00000004
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#ifdef CONFIG_IMX_SCU
2462306a36Sopenharmony_ci#include <linux/firmware/imx/ipc.h>
2562306a36Sopenharmony_ci#include <linux/firmware/imx/svc/misc.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define VPU_DISABLE_BITS			0x7
2862306a36Sopenharmony_ci#define VPU_IMX_DECODER_FUSE_OFFSET		14
2962306a36Sopenharmony_ci#define VPU_ENCODER_MASK			0x1
3062306a36Sopenharmony_ci#define VPU_DECODER_MASK			0x3UL
3162306a36Sopenharmony_ci#define VPU_DECODER_H264_MASK			0x2UL
3262306a36Sopenharmony_ci#define VPU_DECODER_HEVC_MASK			0x1UL
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic u32 imx8q_fuse;
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistruct vpu_sc_msg_misc {
3762306a36Sopenharmony_ci	struct imx_sc_rpc_msg hdr;
3862306a36Sopenharmony_ci	u32 word;
3962306a36Sopenharmony_ci} __packed;
4062306a36Sopenharmony_ci#endif
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ciint vpu_imx8q_setup_dec(struct vpu_dev *vpu)
4362306a36Sopenharmony_ci{
4462306a36Sopenharmony_ci	const off_t offset = DEC_MFD_XREG_SLV_BASE + MFD_BLK_CTRL;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	vpu_writel(vpu, offset + MFD_BLK_CTRL_MFD_SYS_CLOCK_ENABLE_SET, 0x1f);
4762306a36Sopenharmony_ci	vpu_writel(vpu, offset + MFD_BLK_CTRL_MFD_SYS_RESET_SET, 0xffffffff);
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	return 0;
5062306a36Sopenharmony_ci}
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ciint vpu_imx8q_setup_enc(struct vpu_dev *vpu)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	return 0;
5562306a36Sopenharmony_ci}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ciint vpu_imx8q_setup(struct vpu_dev *vpu)
5862306a36Sopenharmony_ci{
5962306a36Sopenharmony_ci	const off_t offset = SCB_XREG_SLV_BASE + SCB_SCB_BLK_CTRL;
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci	vpu_readl(vpu, offset + 0x108);
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	vpu_writel(vpu, offset + SCB_BLK_CTRL_SCB_CLK_ENABLE_SET, 0x1);
6462306a36Sopenharmony_ci	vpu_writel(vpu, offset + 0x190, 0xffffffff);
6562306a36Sopenharmony_ci	vpu_writel(vpu, offset + SCB_BLK_CTRL_XMEM_RESET_SET, 0xffffffff);
6662306a36Sopenharmony_ci	vpu_writel(vpu, offset + SCB_BLK_CTRL_SCB_CLK_ENABLE_SET, 0xE);
6762306a36Sopenharmony_ci	vpu_writel(vpu, offset + SCB_BLK_CTRL_CACHE_RESET_SET, 0x7);
6862306a36Sopenharmony_ci	vpu_writel(vpu, XMEM_CONTROL, 0x102);
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	vpu_readl(vpu, offset + 0x108);
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	return 0;
7362306a36Sopenharmony_ci}
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic int vpu_imx8q_reset_enc(struct vpu_dev *vpu)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	return 0;
7862306a36Sopenharmony_ci}
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic int vpu_imx8q_reset_dec(struct vpu_dev *vpu)
8162306a36Sopenharmony_ci{
8262306a36Sopenharmony_ci	const off_t offset = DEC_MFD_XREG_SLV_BASE + MFD_BLK_CTRL;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	vpu_writel(vpu, offset + MFD_BLK_CTRL_MFD_SYS_RESET_CLR, 0xffffffff);
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	return 0;
8762306a36Sopenharmony_ci}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ciint vpu_imx8q_reset(struct vpu_dev *vpu)
9062306a36Sopenharmony_ci{
9162306a36Sopenharmony_ci	const off_t offset = SCB_XREG_SLV_BASE + SCB_SCB_BLK_CTRL;
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	vpu_writel(vpu, offset + SCB_BLK_CTRL_CACHE_RESET_CLR, 0x7);
9462306a36Sopenharmony_ci	vpu_imx8q_reset_enc(vpu);
9562306a36Sopenharmony_ci	vpu_imx8q_reset_dec(vpu);
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	return 0;
9862306a36Sopenharmony_ci}
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ciint vpu_imx8q_set_system_cfg_common(struct vpu_rpc_system_config *config, u32 regs, u32 core_id)
10162306a36Sopenharmony_ci{
10262306a36Sopenharmony_ci	if (!config)
10362306a36Sopenharmony_ci		return -EINVAL;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	switch (core_id) {
10662306a36Sopenharmony_ci	case 0:
10762306a36Sopenharmony_ci		config->malone_base_addr[0] = regs + DEC_MFD_XREG_SLV_BASE;
10862306a36Sopenharmony_ci		config->num_malones = 1;
10962306a36Sopenharmony_ci		config->num_windsors = 0;
11062306a36Sopenharmony_ci		break;
11162306a36Sopenharmony_ci	case 1:
11262306a36Sopenharmony_ci		config->windsor_base_addr[0] = regs + ENC_MFD_XREG_SLV_0_BASE;
11362306a36Sopenharmony_ci		config->num_windsors = 1;
11462306a36Sopenharmony_ci		config->num_malones = 0;
11562306a36Sopenharmony_ci		break;
11662306a36Sopenharmony_ci	case 2:
11762306a36Sopenharmony_ci		config->windsor_base_addr[0] = regs + ENC_MFD_XREG_SLV_1_BASE;
11862306a36Sopenharmony_ci		config->num_windsors = 1;
11962306a36Sopenharmony_ci		config->num_malones = 0;
12062306a36Sopenharmony_ci		break;
12162306a36Sopenharmony_ci	default:
12262306a36Sopenharmony_ci		return -EINVAL;
12362306a36Sopenharmony_ci	}
12462306a36Sopenharmony_ci	if (config->num_windsors) {
12562306a36Sopenharmony_ci		config->windsor_irq_pin[0x0][0x0] = WINDSOR_PAL_IRQ_PIN_L;
12662306a36Sopenharmony_ci		config->windsor_irq_pin[0x0][0x1] = WINDSOR_PAL_IRQ_PIN_H;
12762306a36Sopenharmony_ci	}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	config->malone_base_addr[0x1] = 0x0;
13062306a36Sopenharmony_ci	config->hif_offset[0x0] = MFD_HIF;
13162306a36Sopenharmony_ci	config->hif_offset[0x1] = 0x0;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	config->dpv_base_addr = 0x0;
13462306a36Sopenharmony_ci	config->dpv_irq_pin = 0x0;
13562306a36Sopenharmony_ci	config->pixif_base_addr = regs + DEC_MFD_XREG_SLV_BASE + MFD_PIX_IF;
13662306a36Sopenharmony_ci	config->cache_base_addr[0] = regs + MC_CACHE_0_BASE;
13762306a36Sopenharmony_ci	config->cache_base_addr[1] = regs + MC_CACHE_1_BASE;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	return 0;
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ciint vpu_imx8q_boot_core(struct vpu_core *core)
14362306a36Sopenharmony_ci{
14462306a36Sopenharmony_ci	csr_writel(core, IMX8Q_CSR_CM0Px_ADDR_OFFSET, core->fw.phys);
14562306a36Sopenharmony_ci	csr_writel(core, IMX8Q_CSR_CM0Px_CPUWAIT, 0);
14662306a36Sopenharmony_ci	return 0;
14762306a36Sopenharmony_ci}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ciint vpu_imx8q_get_power_state(struct vpu_core *core)
15062306a36Sopenharmony_ci{
15162306a36Sopenharmony_ci	if (csr_readl(core, IMX8Q_CSR_CM0Px_CPUWAIT) == 1)
15262306a36Sopenharmony_ci		return 0;
15362306a36Sopenharmony_ci	return 1;
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ciint vpu_imx8q_on_firmware_loaded(struct vpu_core *core)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	u8 *p;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	p = core->fw.virt;
16162306a36Sopenharmony_ci	p[16] = core->vpu->res->plat_type;
16262306a36Sopenharmony_ci	p[17] = core->id;
16362306a36Sopenharmony_ci	p[18] = 1;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	return 0;
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ciint vpu_imx8q_check_memory_region(dma_addr_t base, dma_addr_t addr, u32 size)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	const struct vpu_rpc_region_t imx8q_regions[] = {
17162306a36Sopenharmony_ci		{0x00000000, 0x08000000, VPU_CORE_MEMORY_CACHED},
17262306a36Sopenharmony_ci		{0x08000000, 0x10000000, VPU_CORE_MEMORY_UNCACHED},
17362306a36Sopenharmony_ci		{0x10000000, 0x20000000, VPU_CORE_MEMORY_CACHED},
17462306a36Sopenharmony_ci		{0x20000000, 0x40000000, VPU_CORE_MEMORY_UNCACHED}
17562306a36Sopenharmony_ci	};
17662306a36Sopenharmony_ci	int i;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	if (addr < base)
17962306a36Sopenharmony_ci		return VPU_CORE_MEMORY_INVALID;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	addr -= base;
18262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(imx8q_regions); i++) {
18362306a36Sopenharmony_ci		const struct vpu_rpc_region_t *region = &imx8q_regions[i];
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci		if (addr >= region->start && addr + size < region->end)
18662306a36Sopenharmony_ci			return region->type;
18762306a36Sopenharmony_ci	}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	return VPU_CORE_MEMORY_INVALID;
19062306a36Sopenharmony_ci}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci#ifdef CONFIG_IMX_SCU
19362306a36Sopenharmony_cistatic u32 vpu_imx8q_get_fuse(void)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	static u32 fuse_got;
19662306a36Sopenharmony_ci	struct imx_sc_ipc *ipc;
19762306a36Sopenharmony_ci	struct vpu_sc_msg_misc msg;
19862306a36Sopenharmony_ci	struct imx_sc_rpc_msg *hdr = &msg.hdr;
19962306a36Sopenharmony_ci	int ret;
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	if (fuse_got)
20262306a36Sopenharmony_ci		return imx8q_fuse;
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	ret = imx_scu_get_handle(&ipc);
20562306a36Sopenharmony_ci	if (ret) {
20662306a36Sopenharmony_ci		pr_err("error: get sct handle fail: %d\n", ret);
20762306a36Sopenharmony_ci		return 0;
20862306a36Sopenharmony_ci	}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	hdr->ver = IMX_SC_RPC_VERSION;
21162306a36Sopenharmony_ci	hdr->svc = IMX_SC_RPC_SVC_MISC;
21262306a36Sopenharmony_ci	hdr->func = IMX_SC_MISC_FUNC_OTP_FUSE_READ;
21362306a36Sopenharmony_ci	hdr->size = 2;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	msg.word = VPU_DISABLE_BITS;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	ret = imx_scu_call_rpc(ipc, &msg, true);
21862306a36Sopenharmony_ci	if (ret)
21962306a36Sopenharmony_ci		return 0;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	imx8q_fuse = msg.word;
22262306a36Sopenharmony_ci	fuse_got = 1;
22362306a36Sopenharmony_ci	return imx8q_fuse;
22462306a36Sopenharmony_ci}
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cibool vpu_imx8q_check_codec(enum vpu_core_type type)
22762306a36Sopenharmony_ci{
22862306a36Sopenharmony_ci	u32 fuse = vpu_imx8q_get_fuse();
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	if (type == VPU_CORE_TYPE_ENC) {
23162306a36Sopenharmony_ci		if (fuse & VPU_ENCODER_MASK)
23262306a36Sopenharmony_ci			return false;
23362306a36Sopenharmony_ci	} else if (type == VPU_CORE_TYPE_DEC) {
23462306a36Sopenharmony_ci		fuse >>= VPU_IMX_DECODER_FUSE_OFFSET;
23562306a36Sopenharmony_ci		fuse &= VPU_DECODER_MASK;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci		if (fuse == VPU_DECODER_MASK)
23862306a36Sopenharmony_ci			return false;
23962306a36Sopenharmony_ci	}
24062306a36Sopenharmony_ci	return true;
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cibool vpu_imx8q_check_fmt(enum vpu_core_type type, u32 pixelfmt)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	u32 fuse = vpu_imx8q_get_fuse();
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	if (type == VPU_CORE_TYPE_DEC) {
24862306a36Sopenharmony_ci		fuse >>= VPU_IMX_DECODER_FUSE_OFFSET;
24962306a36Sopenharmony_ci		fuse &= VPU_DECODER_MASK;
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci		if (fuse == VPU_DECODER_HEVC_MASK && pixelfmt == V4L2_PIX_FMT_HEVC)
25262306a36Sopenharmony_ci			return false;
25362306a36Sopenharmony_ci		if (fuse == VPU_DECODER_H264_MASK && pixelfmt == V4L2_PIX_FMT_H264)
25462306a36Sopenharmony_ci			return false;
25562306a36Sopenharmony_ci		if (fuse == VPU_DECODER_MASK)
25662306a36Sopenharmony_ci			return false;
25762306a36Sopenharmony_ci	}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	return true;
26062306a36Sopenharmony_ci}
26162306a36Sopenharmony_ci#else
26262306a36Sopenharmony_cibool vpu_imx8q_check_codec(enum vpu_core_type type)
26362306a36Sopenharmony_ci{
26462306a36Sopenharmony_ci	return true;
26562306a36Sopenharmony_ci}
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cibool vpu_imx8q_check_fmt(enum vpu_core_type type, u32 pixelfmt)
26862306a36Sopenharmony_ci{
26962306a36Sopenharmony_ci	return true;
27062306a36Sopenharmony_ci}
27162306a36Sopenharmony_ci#endif
272