162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * specific defines for CCD's HFC 2BDS0 PCI chips 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author Werner Cornelius (werner@isdn4linux.de) 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright 1999 by Werner Cornelius (werner@isdn4linux.de) 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci/* 1162306a36Sopenharmony_ci * thresholds for transparent B-channel mode 1262306a36Sopenharmony_ci * change mask and threshold simultaneously 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci#define HFCPCI_BTRANS_THRESHOLD 128 1562306a36Sopenharmony_ci#define HFCPCI_FILLEMPTY 64 1662306a36Sopenharmony_ci#define HFCPCI_BTRANS_THRESMASK 0x00 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* defines for PCI config */ 1962306a36Sopenharmony_ci#define PCI_ENA_MEMIO 0x02 2062306a36Sopenharmony_ci#define PCI_ENA_MASTER 0x04 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* GCI/IOM bus monitor registers */ 2362306a36Sopenharmony_ci#define HCFPCI_C_I 0x08 2462306a36Sopenharmony_ci#define HFCPCI_TRxR 0x0C 2562306a36Sopenharmony_ci#define HFCPCI_MON1_D 0x28 2662306a36Sopenharmony_ci#define HFCPCI_MON2_D 0x2C 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* GCI/IOM bus timeslot registers */ 2962306a36Sopenharmony_ci#define HFCPCI_B1_SSL 0x80 3062306a36Sopenharmony_ci#define HFCPCI_B2_SSL 0x84 3162306a36Sopenharmony_ci#define HFCPCI_AUX1_SSL 0x88 3262306a36Sopenharmony_ci#define HFCPCI_AUX2_SSL 0x8C 3362306a36Sopenharmony_ci#define HFCPCI_B1_RSL 0x90 3462306a36Sopenharmony_ci#define HFCPCI_B2_RSL 0x94 3562306a36Sopenharmony_ci#define HFCPCI_AUX1_RSL 0x98 3662306a36Sopenharmony_ci#define HFCPCI_AUX2_RSL 0x9C 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* GCI/IOM bus data registers */ 3962306a36Sopenharmony_ci#define HFCPCI_B1_D 0xA0 4062306a36Sopenharmony_ci#define HFCPCI_B2_D 0xA4 4162306a36Sopenharmony_ci#define HFCPCI_AUX1_D 0xA8 4262306a36Sopenharmony_ci#define HFCPCI_AUX2_D 0xAC 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci/* GCI/IOM bus configuration registers */ 4562306a36Sopenharmony_ci#define HFCPCI_MST_EMOD 0xB4 4662306a36Sopenharmony_ci#define HFCPCI_MST_MODE 0xB8 4762306a36Sopenharmony_ci#define HFCPCI_CONNECT 0xBC 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/* Interrupt and status registers */ 5162306a36Sopenharmony_ci#define HFCPCI_FIFO_EN 0x44 5262306a36Sopenharmony_ci#define HFCPCI_TRM 0x48 5362306a36Sopenharmony_ci#define HFCPCI_B_MODE 0x4C 5462306a36Sopenharmony_ci#define HFCPCI_CHIP_ID 0x58 5562306a36Sopenharmony_ci#define HFCPCI_CIRM 0x60 5662306a36Sopenharmony_ci#define HFCPCI_CTMT 0x64 5762306a36Sopenharmony_ci#define HFCPCI_INT_M1 0x68 5862306a36Sopenharmony_ci#define HFCPCI_INT_M2 0x6C 5962306a36Sopenharmony_ci#define HFCPCI_INT_S1 0x78 6062306a36Sopenharmony_ci#define HFCPCI_INT_S2 0x7C 6162306a36Sopenharmony_ci#define HFCPCI_STATUS 0x70 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci/* S/T section registers */ 6462306a36Sopenharmony_ci#define HFCPCI_STATES 0xC0 6562306a36Sopenharmony_ci#define HFCPCI_SCTRL 0xC4 6662306a36Sopenharmony_ci#define HFCPCI_SCTRL_E 0xC8 6762306a36Sopenharmony_ci#define HFCPCI_SCTRL_R 0xCC 6862306a36Sopenharmony_ci#define HFCPCI_SQ 0xD0 6962306a36Sopenharmony_ci#define HFCPCI_CLKDEL 0xDC 7062306a36Sopenharmony_ci#define HFCPCI_B1_REC 0xF0 7162306a36Sopenharmony_ci#define HFCPCI_B1_SEND 0xF0 7262306a36Sopenharmony_ci#define HFCPCI_B2_REC 0xF4 7362306a36Sopenharmony_ci#define HFCPCI_B2_SEND 0xF4 7462306a36Sopenharmony_ci#define HFCPCI_D_REC 0xF8 7562306a36Sopenharmony_ci#define HFCPCI_D_SEND 0xF8 7662306a36Sopenharmony_ci#define HFCPCI_E_REC 0xFC 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci/* bits in status register (READ) */ 8062306a36Sopenharmony_ci#define HFCPCI_PCI_PROC 0x02 8162306a36Sopenharmony_ci#define HFCPCI_NBUSY 0x04 8262306a36Sopenharmony_ci#define HFCPCI_TIMER_ELAP 0x10 8362306a36Sopenharmony_ci#define HFCPCI_STATINT 0x20 8462306a36Sopenharmony_ci#define HFCPCI_FRAMEINT 0x40 8562306a36Sopenharmony_ci#define HFCPCI_ANYINT 0x80 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci/* bits in CTMT (Write) */ 8862306a36Sopenharmony_ci#define HFCPCI_CLTIMER 0x80 8962306a36Sopenharmony_ci#define HFCPCI_TIM3_125 0x04 9062306a36Sopenharmony_ci#define HFCPCI_TIM25 0x10 9162306a36Sopenharmony_ci#define HFCPCI_TIM50 0x14 9262306a36Sopenharmony_ci#define HFCPCI_TIM400 0x18 9362306a36Sopenharmony_ci#define HFCPCI_TIM800 0x1C 9462306a36Sopenharmony_ci#define HFCPCI_AUTO_TIMER 0x20 9562306a36Sopenharmony_ci#define HFCPCI_TRANSB2 0x02 9662306a36Sopenharmony_ci#define HFCPCI_TRANSB1 0x01 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci/* bits in CIRM (Write) */ 9962306a36Sopenharmony_ci#define HFCPCI_AUX_MSK 0x07 10062306a36Sopenharmony_ci#define HFCPCI_RESET 0x08 10162306a36Sopenharmony_ci#define HFCPCI_B1_REV 0x40 10262306a36Sopenharmony_ci#define HFCPCI_B2_REV 0x80 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci/* bits in INT_M1 and INT_S1 */ 10562306a36Sopenharmony_ci#define HFCPCI_INTS_B1TRANS 0x01 10662306a36Sopenharmony_ci#define HFCPCI_INTS_B2TRANS 0x02 10762306a36Sopenharmony_ci#define HFCPCI_INTS_DTRANS 0x04 10862306a36Sopenharmony_ci#define HFCPCI_INTS_B1REC 0x08 10962306a36Sopenharmony_ci#define HFCPCI_INTS_B2REC 0x10 11062306a36Sopenharmony_ci#define HFCPCI_INTS_DREC 0x20 11162306a36Sopenharmony_ci#define HFCPCI_INTS_L1STATE 0x40 11262306a36Sopenharmony_ci#define HFCPCI_INTS_TIMER 0x80 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci/* bits in INT_M2 */ 11562306a36Sopenharmony_ci#define HFCPCI_PROC_TRANS 0x01 11662306a36Sopenharmony_ci#define HFCPCI_GCI_I_CHG 0x02 11762306a36Sopenharmony_ci#define HFCPCI_GCI_MON_REC 0x04 11862306a36Sopenharmony_ci#define HFCPCI_IRQ_ENABLE 0x08 11962306a36Sopenharmony_ci#define HFCPCI_PMESEL 0x80 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci/* bits in STATES */ 12262306a36Sopenharmony_ci#define HFCPCI_STATE_MSK 0x0F 12362306a36Sopenharmony_ci#define HFCPCI_LOAD_STATE 0x10 12462306a36Sopenharmony_ci#define HFCPCI_ACTIVATE 0x20 12562306a36Sopenharmony_ci#define HFCPCI_DO_ACTION 0x40 12662306a36Sopenharmony_ci#define HFCPCI_NT_G2_G3 0x80 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci/* bits in HFCD_MST_MODE */ 12962306a36Sopenharmony_ci#define HFCPCI_MASTER 0x01 13062306a36Sopenharmony_ci#define HFCPCI_SLAVE 0x00 13162306a36Sopenharmony_ci#define HFCPCI_F0IO_POSITIV 0x02 13262306a36Sopenharmony_ci#define HFCPCI_F0_NEGATIV 0x04 13362306a36Sopenharmony_ci#define HFCPCI_F0_2C4 0x08 13462306a36Sopenharmony_ci/* remaining bits are for codecs control */ 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci/* bits in HFCD_SCTRL */ 13762306a36Sopenharmony_ci#define SCTRL_B1_ENA 0x01 13862306a36Sopenharmony_ci#define SCTRL_B2_ENA 0x02 13962306a36Sopenharmony_ci#define SCTRL_MODE_TE 0x00 14062306a36Sopenharmony_ci#define SCTRL_MODE_NT 0x04 14162306a36Sopenharmony_ci#define SCTRL_LOW_PRIO 0x08 14262306a36Sopenharmony_ci#define SCTRL_SQ_ENA 0x10 14362306a36Sopenharmony_ci#define SCTRL_TEST 0x20 14462306a36Sopenharmony_ci#define SCTRL_NONE_CAP 0x40 14562306a36Sopenharmony_ci#define SCTRL_PWR_DOWN 0x80 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci/* bits in SCTRL_E */ 14862306a36Sopenharmony_ci#define HFCPCI_AUTO_AWAKE 0x01 14962306a36Sopenharmony_ci#define HFCPCI_DBIT_1 0x04 15062306a36Sopenharmony_ci#define HFCPCI_IGNORE_COL 0x08 15162306a36Sopenharmony_ci#define HFCPCI_CHG_B1_B2 0x80 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci/* bits in FIFO_EN register */ 15462306a36Sopenharmony_ci#define HFCPCI_FIFOEN_B1 0x03 15562306a36Sopenharmony_ci#define HFCPCI_FIFOEN_B2 0x0C 15662306a36Sopenharmony_ci#define HFCPCI_FIFOEN_DTX 0x10 15762306a36Sopenharmony_ci#define HFCPCI_FIFOEN_B1TX 0x01 15862306a36Sopenharmony_ci#define HFCPCI_FIFOEN_B1RX 0x02 15962306a36Sopenharmony_ci#define HFCPCI_FIFOEN_B2TX 0x04 16062306a36Sopenharmony_ci#define HFCPCI_FIFOEN_B2RX 0x08 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci/* definitions of fifo memory area */ 16462306a36Sopenharmony_ci#define MAX_D_FRAMES 15 16562306a36Sopenharmony_ci#define MAX_B_FRAMES 31 16662306a36Sopenharmony_ci#define B_SUB_VAL 0x200 16762306a36Sopenharmony_ci#define B_FIFO_SIZE (0x2000 - B_SUB_VAL) 16862306a36Sopenharmony_ci#define D_FIFO_SIZE 512 16962306a36Sopenharmony_ci#define D_FREG_MASK 0xF 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistruct zt { 17262306a36Sopenharmony_ci __le16 z1; /* Z1 pointer 16 Bit */ 17362306a36Sopenharmony_ci __le16 z2; /* Z2 pointer 16 Bit */ 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistruct dfifo { 17762306a36Sopenharmony_ci u_char data[D_FIFO_SIZE]; /* FIFO data space */ 17862306a36Sopenharmony_ci u_char fill1[0x20A0 - D_FIFO_SIZE]; /* reserved, do not use */ 17962306a36Sopenharmony_ci u_char f1, f2; /* f pointers */ 18062306a36Sopenharmony_ci u_char fill2[0x20C0 - 0x20A2]; /* reserved, do not use */ 18162306a36Sopenharmony_ci /* mask index with D_FREG_MASK for access */ 18262306a36Sopenharmony_ci struct zt za[MAX_D_FRAMES + 1]; 18362306a36Sopenharmony_ci u_char fill3[0x4000 - 0x2100]; /* align 16K */ 18462306a36Sopenharmony_ci}; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistruct bzfifo { 18762306a36Sopenharmony_ci struct zt za[MAX_B_FRAMES + 1]; /* only range 0x0..0x1F allowed */ 18862306a36Sopenharmony_ci u_char f1, f2; /* f pointers */ 18962306a36Sopenharmony_ci u_char fill[0x2100 - 0x2082]; /* alignment */ 19062306a36Sopenharmony_ci}; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ciunion fifo_area { 19462306a36Sopenharmony_ci struct { 19562306a36Sopenharmony_ci struct dfifo d_tx; /* D-send channel */ 19662306a36Sopenharmony_ci struct dfifo d_rx; /* D-receive channel */ 19762306a36Sopenharmony_ci } d_chan; 19862306a36Sopenharmony_ci struct { 19962306a36Sopenharmony_ci u_char fill1[0x200]; 20062306a36Sopenharmony_ci u_char txdat_b1[B_FIFO_SIZE]; 20162306a36Sopenharmony_ci struct bzfifo txbz_b1; 20262306a36Sopenharmony_ci struct bzfifo txbz_b2; 20362306a36Sopenharmony_ci u_char txdat_b2[B_FIFO_SIZE]; 20462306a36Sopenharmony_ci u_char fill2[D_FIFO_SIZE]; 20562306a36Sopenharmony_ci u_char rxdat_b1[B_FIFO_SIZE]; 20662306a36Sopenharmony_ci struct bzfifo rxbz_b1; 20762306a36Sopenharmony_ci struct bzfifo rxbz_b2; 20862306a36Sopenharmony_ci u_char rxdat_b2[B_FIFO_SIZE]; 20962306a36Sopenharmony_ci } b_chans; 21062306a36Sopenharmony_ci u_char fill[32768]; 21162306a36Sopenharmony_ci}; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci#define Write_hfc(a, b, c) (writeb(c, (a->hw.pci_io) + b)) 21462306a36Sopenharmony_ci#define Read_hfc(a, b) (readb((a->hw.pci_io) + b)) 215