162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Renesas RZ/G2L IRQC Driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2022 Renesas Electronics Corporation.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/bitfield.h>
1162306a36Sopenharmony_ci#include <linux/clk.h>
1262306a36Sopenharmony_ci#include <linux/err.h>
1362306a36Sopenharmony_ci#include <linux/io.h>
1462306a36Sopenharmony_ci#include <linux/irqchip.h>
1562306a36Sopenharmony_ci#include <linux/irqdomain.h>
1662306a36Sopenharmony_ci#include <linux/of_address.h>
1762306a36Sopenharmony_ci#include <linux/of_platform.h>
1862306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1962306a36Sopenharmony_ci#include <linux/reset.h>
2062306a36Sopenharmony_ci#include <linux/spinlock.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define IRQC_IRQ_START			1
2362306a36Sopenharmony_ci#define IRQC_IRQ_COUNT			8
2462306a36Sopenharmony_ci#define IRQC_TINT_START			(IRQC_IRQ_START + IRQC_IRQ_COUNT)
2562306a36Sopenharmony_ci#define IRQC_TINT_COUNT			32
2662306a36Sopenharmony_ci#define IRQC_NUM_IRQ			(IRQC_TINT_START + IRQC_TINT_COUNT)
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define ISCR				0x10
2962306a36Sopenharmony_ci#define IITSR				0x14
3062306a36Sopenharmony_ci#define TSCR				0x20
3162306a36Sopenharmony_ci#define TITSR0				0x24
3262306a36Sopenharmony_ci#define TITSR1				0x28
3362306a36Sopenharmony_ci#define TITSR0_MAX_INT			16
3462306a36Sopenharmony_ci#define TITSEL_WIDTH			0x2
3562306a36Sopenharmony_ci#define TSSR(n)				(0x30 + ((n) * 4))
3662306a36Sopenharmony_ci#define TIEN				BIT(7)
3762306a36Sopenharmony_ci#define TSSEL_SHIFT(n)			(8 * (n))
3862306a36Sopenharmony_ci#define TSSEL_MASK			GENMASK(7, 0)
3962306a36Sopenharmony_ci#define IRQ_MASK			0x3
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define TSSR_OFFSET(n)			((n) % 4)
4262306a36Sopenharmony_ci#define TSSR_INDEX(n)			((n) / 4)
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci#define TITSR_TITSEL_EDGE_RISING	0
4562306a36Sopenharmony_ci#define TITSR_TITSEL_EDGE_FALLING	1
4662306a36Sopenharmony_ci#define TITSR_TITSEL_LEVEL_HIGH		2
4762306a36Sopenharmony_ci#define TITSR_TITSEL_LEVEL_LOW		3
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define IITSR_IITSEL(n, sense)		((sense) << ((n) * 2))
5062306a36Sopenharmony_ci#define IITSR_IITSEL_LEVEL_LOW		0
5162306a36Sopenharmony_ci#define IITSR_IITSEL_EDGE_FALLING	1
5262306a36Sopenharmony_ci#define IITSR_IITSEL_EDGE_RISING	2
5362306a36Sopenharmony_ci#define IITSR_IITSEL_EDGE_BOTH		3
5462306a36Sopenharmony_ci#define IITSR_IITSEL_MASK(n)		IITSR_IITSEL((n), 3)
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define TINT_EXTRACT_HWIRQ(x)           FIELD_GET(GENMASK(15, 0), (x))
5762306a36Sopenharmony_ci#define TINT_EXTRACT_GPIOINT(x)         FIELD_GET(GENMASK(31, 16), (x))
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistruct rzg2l_irqc_priv {
6062306a36Sopenharmony_ci	void __iomem *base;
6162306a36Sopenharmony_ci	struct irq_fwspec fwspec[IRQC_NUM_IRQ];
6262306a36Sopenharmony_ci	raw_spinlock_t lock;
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic struct rzg2l_irqc_priv *irq_data_to_priv(struct irq_data *data)
6662306a36Sopenharmony_ci{
6762306a36Sopenharmony_ci	return data->domain->host_data;
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic void rzg2l_irq_eoi(struct irq_data *d)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d) - IRQC_IRQ_START;
7362306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
7462306a36Sopenharmony_ci	u32 bit = BIT(hw_irq);
7562306a36Sopenharmony_ci	u32 reg;
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	reg = readl_relaxed(priv->base + ISCR);
7862306a36Sopenharmony_ci	if (reg & bit)
7962306a36Sopenharmony_ci		writel_relaxed(reg & ~bit, priv->base + ISCR);
8062306a36Sopenharmony_ci}
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic void rzg2l_tint_eoi(struct irq_data *d)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d) - IRQC_TINT_START;
8562306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
8662306a36Sopenharmony_ci	u32 bit = BIT(hw_irq);
8762306a36Sopenharmony_ci	u32 reg;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	reg = readl_relaxed(priv->base + TSCR);
9062306a36Sopenharmony_ci	if (reg & bit)
9162306a36Sopenharmony_ci		writel_relaxed(reg & ~bit, priv->base + TSCR);
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic void rzg2l_irqc_eoi(struct irq_data *d)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
9762306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	raw_spin_lock(&priv->lock);
10062306a36Sopenharmony_ci	if (hw_irq >= IRQC_IRQ_START && hw_irq <= IRQC_IRQ_COUNT)
10162306a36Sopenharmony_ci		rzg2l_irq_eoi(d);
10262306a36Sopenharmony_ci	else if (hw_irq >= IRQC_TINT_START && hw_irq < IRQC_NUM_IRQ)
10362306a36Sopenharmony_ci		rzg2l_tint_eoi(d);
10462306a36Sopenharmony_ci	raw_spin_unlock(&priv->lock);
10562306a36Sopenharmony_ci	irq_chip_eoi_parent(d);
10662306a36Sopenharmony_ci}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic void rzg2l_irqc_irq_disable(struct irq_data *d)
10962306a36Sopenharmony_ci{
11062306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	if (hw_irq >= IRQC_TINT_START && hw_irq < IRQC_NUM_IRQ) {
11362306a36Sopenharmony_ci		struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
11462306a36Sopenharmony_ci		u32 offset = hw_irq - IRQC_TINT_START;
11562306a36Sopenharmony_ci		u32 tssr_offset = TSSR_OFFSET(offset);
11662306a36Sopenharmony_ci		u8 tssr_index = TSSR_INDEX(offset);
11762306a36Sopenharmony_ci		u32 reg;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci		raw_spin_lock(&priv->lock);
12062306a36Sopenharmony_ci		reg = readl_relaxed(priv->base + TSSR(tssr_index));
12162306a36Sopenharmony_ci		reg &= ~(TSSEL_MASK << TSSEL_SHIFT(tssr_offset));
12262306a36Sopenharmony_ci		writel_relaxed(reg, priv->base + TSSR(tssr_index));
12362306a36Sopenharmony_ci		raw_spin_unlock(&priv->lock);
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci	irq_chip_disable_parent(d);
12662306a36Sopenharmony_ci}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic void rzg2l_irqc_irq_enable(struct irq_data *d)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	if (hw_irq >= IRQC_TINT_START && hw_irq < IRQC_NUM_IRQ) {
13362306a36Sopenharmony_ci		unsigned long tint = (uintptr_t)irq_data_get_irq_chip_data(d);
13462306a36Sopenharmony_ci		struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
13562306a36Sopenharmony_ci		u32 offset = hw_irq - IRQC_TINT_START;
13662306a36Sopenharmony_ci		u32 tssr_offset = TSSR_OFFSET(offset);
13762306a36Sopenharmony_ci		u8 tssr_index = TSSR_INDEX(offset);
13862306a36Sopenharmony_ci		u32 reg;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci		raw_spin_lock(&priv->lock);
14162306a36Sopenharmony_ci		reg = readl_relaxed(priv->base + TSSR(tssr_index));
14262306a36Sopenharmony_ci		reg |= (TIEN | tint) << TSSEL_SHIFT(tssr_offset);
14362306a36Sopenharmony_ci		writel_relaxed(reg, priv->base + TSSR(tssr_index));
14462306a36Sopenharmony_ci		raw_spin_unlock(&priv->lock);
14562306a36Sopenharmony_ci	}
14662306a36Sopenharmony_ci	irq_chip_enable_parent(d);
14762306a36Sopenharmony_ci}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic int rzg2l_irq_set_type(struct irq_data *d, unsigned int type)
15062306a36Sopenharmony_ci{
15162306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d) - IRQC_IRQ_START;
15262306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
15362306a36Sopenharmony_ci	u16 sense, tmp;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	switch (type & IRQ_TYPE_SENSE_MASK) {
15662306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
15762306a36Sopenharmony_ci		sense = IITSR_IITSEL_LEVEL_LOW;
15862306a36Sopenharmony_ci		break;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
16162306a36Sopenharmony_ci		sense = IITSR_IITSEL_EDGE_FALLING;
16262306a36Sopenharmony_ci		break;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
16562306a36Sopenharmony_ci		sense = IITSR_IITSEL_EDGE_RISING;
16662306a36Sopenharmony_ci		break;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
16962306a36Sopenharmony_ci		sense = IITSR_IITSEL_EDGE_BOTH;
17062306a36Sopenharmony_ci		break;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	default:
17362306a36Sopenharmony_ci		return -EINVAL;
17462306a36Sopenharmony_ci	}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	raw_spin_lock(&priv->lock);
17762306a36Sopenharmony_ci	tmp = readl_relaxed(priv->base + IITSR);
17862306a36Sopenharmony_ci	tmp &= ~IITSR_IITSEL_MASK(hw_irq);
17962306a36Sopenharmony_ci	tmp |= IITSR_IITSEL(hw_irq, sense);
18062306a36Sopenharmony_ci	writel_relaxed(tmp, priv->base + IITSR);
18162306a36Sopenharmony_ci	raw_spin_unlock(&priv->lock);
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	return 0;
18462306a36Sopenharmony_ci}
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic int rzg2l_tint_set_edge(struct irq_data *d, unsigned int type)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
18962306a36Sopenharmony_ci	unsigned int hwirq = irqd_to_hwirq(d);
19062306a36Sopenharmony_ci	u32 titseln = hwirq - IRQC_TINT_START;
19162306a36Sopenharmony_ci	u32 offset;
19262306a36Sopenharmony_ci	u8 sense;
19362306a36Sopenharmony_ci	u32 reg;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	switch (type & IRQ_TYPE_SENSE_MASK) {
19662306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
19762306a36Sopenharmony_ci		sense = TITSR_TITSEL_EDGE_RISING;
19862306a36Sopenharmony_ci		break;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
20162306a36Sopenharmony_ci		sense = TITSR_TITSEL_EDGE_FALLING;
20262306a36Sopenharmony_ci		break;
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	default:
20562306a36Sopenharmony_ci		return -EINVAL;
20662306a36Sopenharmony_ci	}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	offset = TITSR0;
20962306a36Sopenharmony_ci	if (titseln >= TITSR0_MAX_INT) {
21062306a36Sopenharmony_ci		titseln -= TITSR0_MAX_INT;
21162306a36Sopenharmony_ci		offset = TITSR1;
21262306a36Sopenharmony_ci	}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	raw_spin_lock(&priv->lock);
21562306a36Sopenharmony_ci	reg = readl_relaxed(priv->base + offset);
21662306a36Sopenharmony_ci	reg &= ~(IRQ_MASK << (titseln * TITSEL_WIDTH));
21762306a36Sopenharmony_ci	reg |= sense << (titseln * TITSEL_WIDTH);
21862306a36Sopenharmony_ci	writel_relaxed(reg, priv->base + offset);
21962306a36Sopenharmony_ci	raw_spin_unlock(&priv->lock);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	return 0;
22262306a36Sopenharmony_ci}
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cistatic int rzg2l_irqc_set_type(struct irq_data *d, unsigned int type)
22562306a36Sopenharmony_ci{
22662306a36Sopenharmony_ci	unsigned int hw_irq = irqd_to_hwirq(d);
22762306a36Sopenharmony_ci	int ret = -EINVAL;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	if (hw_irq >= IRQC_IRQ_START && hw_irq <= IRQC_IRQ_COUNT)
23062306a36Sopenharmony_ci		ret = rzg2l_irq_set_type(d, type);
23162306a36Sopenharmony_ci	else if (hw_irq >= IRQC_TINT_START && hw_irq < IRQC_NUM_IRQ)
23262306a36Sopenharmony_ci		ret = rzg2l_tint_set_edge(d, type);
23362306a36Sopenharmony_ci	if (ret)
23462306a36Sopenharmony_ci		return ret;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	return irq_chip_set_type_parent(d, IRQ_TYPE_LEVEL_HIGH);
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic const struct irq_chip irqc_chip = {
24062306a36Sopenharmony_ci	.name			= "rzg2l-irqc",
24162306a36Sopenharmony_ci	.irq_eoi		= rzg2l_irqc_eoi,
24262306a36Sopenharmony_ci	.irq_mask		= irq_chip_mask_parent,
24362306a36Sopenharmony_ci	.irq_unmask		= irq_chip_unmask_parent,
24462306a36Sopenharmony_ci	.irq_disable		= rzg2l_irqc_irq_disable,
24562306a36Sopenharmony_ci	.irq_enable		= rzg2l_irqc_irq_enable,
24662306a36Sopenharmony_ci	.irq_get_irqchip_state	= irq_chip_get_parent_state,
24762306a36Sopenharmony_ci	.irq_set_irqchip_state	= irq_chip_set_parent_state,
24862306a36Sopenharmony_ci	.irq_retrigger		= irq_chip_retrigger_hierarchy,
24962306a36Sopenharmony_ci	.irq_set_type		= rzg2l_irqc_set_type,
25062306a36Sopenharmony_ci	.flags			= IRQCHIP_MASK_ON_SUSPEND |
25162306a36Sopenharmony_ci				  IRQCHIP_SET_TYPE_MASKED |
25262306a36Sopenharmony_ci				  IRQCHIP_SKIP_SET_WAKE,
25362306a36Sopenharmony_ci};
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic int rzg2l_irqc_alloc(struct irq_domain *domain, unsigned int virq,
25662306a36Sopenharmony_ci			    unsigned int nr_irqs, void *arg)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv = domain->host_data;
25962306a36Sopenharmony_ci	unsigned long tint = 0;
26062306a36Sopenharmony_ci	irq_hw_number_t hwirq;
26162306a36Sopenharmony_ci	unsigned int type;
26262306a36Sopenharmony_ci	int ret;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	ret = irq_domain_translate_twocell(domain, arg, &hwirq, &type);
26562306a36Sopenharmony_ci	if (ret)
26662306a36Sopenharmony_ci		return ret;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	/*
26962306a36Sopenharmony_ci	 * For TINT interrupts ie where pinctrl driver is child of irqc domain
27062306a36Sopenharmony_ci	 * the hwirq and TINT are encoded in fwspec->param[0].
27162306a36Sopenharmony_ci	 * hwirq for TINT range from 9-40, hwirq is embedded 0-15 bits and TINT
27262306a36Sopenharmony_ci	 * from 16-31 bits. TINT from the pinctrl driver needs to be programmed
27362306a36Sopenharmony_ci	 * in IRQC registers to enable a given gpio pin as interrupt.
27462306a36Sopenharmony_ci	 */
27562306a36Sopenharmony_ci	if (hwirq > IRQC_IRQ_COUNT) {
27662306a36Sopenharmony_ci		tint = TINT_EXTRACT_GPIOINT(hwirq);
27762306a36Sopenharmony_ci		hwirq = TINT_EXTRACT_HWIRQ(hwirq);
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci		if (hwirq < IRQC_TINT_START)
28062306a36Sopenharmony_ci			return -EINVAL;
28162306a36Sopenharmony_ci	}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	if (hwirq > (IRQC_NUM_IRQ - 1))
28462306a36Sopenharmony_ci		return -EINVAL;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq, &irqc_chip,
28762306a36Sopenharmony_ci					    (void *)(uintptr_t)tint);
28862306a36Sopenharmony_ci	if (ret)
28962306a36Sopenharmony_ci		return ret;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, &priv->fwspec[hwirq]);
29262306a36Sopenharmony_ci}
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic const struct irq_domain_ops rzg2l_irqc_domain_ops = {
29562306a36Sopenharmony_ci	.alloc = rzg2l_irqc_alloc,
29662306a36Sopenharmony_ci	.free = irq_domain_free_irqs_common,
29762306a36Sopenharmony_ci	.translate = irq_domain_translate_twocell,
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int rzg2l_irqc_parse_interrupts(struct rzg2l_irqc_priv *priv,
30162306a36Sopenharmony_ci				       struct device_node *np)
30262306a36Sopenharmony_ci{
30362306a36Sopenharmony_ci	struct of_phandle_args map;
30462306a36Sopenharmony_ci	unsigned int i;
30562306a36Sopenharmony_ci	int ret;
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	for (i = 0; i < IRQC_NUM_IRQ; i++) {
30862306a36Sopenharmony_ci		ret = of_irq_parse_one(np, i, &map);
30962306a36Sopenharmony_ci		if (ret)
31062306a36Sopenharmony_ci			return ret;
31162306a36Sopenharmony_ci		of_phandle_args_to_fwspec(np, map.args, map.args_count,
31262306a36Sopenharmony_ci					  &priv->fwspec[i]);
31362306a36Sopenharmony_ci	}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	return 0;
31662306a36Sopenharmony_ci}
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic int rzg2l_irqc_init(struct device_node *node, struct device_node *parent)
31962306a36Sopenharmony_ci{
32062306a36Sopenharmony_ci	struct irq_domain *irq_domain, *parent_domain;
32162306a36Sopenharmony_ci	struct platform_device *pdev;
32262306a36Sopenharmony_ci	struct reset_control *resetn;
32362306a36Sopenharmony_ci	struct rzg2l_irqc_priv *priv;
32462306a36Sopenharmony_ci	int ret;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	pdev = of_find_device_by_node(node);
32762306a36Sopenharmony_ci	if (!pdev)
32862306a36Sopenharmony_ci		return -ENODEV;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	parent_domain = irq_find_host(parent);
33162306a36Sopenharmony_ci	if (!parent_domain) {
33262306a36Sopenharmony_ci		dev_err(&pdev->dev, "cannot find parent domain\n");
33362306a36Sopenharmony_ci		return -ENODEV;
33462306a36Sopenharmony_ci	}
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
33762306a36Sopenharmony_ci	if (!priv)
33862306a36Sopenharmony_ci		return -ENOMEM;
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	priv->base = devm_of_iomap(&pdev->dev, pdev->dev.of_node, 0, NULL);
34162306a36Sopenharmony_ci	if (IS_ERR(priv->base))
34262306a36Sopenharmony_ci		return PTR_ERR(priv->base);
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	ret = rzg2l_irqc_parse_interrupts(priv, node);
34562306a36Sopenharmony_ci	if (ret) {
34662306a36Sopenharmony_ci		dev_err(&pdev->dev, "cannot parse interrupts: %d\n", ret);
34762306a36Sopenharmony_ci		return ret;
34862306a36Sopenharmony_ci	}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	resetn = devm_reset_control_get_exclusive(&pdev->dev, NULL);
35162306a36Sopenharmony_ci	if (IS_ERR(resetn))
35262306a36Sopenharmony_ci		return PTR_ERR(resetn);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	ret = reset_control_deassert(resetn);
35562306a36Sopenharmony_ci	if (ret) {
35662306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to deassert resetn pin, %d\n", ret);
35762306a36Sopenharmony_ci		return ret;
35862306a36Sopenharmony_ci	}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
36162306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(&pdev->dev);
36262306a36Sopenharmony_ci	if (ret < 0) {
36362306a36Sopenharmony_ci		dev_err(&pdev->dev, "pm_runtime_resume_and_get failed: %d\n", ret);
36462306a36Sopenharmony_ci		goto pm_disable;
36562306a36Sopenharmony_ci	}
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	raw_spin_lock_init(&priv->lock);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	irq_domain = irq_domain_add_hierarchy(parent_domain, 0, IRQC_NUM_IRQ,
37062306a36Sopenharmony_ci					      node, &rzg2l_irqc_domain_ops,
37162306a36Sopenharmony_ci					      priv);
37262306a36Sopenharmony_ci	if (!irq_domain) {
37362306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to add irq domain\n");
37462306a36Sopenharmony_ci		ret = -ENOMEM;
37562306a36Sopenharmony_ci		goto pm_put;
37662306a36Sopenharmony_ci	}
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	return 0;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cipm_put:
38162306a36Sopenharmony_ci	pm_runtime_put(&pdev->dev);
38262306a36Sopenharmony_cipm_disable:
38362306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
38462306a36Sopenharmony_ci	reset_control_assert(resetn);
38562306a36Sopenharmony_ci	return ret;
38662306a36Sopenharmony_ci}
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ciIRQCHIP_PLATFORM_DRIVER_BEGIN(rzg2l_irqc)
38962306a36Sopenharmony_ciIRQCHIP_MATCH("renesas,rzg2l-irqc", rzg2l_irqc_init)
39062306a36Sopenharmony_ciIRQCHIP_PLATFORM_DRIVER_END(rzg2l_irqc)
39162306a36Sopenharmony_ciMODULE_AUTHOR("Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>");
39262306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas RZ/G2L IRQC Driver");
393