162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, Linaro Limited
462306a36Sopenharmony_ci * Copyright (c) 2010-2020, The Linux Foundation. All rights reserved.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/delay.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/init.h>
1062306a36Sopenharmony_ci#include <linux/interrupt.h>
1162306a36Sopenharmony_ci#include <linux/io.h>
1262306a36Sopenharmony_ci#include <linux/irqchip.h>
1362306a36Sopenharmony_ci#include <linux/irqdomain.h>
1462306a36Sopenharmony_ci#include <linux/mailbox_client.h>
1562306a36Sopenharmony_ci#include <linux/module.h>
1662306a36Sopenharmony_ci#include <linux/of.h>
1762306a36Sopenharmony_ci#include <linux/of_platform.h>
1862306a36Sopenharmony_ci#include <linux/platform_device.h>
1962306a36Sopenharmony_ci#include <linux/pm_domain.h>
2062306a36Sopenharmony_ci#include <linux/slab.h>
2162306a36Sopenharmony_ci#include <linux/soc/qcom/irq.h>
2262306a36Sopenharmony_ci#include <linux/spinlock.h>
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci/*
2562306a36Sopenharmony_ci * This is the driver for Qualcomm MPM (MSM Power Manager) interrupt controller,
2662306a36Sopenharmony_ci * which is commonly found on Qualcomm SoCs built on the RPM architecture.
2762306a36Sopenharmony_ci * Sitting in always-on domain, MPM monitors the wakeup interrupts when SoC is
2862306a36Sopenharmony_ci * asleep, and wakes up the AP when one of those interrupts occurs.  This driver
2962306a36Sopenharmony_ci * doesn't directly access physical MPM registers though.  Instead, the access
3062306a36Sopenharmony_ci * is bridged via a piece of internal memory (SRAM) that is accessible to both
3162306a36Sopenharmony_ci * AP and RPM.  This piece of memory is called 'vMPM' in the driver.
3262306a36Sopenharmony_ci *
3362306a36Sopenharmony_ci * When SoC is awake, the vMPM is owned by AP and the register setup by this
3462306a36Sopenharmony_ci * driver all happens on vMPM.  When AP is about to get power collapsed, the
3562306a36Sopenharmony_ci * driver sends a mailbox notification to RPM, which will take over the vMPM
3662306a36Sopenharmony_ci * ownership and dump vMPM into physical MPM registers.  On wakeup, AP is woken
3762306a36Sopenharmony_ci * up by a MPM pin/interrupt, and RPM will copy STATUS registers into vMPM.
3862306a36Sopenharmony_ci * Then AP start owning vMPM again.
3962306a36Sopenharmony_ci *
4062306a36Sopenharmony_ci * vMPM register map:
4162306a36Sopenharmony_ci *
4262306a36Sopenharmony_ci *    31                              0
4362306a36Sopenharmony_ci *    +--------------------------------+
4462306a36Sopenharmony_ci *    |            TIMER0              | 0x00
4562306a36Sopenharmony_ci *    +--------------------------------+
4662306a36Sopenharmony_ci *    |            TIMER1              | 0x04
4762306a36Sopenharmony_ci *    +--------------------------------+
4862306a36Sopenharmony_ci *    |            ENABLE0             | 0x08
4962306a36Sopenharmony_ci *    +--------------------------------+
5062306a36Sopenharmony_ci *    |              ...               | ...
5162306a36Sopenharmony_ci *    +--------------------------------+
5262306a36Sopenharmony_ci *    |            ENABLEn             |
5362306a36Sopenharmony_ci *    +--------------------------------+
5462306a36Sopenharmony_ci *    |          FALLING_EDGE0         |
5562306a36Sopenharmony_ci *    +--------------------------------+
5662306a36Sopenharmony_ci *    |              ...               |
5762306a36Sopenharmony_ci *    +--------------------------------+
5862306a36Sopenharmony_ci *    |            STATUSn             |
5962306a36Sopenharmony_ci *    +--------------------------------+
6062306a36Sopenharmony_ci *
6162306a36Sopenharmony_ci *    n = DIV_ROUND_UP(pin_cnt, 32)
6262306a36Sopenharmony_ci *
6362306a36Sopenharmony_ci */
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci#define MPM_REG_ENABLE		0
6662306a36Sopenharmony_ci#define MPM_REG_FALLING_EDGE	1
6762306a36Sopenharmony_ci#define MPM_REG_RISING_EDGE	2
6862306a36Sopenharmony_ci#define MPM_REG_POLARITY	3
6962306a36Sopenharmony_ci#define MPM_REG_STATUS		4
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci/* MPM pin map to GIC hwirq */
7262306a36Sopenharmony_cistruct mpm_gic_map {
7362306a36Sopenharmony_ci	int pin;
7462306a36Sopenharmony_ci	irq_hw_number_t hwirq;
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistruct qcom_mpm_priv {
7862306a36Sopenharmony_ci	void __iomem *base;
7962306a36Sopenharmony_ci	raw_spinlock_t lock;
8062306a36Sopenharmony_ci	struct mbox_client mbox_client;
8162306a36Sopenharmony_ci	struct mbox_chan *mbox_chan;
8262306a36Sopenharmony_ci	struct mpm_gic_map *maps;
8362306a36Sopenharmony_ci	unsigned int map_cnt;
8462306a36Sopenharmony_ci	unsigned int reg_stride;
8562306a36Sopenharmony_ci	struct irq_domain *domain;
8662306a36Sopenharmony_ci	struct generic_pm_domain genpd;
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic u32 qcom_mpm_read(struct qcom_mpm_priv *priv, unsigned int reg,
9062306a36Sopenharmony_ci			 unsigned int index)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	unsigned int offset = (reg * priv->reg_stride + index + 2) * 4;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	return readl_relaxed(priv->base + offset);
9562306a36Sopenharmony_ci}
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic void qcom_mpm_write(struct qcom_mpm_priv *priv, unsigned int reg,
9862306a36Sopenharmony_ci			   unsigned int index, u32 val)
9962306a36Sopenharmony_ci{
10062306a36Sopenharmony_ci	unsigned int offset = (reg * priv->reg_stride + index + 2) * 4;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	writel_relaxed(val, priv->base + offset);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	/* Ensure the write is completed */
10562306a36Sopenharmony_ci	wmb();
10662306a36Sopenharmony_ci}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic void qcom_mpm_enable_irq(struct irq_data *d, bool en)
10962306a36Sopenharmony_ci{
11062306a36Sopenharmony_ci	struct qcom_mpm_priv *priv = d->chip_data;
11162306a36Sopenharmony_ci	int pin = d->hwirq;
11262306a36Sopenharmony_ci	unsigned int index = pin / 32;
11362306a36Sopenharmony_ci	unsigned int shift = pin % 32;
11462306a36Sopenharmony_ci	unsigned long flags, val;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	raw_spin_lock_irqsave(&priv->lock, flags);
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	val = qcom_mpm_read(priv, MPM_REG_ENABLE, index);
11962306a36Sopenharmony_ci	__assign_bit(shift, &val, en);
12062306a36Sopenharmony_ci	qcom_mpm_write(priv, MPM_REG_ENABLE, index, val);
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&priv->lock, flags);
12362306a36Sopenharmony_ci}
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic void qcom_mpm_mask(struct irq_data *d)
12662306a36Sopenharmony_ci{
12762306a36Sopenharmony_ci	qcom_mpm_enable_irq(d, false);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	if (d->parent_data)
13062306a36Sopenharmony_ci		irq_chip_mask_parent(d);
13162306a36Sopenharmony_ci}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_cistatic void qcom_mpm_unmask(struct irq_data *d)
13462306a36Sopenharmony_ci{
13562306a36Sopenharmony_ci	qcom_mpm_enable_irq(d, true);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	if (d->parent_data)
13862306a36Sopenharmony_ci		irq_chip_unmask_parent(d);
13962306a36Sopenharmony_ci}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic void mpm_set_type(struct qcom_mpm_priv *priv, bool set, unsigned int reg,
14262306a36Sopenharmony_ci			 unsigned int index, unsigned int shift)
14362306a36Sopenharmony_ci{
14462306a36Sopenharmony_ci	unsigned long flags, val;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	raw_spin_lock_irqsave(&priv->lock, flags);
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	val = qcom_mpm_read(priv, reg, index);
14962306a36Sopenharmony_ci	__assign_bit(shift, &val, set);
15062306a36Sopenharmony_ci	qcom_mpm_write(priv, reg, index, val);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&priv->lock, flags);
15362306a36Sopenharmony_ci}
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic int qcom_mpm_set_type(struct irq_data *d, unsigned int type)
15662306a36Sopenharmony_ci{
15762306a36Sopenharmony_ci	struct qcom_mpm_priv *priv = d->chip_data;
15862306a36Sopenharmony_ci	int pin = d->hwirq;
15962306a36Sopenharmony_ci	unsigned int index = pin / 32;
16062306a36Sopenharmony_ci	unsigned int shift = pin % 32;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_RISING)
16362306a36Sopenharmony_ci		mpm_set_type(priv, true, MPM_REG_RISING_EDGE, index, shift);
16462306a36Sopenharmony_ci	else
16562306a36Sopenharmony_ci		mpm_set_type(priv, false, MPM_REG_RISING_EDGE, index, shift);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_FALLING)
16862306a36Sopenharmony_ci		mpm_set_type(priv, true, MPM_REG_FALLING_EDGE, index, shift);
16962306a36Sopenharmony_ci	else
17062306a36Sopenharmony_ci		mpm_set_type(priv, false, MPM_REG_FALLING_EDGE, index, shift);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_HIGH)
17362306a36Sopenharmony_ci		mpm_set_type(priv, true, MPM_REG_POLARITY, index, shift);
17462306a36Sopenharmony_ci	else
17562306a36Sopenharmony_ci		mpm_set_type(priv, false, MPM_REG_POLARITY, index, shift);
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	if (!d->parent_data)
17862306a36Sopenharmony_ci		return 0;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_BOTH)
18162306a36Sopenharmony_ci		type = IRQ_TYPE_EDGE_RISING;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_MASK)
18462306a36Sopenharmony_ci		type = IRQ_TYPE_LEVEL_HIGH;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	return irq_chip_set_type_parent(d, type);
18762306a36Sopenharmony_ci}
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic struct irq_chip qcom_mpm_chip = {
19062306a36Sopenharmony_ci	.name			= "mpm",
19162306a36Sopenharmony_ci	.irq_eoi		= irq_chip_eoi_parent,
19262306a36Sopenharmony_ci	.irq_mask		= qcom_mpm_mask,
19362306a36Sopenharmony_ci	.irq_unmask		= qcom_mpm_unmask,
19462306a36Sopenharmony_ci	.irq_retrigger		= irq_chip_retrigger_hierarchy,
19562306a36Sopenharmony_ci	.irq_set_type		= qcom_mpm_set_type,
19662306a36Sopenharmony_ci	.irq_set_affinity	= irq_chip_set_affinity_parent,
19762306a36Sopenharmony_ci	.flags			= IRQCHIP_MASK_ON_SUSPEND |
19862306a36Sopenharmony_ci				  IRQCHIP_SKIP_SET_WAKE,
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic struct mpm_gic_map *get_mpm_gic_map(struct qcom_mpm_priv *priv, int pin)
20262306a36Sopenharmony_ci{
20362306a36Sopenharmony_ci	struct mpm_gic_map *maps = priv->maps;
20462306a36Sopenharmony_ci	int i;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	for (i = 0; i < priv->map_cnt; i++) {
20762306a36Sopenharmony_ci		if (maps[i].pin == pin)
20862306a36Sopenharmony_ci			return &maps[i];
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	return NULL;
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic int qcom_mpm_alloc(struct irq_domain *domain, unsigned int virq,
21562306a36Sopenharmony_ci			  unsigned int nr_irqs, void *data)
21662306a36Sopenharmony_ci{
21762306a36Sopenharmony_ci	struct qcom_mpm_priv *priv = domain->host_data;
21862306a36Sopenharmony_ci	struct irq_fwspec *fwspec = data;
21962306a36Sopenharmony_ci	struct irq_fwspec parent_fwspec;
22062306a36Sopenharmony_ci	struct mpm_gic_map *map;
22162306a36Sopenharmony_ci	irq_hw_number_t pin;
22262306a36Sopenharmony_ci	unsigned int type;
22362306a36Sopenharmony_ci	int  ret;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	ret = irq_domain_translate_twocell(domain, fwspec, &pin, &type);
22662306a36Sopenharmony_ci	if (ret)
22762306a36Sopenharmony_ci		return ret;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	ret = irq_domain_set_hwirq_and_chip(domain, virq, pin,
23062306a36Sopenharmony_ci					    &qcom_mpm_chip, priv);
23162306a36Sopenharmony_ci	if (ret)
23262306a36Sopenharmony_ci		return ret;
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	map = get_mpm_gic_map(priv, pin);
23562306a36Sopenharmony_ci	if (map == NULL)
23662306a36Sopenharmony_ci		return irq_domain_disconnect_hierarchy(domain->parent, virq);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_BOTH)
23962306a36Sopenharmony_ci		type = IRQ_TYPE_EDGE_RISING;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_MASK)
24262306a36Sopenharmony_ci		type = IRQ_TYPE_LEVEL_HIGH;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	parent_fwspec.fwnode = domain->parent->fwnode;
24562306a36Sopenharmony_ci	parent_fwspec.param_count = 3;
24662306a36Sopenharmony_ci	parent_fwspec.param[0] = 0;
24762306a36Sopenharmony_ci	parent_fwspec.param[1] = map->hwirq;
24862306a36Sopenharmony_ci	parent_fwspec.param[2] = type;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
25162306a36Sopenharmony_ci					    &parent_fwspec);
25262306a36Sopenharmony_ci}
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic const struct irq_domain_ops qcom_mpm_ops = {
25562306a36Sopenharmony_ci	.alloc		= qcom_mpm_alloc,
25662306a36Sopenharmony_ci	.free		= irq_domain_free_irqs_common,
25762306a36Sopenharmony_ci	.translate	= irq_domain_translate_twocell,
25862306a36Sopenharmony_ci};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci/* Triggered by RPM when system resumes from deep sleep */
26162306a36Sopenharmony_cistatic irqreturn_t qcom_mpm_handler(int irq, void *dev_id)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	struct qcom_mpm_priv *priv = dev_id;
26462306a36Sopenharmony_ci	unsigned long enable, pending;
26562306a36Sopenharmony_ci	irqreturn_t ret = IRQ_NONE;
26662306a36Sopenharmony_ci	unsigned long flags;
26762306a36Sopenharmony_ci	int i, j;
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	for (i = 0; i < priv->reg_stride; i++) {
27062306a36Sopenharmony_ci		raw_spin_lock_irqsave(&priv->lock, flags);
27162306a36Sopenharmony_ci		enable = qcom_mpm_read(priv, MPM_REG_ENABLE, i);
27262306a36Sopenharmony_ci		pending = qcom_mpm_read(priv, MPM_REG_STATUS, i);
27362306a36Sopenharmony_ci		pending &= enable;
27462306a36Sopenharmony_ci		raw_spin_unlock_irqrestore(&priv->lock, flags);
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci		for_each_set_bit(j, &pending, 32) {
27762306a36Sopenharmony_ci			unsigned int pin = 32 * i + j;
27862306a36Sopenharmony_ci			struct irq_desc *desc = irq_resolve_mapping(priv->domain, pin);
27962306a36Sopenharmony_ci			struct irq_data *d = &desc->irq_data;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci			if (!irqd_is_level_type(d))
28262306a36Sopenharmony_ci				irq_set_irqchip_state(d->irq,
28362306a36Sopenharmony_ci						IRQCHIP_STATE_PENDING, true);
28462306a36Sopenharmony_ci			ret = IRQ_HANDLED;
28562306a36Sopenharmony_ci		}
28662306a36Sopenharmony_ci	}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	return ret;
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic int mpm_pd_power_off(struct generic_pm_domain *genpd)
29262306a36Sopenharmony_ci{
29362306a36Sopenharmony_ci	struct qcom_mpm_priv *priv = container_of(genpd, struct qcom_mpm_priv,
29462306a36Sopenharmony_ci						  genpd);
29562306a36Sopenharmony_ci	int i, ret;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	for (i = 0; i < priv->reg_stride; i++)
29862306a36Sopenharmony_ci		qcom_mpm_write(priv, MPM_REG_STATUS, i, 0);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	/* Notify RPM to write vMPM into HW */
30162306a36Sopenharmony_ci	ret = mbox_send_message(priv->mbox_chan, NULL);
30262306a36Sopenharmony_ci	if (ret < 0)
30362306a36Sopenharmony_ci		return ret;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	return 0;
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic bool gic_hwirq_is_mapped(struct mpm_gic_map *maps, int cnt, u32 hwirq)
30962306a36Sopenharmony_ci{
31062306a36Sopenharmony_ci	int i;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	for (i = 0; i < cnt; i++)
31362306a36Sopenharmony_ci		if (maps[i].hwirq == hwirq)
31462306a36Sopenharmony_ci			return true;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	return false;
31762306a36Sopenharmony_ci}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic int qcom_mpm_init(struct device_node *np, struct device_node *parent)
32062306a36Sopenharmony_ci{
32162306a36Sopenharmony_ci	struct platform_device *pdev = of_find_device_by_node(np);
32262306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
32362306a36Sopenharmony_ci	struct irq_domain *parent_domain;
32462306a36Sopenharmony_ci	struct generic_pm_domain *genpd;
32562306a36Sopenharmony_ci	struct qcom_mpm_priv *priv;
32662306a36Sopenharmony_ci	unsigned int pin_cnt;
32762306a36Sopenharmony_ci	int i, irq;
32862306a36Sopenharmony_ci	int ret;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
33162306a36Sopenharmony_ci	if (!priv)
33262306a36Sopenharmony_ci		return -ENOMEM;
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	ret = of_property_read_u32(np, "qcom,mpm-pin-count", &pin_cnt);
33562306a36Sopenharmony_ci	if (ret) {
33662306a36Sopenharmony_ci		dev_err(dev, "failed to read qcom,mpm-pin-count: %d\n", ret);
33762306a36Sopenharmony_ci		return ret;
33862306a36Sopenharmony_ci	}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	priv->reg_stride = DIV_ROUND_UP(pin_cnt, 32);
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_ci	ret = of_property_count_u32_elems(np, "qcom,mpm-pin-map");
34362306a36Sopenharmony_ci	if (ret < 0) {
34462306a36Sopenharmony_ci		dev_err(dev, "failed to read qcom,mpm-pin-map: %d\n", ret);
34562306a36Sopenharmony_ci		return ret;
34662306a36Sopenharmony_ci	}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	if (ret % 2) {
34962306a36Sopenharmony_ci		dev_err(dev, "invalid qcom,mpm-pin-map\n");
35062306a36Sopenharmony_ci		return -EINVAL;
35162306a36Sopenharmony_ci	}
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	priv->map_cnt = ret / 2;
35462306a36Sopenharmony_ci	priv->maps = devm_kcalloc(dev, priv->map_cnt, sizeof(*priv->maps),
35562306a36Sopenharmony_ci				  GFP_KERNEL);
35662306a36Sopenharmony_ci	if (!priv->maps)
35762306a36Sopenharmony_ci		return -ENOMEM;
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	for (i = 0; i < priv->map_cnt; i++) {
36062306a36Sopenharmony_ci		u32 pin, hwirq;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci		of_property_read_u32_index(np, "qcom,mpm-pin-map", i * 2, &pin);
36362306a36Sopenharmony_ci		of_property_read_u32_index(np, "qcom,mpm-pin-map", i * 2 + 1, &hwirq);
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci		if (gic_hwirq_is_mapped(priv->maps, i, hwirq)) {
36662306a36Sopenharmony_ci			dev_warn(dev, "failed to map pin %d as GIC hwirq %d is already mapped\n",
36762306a36Sopenharmony_ci				 pin, hwirq);
36862306a36Sopenharmony_ci			continue;
36962306a36Sopenharmony_ci		}
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci		priv->maps[i].pin = pin;
37262306a36Sopenharmony_ci		priv->maps[i].hwirq = hwirq;
37362306a36Sopenharmony_ci	}
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	raw_spin_lock_init(&priv->lock);
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	priv->base = devm_platform_ioremap_resource(pdev, 0);
37862306a36Sopenharmony_ci	if (IS_ERR(priv->base))
37962306a36Sopenharmony_ci		return PTR_ERR(priv->base);
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	for (i = 0; i < priv->reg_stride; i++) {
38262306a36Sopenharmony_ci		qcom_mpm_write(priv, MPM_REG_ENABLE, i, 0);
38362306a36Sopenharmony_ci		qcom_mpm_write(priv, MPM_REG_FALLING_EDGE, i, 0);
38462306a36Sopenharmony_ci		qcom_mpm_write(priv, MPM_REG_RISING_EDGE, i, 0);
38562306a36Sopenharmony_ci		qcom_mpm_write(priv, MPM_REG_POLARITY, i, 0);
38662306a36Sopenharmony_ci		qcom_mpm_write(priv, MPM_REG_STATUS, i, 0);
38762306a36Sopenharmony_ci	}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
39062306a36Sopenharmony_ci	if (irq < 0)
39162306a36Sopenharmony_ci		return irq;
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	genpd = &priv->genpd;
39462306a36Sopenharmony_ci	genpd->flags = GENPD_FLAG_IRQ_SAFE;
39562306a36Sopenharmony_ci	genpd->power_off = mpm_pd_power_off;
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci	genpd->name = devm_kasprintf(dev, GFP_KERNEL, "%s", dev_name(dev));
39862306a36Sopenharmony_ci	if (!genpd->name)
39962306a36Sopenharmony_ci		return -ENOMEM;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	ret = pm_genpd_init(genpd, NULL, false);
40262306a36Sopenharmony_ci	if (ret) {
40362306a36Sopenharmony_ci		dev_err(dev, "failed to init genpd: %d\n", ret);
40462306a36Sopenharmony_ci		return ret;
40562306a36Sopenharmony_ci	}
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	ret = of_genpd_add_provider_simple(np, genpd);
40862306a36Sopenharmony_ci	if (ret) {
40962306a36Sopenharmony_ci		dev_err(dev, "failed to add genpd provider: %d\n", ret);
41062306a36Sopenharmony_ci		goto remove_genpd;
41162306a36Sopenharmony_ci	}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_ci	priv->mbox_client.dev = dev;
41462306a36Sopenharmony_ci	priv->mbox_chan = mbox_request_channel(&priv->mbox_client, 0);
41562306a36Sopenharmony_ci	if (IS_ERR(priv->mbox_chan)) {
41662306a36Sopenharmony_ci		ret = PTR_ERR(priv->mbox_chan);
41762306a36Sopenharmony_ci		dev_err(dev, "failed to acquire IPC channel: %d\n", ret);
41862306a36Sopenharmony_ci		return ret;
41962306a36Sopenharmony_ci	}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	parent_domain = irq_find_host(parent);
42262306a36Sopenharmony_ci	if (!parent_domain) {
42362306a36Sopenharmony_ci		dev_err(dev, "failed to find MPM parent domain\n");
42462306a36Sopenharmony_ci		ret = -ENXIO;
42562306a36Sopenharmony_ci		goto free_mbox;
42662306a36Sopenharmony_ci	}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	priv->domain = irq_domain_create_hierarchy(parent_domain,
42962306a36Sopenharmony_ci				IRQ_DOMAIN_FLAG_QCOM_MPM_WAKEUP, pin_cnt,
43062306a36Sopenharmony_ci				of_node_to_fwnode(np), &qcom_mpm_ops, priv);
43162306a36Sopenharmony_ci	if (!priv->domain) {
43262306a36Sopenharmony_ci		dev_err(dev, "failed to create MPM domain\n");
43362306a36Sopenharmony_ci		ret = -ENOMEM;
43462306a36Sopenharmony_ci		goto free_mbox;
43562306a36Sopenharmony_ci	}
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	irq_domain_update_bus_token(priv->domain, DOMAIN_BUS_WAKEUP);
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	ret = devm_request_irq(dev, irq, qcom_mpm_handler, IRQF_NO_SUSPEND,
44062306a36Sopenharmony_ci			       "qcom_mpm", priv);
44162306a36Sopenharmony_ci	if (ret) {
44262306a36Sopenharmony_ci		dev_err(dev, "failed to request irq: %d\n", ret);
44362306a36Sopenharmony_ci		goto remove_domain;
44462306a36Sopenharmony_ci	}
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	return 0;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ciremove_domain:
44962306a36Sopenharmony_ci	irq_domain_remove(priv->domain);
45062306a36Sopenharmony_cifree_mbox:
45162306a36Sopenharmony_ci	mbox_free_channel(priv->mbox_chan);
45262306a36Sopenharmony_ciremove_genpd:
45362306a36Sopenharmony_ci	pm_genpd_remove(genpd);
45462306a36Sopenharmony_ci	return ret;
45562306a36Sopenharmony_ci}
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ciIRQCHIP_PLATFORM_DRIVER_BEGIN(qcom_mpm)
45862306a36Sopenharmony_ciIRQCHIP_MATCH("qcom,mpm", qcom_mpm_init)
45962306a36Sopenharmony_ciIRQCHIP_PLATFORM_DRIVER_END(qcom_mpm)
46062306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm Technologies, Inc. MSM Power Manager");
46162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
462