162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright (C) 2016 Marvell
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Yehuda Yitschak <yehuday@marvell.com>
562306a36Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * This file is licensed under the terms of the GNU General Public
862306a36Sopenharmony_ci * License version 2.  This program is licensed "as is" without any
962306a36Sopenharmony_ci * warranty of any kind, whether express or implied.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <linux/interrupt.h>
1362306a36Sopenharmony_ci#include <linux/io.h>
1462306a36Sopenharmony_ci#include <linux/irq.h>
1562306a36Sopenharmony_ci#include <linux/irqchip.h>
1662306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
1762306a36Sopenharmony_ci#include <linux/irqdomain.h>
1862306a36Sopenharmony_ci#include <linux/module.h>
1962306a36Sopenharmony_ci#include <linux/of_irq.h>
2062306a36Sopenharmony_ci#include <linux/platform_device.h>
2162306a36Sopenharmony_ci#include <linux/seq_file.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define PIC_CAUSE	       0x0
2462306a36Sopenharmony_ci#define PIC_MASK	       0x4
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define PIC_MAX_IRQS		32
2762306a36Sopenharmony_ci#define PIC_MAX_IRQ_MASK	((1UL << PIC_MAX_IRQS) - 1)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistruct mvebu_pic {
3062306a36Sopenharmony_ci	void __iomem *base;
3162306a36Sopenharmony_ci	u32 parent_irq;
3262306a36Sopenharmony_ci	struct irq_domain *domain;
3362306a36Sopenharmony_ci	struct platform_device *pdev;
3462306a36Sopenharmony_ci};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistatic void mvebu_pic_reset(struct mvebu_pic *pic)
3762306a36Sopenharmony_ci{
3862306a36Sopenharmony_ci	/* ACK and mask all interrupts */
3962306a36Sopenharmony_ci	writel(0, pic->base + PIC_MASK);
4062306a36Sopenharmony_ci	writel(PIC_MAX_IRQ_MASK, pic->base + PIC_CAUSE);
4162306a36Sopenharmony_ci}
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic void mvebu_pic_eoi_irq(struct irq_data *d)
4462306a36Sopenharmony_ci{
4562306a36Sopenharmony_ci	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	writel(1 << d->hwirq, pic->base + PIC_CAUSE);
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic void mvebu_pic_mask_irq(struct irq_data *d)
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
5362306a36Sopenharmony_ci	u32 reg;
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	reg =  readl(pic->base + PIC_MASK);
5662306a36Sopenharmony_ci	reg |= (1 << d->hwirq);
5762306a36Sopenharmony_ci	writel(reg, pic->base + PIC_MASK);
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic void mvebu_pic_unmask_irq(struct irq_data *d)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
6362306a36Sopenharmony_ci	u32 reg;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	reg = readl(pic->base + PIC_MASK);
6662306a36Sopenharmony_ci	reg &= ~(1 << d->hwirq);
6762306a36Sopenharmony_ci	writel(reg, pic->base + PIC_MASK);
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic void mvebu_pic_print_chip(struct irq_data *d, struct seq_file *p)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	seq_printf(p, dev_name(&pic->pdev->dev));
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic const struct irq_chip mvebu_pic_chip = {
7862306a36Sopenharmony_ci	.irq_mask	= mvebu_pic_mask_irq,
7962306a36Sopenharmony_ci	.irq_unmask	= mvebu_pic_unmask_irq,
8062306a36Sopenharmony_ci	.irq_eoi	= mvebu_pic_eoi_irq,
8162306a36Sopenharmony_ci	.irq_print_chip	= mvebu_pic_print_chip,
8262306a36Sopenharmony_ci};
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_cistatic int mvebu_pic_irq_map(struct irq_domain *domain, unsigned int virq,
8562306a36Sopenharmony_ci			     irq_hw_number_t hwirq)
8662306a36Sopenharmony_ci{
8762306a36Sopenharmony_ci	struct mvebu_pic *pic = domain->host_data;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	irq_set_percpu_devid(virq);
9062306a36Sopenharmony_ci	irq_set_chip_data(virq, pic);
9162306a36Sopenharmony_ci	irq_set_chip_and_handler(virq, &mvebu_pic_chip, handle_percpu_devid_irq);
9262306a36Sopenharmony_ci	irq_set_status_flags(virq, IRQ_LEVEL);
9362306a36Sopenharmony_ci	irq_set_probe(virq);
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	return 0;
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic const struct irq_domain_ops mvebu_pic_domain_ops = {
9962306a36Sopenharmony_ci	.map = mvebu_pic_irq_map,
10062306a36Sopenharmony_ci	.xlate = irq_domain_xlate_onecell,
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic void mvebu_pic_handle_cascade_irq(struct irq_desc *desc)
10462306a36Sopenharmony_ci{
10562306a36Sopenharmony_ci	struct mvebu_pic *pic = irq_desc_get_handler_data(desc);
10662306a36Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
10762306a36Sopenharmony_ci	unsigned long irqmap, irqn;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	irqmap = readl_relaxed(pic->base + PIC_CAUSE);
11062306a36Sopenharmony_ci	chained_irq_enter(chip, desc);
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	for_each_set_bit(irqn, &irqmap, BITS_PER_LONG)
11362306a36Sopenharmony_ci		generic_handle_domain_irq(pic->domain, irqn);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	chained_irq_exit(chip, desc);
11662306a36Sopenharmony_ci}
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic void mvebu_pic_enable_percpu_irq(void *data)
11962306a36Sopenharmony_ci{
12062306a36Sopenharmony_ci	struct mvebu_pic *pic = data;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	mvebu_pic_reset(pic);
12362306a36Sopenharmony_ci	enable_percpu_irq(pic->parent_irq, IRQ_TYPE_NONE);
12462306a36Sopenharmony_ci}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic void mvebu_pic_disable_percpu_irq(void *data)
12762306a36Sopenharmony_ci{
12862306a36Sopenharmony_ci	struct mvebu_pic *pic = data;
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	disable_percpu_irq(pic->parent_irq);
13162306a36Sopenharmony_ci}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_cistatic int mvebu_pic_probe(struct platform_device *pdev)
13462306a36Sopenharmony_ci{
13562306a36Sopenharmony_ci	struct device_node *node = pdev->dev.of_node;
13662306a36Sopenharmony_ci	struct mvebu_pic *pic;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	pic = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pic), GFP_KERNEL);
13962306a36Sopenharmony_ci	if (!pic)
14062306a36Sopenharmony_ci		return -ENOMEM;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	pic->pdev = pdev;
14362306a36Sopenharmony_ci	pic->base = devm_platform_ioremap_resource(pdev, 0);
14462306a36Sopenharmony_ci	if (IS_ERR(pic->base))
14562306a36Sopenharmony_ci		return PTR_ERR(pic->base);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	pic->parent_irq = irq_of_parse_and_map(node, 0);
14862306a36Sopenharmony_ci	if (pic->parent_irq <= 0) {
14962306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to parse parent interrupt\n");
15062306a36Sopenharmony_ci		return -EINVAL;
15162306a36Sopenharmony_ci	}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	pic->domain = irq_domain_add_linear(node, PIC_MAX_IRQS,
15462306a36Sopenharmony_ci					    &mvebu_pic_domain_ops, pic);
15562306a36Sopenharmony_ci	if (!pic->domain) {
15662306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to allocate irq domain\n");
15762306a36Sopenharmony_ci		return -ENOMEM;
15862306a36Sopenharmony_ci	}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	irq_set_chained_handler(pic->parent_irq, mvebu_pic_handle_cascade_irq);
16162306a36Sopenharmony_ci	irq_set_handler_data(pic->parent_irq, pic);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	on_each_cpu(mvebu_pic_enable_percpu_irq, pic, 1);
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	platform_set_drvdata(pdev, pic);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	return 0;
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic int mvebu_pic_remove(struct platform_device *pdev)
17162306a36Sopenharmony_ci{
17262306a36Sopenharmony_ci	struct mvebu_pic *pic = platform_get_drvdata(pdev);
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	on_each_cpu(mvebu_pic_disable_percpu_irq, pic, 1);
17562306a36Sopenharmony_ci	irq_domain_remove(pic->domain);
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	return 0;
17862306a36Sopenharmony_ci}
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic const struct of_device_id mvebu_pic_of_match[] = {
18162306a36Sopenharmony_ci	{ .compatible = "marvell,armada-8k-pic", },
18262306a36Sopenharmony_ci	{},
18362306a36Sopenharmony_ci};
18462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mvebu_pic_of_match);
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct platform_driver mvebu_pic_driver = {
18762306a36Sopenharmony_ci	.probe  = mvebu_pic_probe,
18862306a36Sopenharmony_ci	.remove = mvebu_pic_remove,
18962306a36Sopenharmony_ci	.driver = {
19062306a36Sopenharmony_ci		.name = "mvebu-pic",
19162306a36Sopenharmony_ci		.of_match_table = mvebu_pic_of_match,
19262306a36Sopenharmony_ci	},
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_cimodule_platform_driver(mvebu_pic_driver);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ciMODULE_AUTHOR("Yehuda Yitschak <yehuday@marvell.com>");
19762306a36Sopenharmony_ciMODULE_AUTHOR("Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
19862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
19962306a36Sopenharmony_ciMODULE_ALIAS("platform:mvebu_pic");
20062306a36Sopenharmony_ci
201