162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2020 MediaTek Inc.
462306a36Sopenharmony_ci * Author Mark-PK Tsai <mark-pk.tsai@mediatek.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci#include <linux/interrupt.h>
762306a36Sopenharmony_ci#include <linux/io.h>
862306a36Sopenharmony_ci#include <linux/irq.h>
962306a36Sopenharmony_ci#include <linux/irqchip.h>
1062306a36Sopenharmony_ci#include <linux/irqdomain.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_address.h>
1362306a36Sopenharmony_ci#include <linux/of_irq.h>
1462306a36Sopenharmony_ci#include <linux/slab.h>
1562306a36Sopenharmony_ci#include <linux/spinlock.h>
1662306a36Sopenharmony_ci#include <linux/syscore_ops.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define MST_INTC_MAX_IRQS	64
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define INTC_MASK		0x0
2162306a36Sopenharmony_ci#define INTC_REV_POLARITY	0x10
2262306a36Sopenharmony_ci#define INTC_EOI		0x20
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
2562306a36Sopenharmony_cistatic LIST_HEAD(mst_intc_list);
2662306a36Sopenharmony_ci#endif
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistruct mst_intc_chip_data {
2962306a36Sopenharmony_ci	raw_spinlock_t	lock;
3062306a36Sopenharmony_ci	unsigned int	irq_start, nr_irqs;
3162306a36Sopenharmony_ci	void __iomem	*base;
3262306a36Sopenharmony_ci	bool		no_eoi;
3362306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
3462306a36Sopenharmony_ci	struct list_head entry;
3562306a36Sopenharmony_ci	u16 saved_polarity_conf[DIV_ROUND_UP(MST_INTC_MAX_IRQS, 16)];
3662306a36Sopenharmony_ci#endif
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic void mst_set_irq(struct irq_data *d, u32 offset)
4062306a36Sopenharmony_ci{
4162306a36Sopenharmony_ci	irq_hw_number_t hwirq = irqd_to_hwirq(d);
4262306a36Sopenharmony_ci	struct mst_intc_chip_data *cd = irq_data_get_irq_chip_data(d);
4362306a36Sopenharmony_ci	u16 val, mask;
4462306a36Sopenharmony_ci	unsigned long flags;
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	mask = 1 << (hwirq % 16);
4762306a36Sopenharmony_ci	offset += (hwirq / 16) * 4;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	raw_spin_lock_irqsave(&cd->lock, flags);
5062306a36Sopenharmony_ci	val = readw_relaxed(cd->base + offset) | mask;
5162306a36Sopenharmony_ci	writew_relaxed(val, cd->base + offset);
5262306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&cd->lock, flags);
5362306a36Sopenharmony_ci}
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic void mst_clear_irq(struct irq_data *d, u32 offset)
5662306a36Sopenharmony_ci{
5762306a36Sopenharmony_ci	irq_hw_number_t hwirq = irqd_to_hwirq(d);
5862306a36Sopenharmony_ci	struct mst_intc_chip_data *cd = irq_data_get_irq_chip_data(d);
5962306a36Sopenharmony_ci	u16 val, mask;
6062306a36Sopenharmony_ci	unsigned long flags;
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	mask = 1 << (hwirq % 16);
6362306a36Sopenharmony_ci	offset += (hwirq / 16) * 4;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	raw_spin_lock_irqsave(&cd->lock, flags);
6662306a36Sopenharmony_ci	val = readw_relaxed(cd->base + offset) & ~mask;
6762306a36Sopenharmony_ci	writew_relaxed(val, cd->base + offset);
6862306a36Sopenharmony_ci	raw_spin_unlock_irqrestore(&cd->lock, flags);
6962306a36Sopenharmony_ci}
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic void mst_intc_mask_irq(struct irq_data *d)
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci	mst_set_irq(d, INTC_MASK);
7462306a36Sopenharmony_ci	irq_chip_mask_parent(d);
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic void mst_intc_unmask_irq(struct irq_data *d)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	mst_clear_irq(d, INTC_MASK);
8062306a36Sopenharmony_ci	irq_chip_unmask_parent(d);
8162306a36Sopenharmony_ci}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic void mst_intc_eoi_irq(struct irq_data *d)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci	struct mst_intc_chip_data *cd = irq_data_get_irq_chip_data(d);
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	if (!cd->no_eoi)
8862306a36Sopenharmony_ci		mst_set_irq(d, INTC_EOI);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	irq_chip_eoi_parent(d);
9162306a36Sopenharmony_ci}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic int mst_irq_chip_set_type(struct irq_data *data, unsigned int type)
9462306a36Sopenharmony_ci{
9562306a36Sopenharmony_ci	switch (type) {
9662306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
9762306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
9862306a36Sopenharmony_ci		mst_set_irq(data, INTC_REV_POLARITY);
9962306a36Sopenharmony_ci		break;
10062306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
10162306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
10262306a36Sopenharmony_ci		mst_clear_irq(data, INTC_REV_POLARITY);
10362306a36Sopenharmony_ci		break;
10462306a36Sopenharmony_ci	default:
10562306a36Sopenharmony_ci		return -EINVAL;
10662306a36Sopenharmony_ci	}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	return irq_chip_set_type_parent(data, IRQ_TYPE_LEVEL_HIGH);
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic struct irq_chip mst_intc_chip = {
11262306a36Sopenharmony_ci	.name			= "mst-intc",
11362306a36Sopenharmony_ci	.irq_mask		= mst_intc_mask_irq,
11462306a36Sopenharmony_ci	.irq_unmask		= mst_intc_unmask_irq,
11562306a36Sopenharmony_ci	.irq_eoi		= mst_intc_eoi_irq,
11662306a36Sopenharmony_ci	.irq_get_irqchip_state	= irq_chip_get_parent_state,
11762306a36Sopenharmony_ci	.irq_set_irqchip_state	= irq_chip_set_parent_state,
11862306a36Sopenharmony_ci	.irq_set_affinity	= irq_chip_set_affinity_parent,
11962306a36Sopenharmony_ci	.irq_set_vcpu_affinity	= irq_chip_set_vcpu_affinity_parent,
12062306a36Sopenharmony_ci	.irq_set_type		= mst_irq_chip_set_type,
12162306a36Sopenharmony_ci	.irq_retrigger		= irq_chip_retrigger_hierarchy,
12262306a36Sopenharmony_ci	.flags			= IRQCHIP_SET_TYPE_MASKED |
12362306a36Sopenharmony_ci				  IRQCHIP_SKIP_SET_WAKE |
12462306a36Sopenharmony_ci				  IRQCHIP_MASK_ON_SUSPEND,
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
12862306a36Sopenharmony_cistatic void mst_intc_polarity_save(struct mst_intc_chip_data *cd)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	int i;
13162306a36Sopenharmony_ci	void __iomem *addr = cd->base + INTC_REV_POLARITY;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	for (i = 0; i < DIV_ROUND_UP(cd->nr_irqs, 16); i++)
13462306a36Sopenharmony_ci		cd->saved_polarity_conf[i] = readw_relaxed(addr + i * 4);
13562306a36Sopenharmony_ci}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic void mst_intc_polarity_restore(struct mst_intc_chip_data *cd)
13862306a36Sopenharmony_ci{
13962306a36Sopenharmony_ci	int i;
14062306a36Sopenharmony_ci	void __iomem *addr = cd->base + INTC_REV_POLARITY;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	for (i = 0; i < DIV_ROUND_UP(cd->nr_irqs, 16); i++)
14362306a36Sopenharmony_ci		writew_relaxed(cd->saved_polarity_conf[i], addr + i * 4);
14462306a36Sopenharmony_ci}
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic void mst_irq_resume(void)
14762306a36Sopenharmony_ci{
14862306a36Sopenharmony_ci	struct mst_intc_chip_data *cd;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	list_for_each_entry(cd, &mst_intc_list, entry)
15162306a36Sopenharmony_ci		mst_intc_polarity_restore(cd);
15262306a36Sopenharmony_ci}
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic int mst_irq_suspend(void)
15562306a36Sopenharmony_ci{
15662306a36Sopenharmony_ci	struct mst_intc_chip_data *cd;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	list_for_each_entry(cd, &mst_intc_list, entry)
15962306a36Sopenharmony_ci		mst_intc_polarity_save(cd);
16062306a36Sopenharmony_ci	return 0;
16162306a36Sopenharmony_ci}
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic struct syscore_ops mst_irq_syscore_ops = {
16462306a36Sopenharmony_ci	.suspend	= mst_irq_suspend,
16562306a36Sopenharmony_ci	.resume		= mst_irq_resume,
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic int __init mst_irq_pm_init(void)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	register_syscore_ops(&mst_irq_syscore_ops);
17162306a36Sopenharmony_ci	return 0;
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_cilate_initcall(mst_irq_pm_init);
17462306a36Sopenharmony_ci#endif
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic int mst_intc_domain_translate(struct irq_domain *d,
17762306a36Sopenharmony_ci				     struct irq_fwspec *fwspec,
17862306a36Sopenharmony_ci				     unsigned long *hwirq,
17962306a36Sopenharmony_ci				     unsigned int *type)
18062306a36Sopenharmony_ci{
18162306a36Sopenharmony_ci	struct mst_intc_chip_data *cd = d->host_data;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	if (is_of_node(fwspec->fwnode)) {
18462306a36Sopenharmony_ci		if (fwspec->param_count != 3)
18562306a36Sopenharmony_ci			return -EINVAL;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci		/* No PPI should point to this domain */
18862306a36Sopenharmony_ci		if (fwspec->param[0] != 0)
18962306a36Sopenharmony_ci			return -EINVAL;
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci		if (fwspec->param[1] >= cd->nr_irqs)
19262306a36Sopenharmony_ci			return -EINVAL;
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci		*hwirq = fwspec->param[1];
19562306a36Sopenharmony_ci		*type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
19662306a36Sopenharmony_ci		return 0;
19762306a36Sopenharmony_ci	}
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	return -EINVAL;
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic int mst_intc_domain_alloc(struct irq_domain *domain, unsigned int virq,
20362306a36Sopenharmony_ci				 unsigned int nr_irqs, void *data)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	int i;
20662306a36Sopenharmony_ci	irq_hw_number_t hwirq;
20762306a36Sopenharmony_ci	struct irq_fwspec parent_fwspec, *fwspec = data;
20862306a36Sopenharmony_ci	struct mst_intc_chip_data *cd = domain->host_data;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	/* Not GIC compliant */
21162306a36Sopenharmony_ci	if (fwspec->param_count != 3)
21262306a36Sopenharmony_ci		return -EINVAL;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	/* No PPI should point to this domain */
21562306a36Sopenharmony_ci	if (fwspec->param[0])
21662306a36Sopenharmony_ci		return -EINVAL;
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	hwirq = fwspec->param[1];
21962306a36Sopenharmony_ci	for (i = 0; i < nr_irqs; i++)
22062306a36Sopenharmony_ci		irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
22162306a36Sopenharmony_ci					      &mst_intc_chip,
22262306a36Sopenharmony_ci					      domain->host_data);
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	parent_fwspec = *fwspec;
22562306a36Sopenharmony_ci	parent_fwspec.fwnode = domain->parent->fwnode;
22662306a36Sopenharmony_ci	parent_fwspec.param[1] = cd->irq_start + hwirq;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	/*
22962306a36Sopenharmony_ci	 * mst-intc latch the interrupt request if it's edge triggered,
23062306a36Sopenharmony_ci	 * so the output signal to parent GIC is always level sensitive.
23162306a36Sopenharmony_ci	 * And if the irq signal is active low, configure it to active high
23262306a36Sopenharmony_ci	 * to meet GIC SPI spec in mst_irq_chip_set_type via REV_POLARITY bit.
23362306a36Sopenharmony_ci	 */
23462306a36Sopenharmony_ci	parent_fwspec.param[2] = IRQ_TYPE_LEVEL_HIGH;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, &parent_fwspec);
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic const struct irq_domain_ops mst_intc_domain_ops = {
24062306a36Sopenharmony_ci	.translate	= mst_intc_domain_translate,
24162306a36Sopenharmony_ci	.alloc		= mst_intc_domain_alloc,
24262306a36Sopenharmony_ci	.free		= irq_domain_free_irqs_common,
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic int __init mst_intc_of_init(struct device_node *dn,
24662306a36Sopenharmony_ci				   struct device_node *parent)
24762306a36Sopenharmony_ci{
24862306a36Sopenharmony_ci	struct irq_domain *domain, *domain_parent;
24962306a36Sopenharmony_ci	struct mst_intc_chip_data *cd;
25062306a36Sopenharmony_ci	u32 irq_start, irq_end;
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	domain_parent = irq_find_host(parent);
25362306a36Sopenharmony_ci	if (!domain_parent) {
25462306a36Sopenharmony_ci		pr_err("mst-intc: interrupt-parent not found\n");
25562306a36Sopenharmony_ci		return -EINVAL;
25662306a36Sopenharmony_ci	}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	if (of_property_read_u32_index(dn, "mstar,irqs-map-range", 0, &irq_start) ||
25962306a36Sopenharmony_ci	    of_property_read_u32_index(dn, "mstar,irqs-map-range", 1, &irq_end))
26062306a36Sopenharmony_ci		return -EINVAL;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	cd = kzalloc(sizeof(*cd), GFP_KERNEL);
26362306a36Sopenharmony_ci	if (!cd)
26462306a36Sopenharmony_ci		return -ENOMEM;
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci	cd->base = of_iomap(dn, 0);
26762306a36Sopenharmony_ci	if (!cd->base) {
26862306a36Sopenharmony_ci		kfree(cd);
26962306a36Sopenharmony_ci		return -ENOMEM;
27062306a36Sopenharmony_ci	}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	cd->no_eoi = of_property_read_bool(dn, "mstar,intc-no-eoi");
27362306a36Sopenharmony_ci	raw_spin_lock_init(&cd->lock);
27462306a36Sopenharmony_ci	cd->irq_start = irq_start;
27562306a36Sopenharmony_ci	cd->nr_irqs = irq_end - irq_start + 1;
27662306a36Sopenharmony_ci	domain = irq_domain_add_hierarchy(domain_parent, 0, cd->nr_irqs, dn,
27762306a36Sopenharmony_ci					  &mst_intc_domain_ops, cd);
27862306a36Sopenharmony_ci	if (!domain) {
27962306a36Sopenharmony_ci		iounmap(cd->base);
28062306a36Sopenharmony_ci		kfree(cd);
28162306a36Sopenharmony_ci		return -ENOMEM;
28262306a36Sopenharmony_ci	}
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
28562306a36Sopenharmony_ci	INIT_LIST_HEAD(&cd->entry);
28662306a36Sopenharmony_ci	list_add_tail(&cd->entry, &mst_intc_list);
28762306a36Sopenharmony_ci#endif
28862306a36Sopenharmony_ci	return 0;
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ciIRQCHIP_DECLARE(mst_intc, "mstar,mst-intc", mst_intc_of_init);
292