162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2015 HiSilicon Limited, All Rights Reserved. 462306a36Sopenharmony_ci * Author: Jun Ma <majun258@huawei.com> 562306a36Sopenharmony_ci * Author: Yun Wu <wuyun.wu@huawei.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/acpi.h> 962306a36Sopenharmony_ci#include <linux/interrupt.h> 1062306a36Sopenharmony_ci#include <linux/irqchip.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/msi.h> 1362306a36Sopenharmony_ci#include <linux/of_address.h> 1462306a36Sopenharmony_ci#include <linux/of_irq.h> 1562306a36Sopenharmony_ci#include <linux/of_platform.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci#include <linux/slab.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci/* Interrupt numbers per mbigen node supported */ 2062306a36Sopenharmony_ci#define IRQS_PER_MBIGEN_NODE 128 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* 64 irqs (Pin0-pin63) are reserved for each mbigen chip */ 2362306a36Sopenharmony_ci#define RESERVED_IRQ_PER_MBIGEN_CHIP 64 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/* The maximum IRQ pin number of mbigen chip(start from 0) */ 2662306a36Sopenharmony_ci#define MAXIMUM_IRQ_PIN_NUM 1407 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* 2962306a36Sopenharmony_ci * In mbigen vector register 3062306a36Sopenharmony_ci * bit[21:12]: event id value 3162306a36Sopenharmony_ci * bit[11:0]: device id 3262306a36Sopenharmony_ci */ 3362306a36Sopenharmony_ci#define IRQ_EVENT_ID_SHIFT 12 3462306a36Sopenharmony_ci#define IRQ_EVENT_ID_MASK 0x3ff 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* register range of each mbigen node */ 3762306a36Sopenharmony_ci#define MBIGEN_NODE_OFFSET 0x1000 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* offset of vector register in mbigen node */ 4062306a36Sopenharmony_ci#define REG_MBIGEN_VEC_OFFSET 0x200 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/* 4362306a36Sopenharmony_ci * offset of clear register in mbigen node 4462306a36Sopenharmony_ci * This register is used to clear the status 4562306a36Sopenharmony_ci * of interrupt 4662306a36Sopenharmony_ci */ 4762306a36Sopenharmony_ci#define REG_MBIGEN_CLEAR_OFFSET 0xa000 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci/* 5062306a36Sopenharmony_ci * offset of interrupt type register 5162306a36Sopenharmony_ci * This register is used to configure interrupt 5262306a36Sopenharmony_ci * trigger type 5362306a36Sopenharmony_ci */ 5462306a36Sopenharmony_ci#define REG_MBIGEN_TYPE_OFFSET 0x0 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci/** 5762306a36Sopenharmony_ci * struct mbigen_device - holds the information of mbigen device. 5862306a36Sopenharmony_ci * 5962306a36Sopenharmony_ci * @pdev: pointer to the platform device structure of mbigen chip. 6062306a36Sopenharmony_ci * @base: mapped address of this mbigen chip. 6162306a36Sopenharmony_ci */ 6262306a36Sopenharmony_cistruct mbigen_device { 6362306a36Sopenharmony_ci struct platform_device *pdev; 6462306a36Sopenharmony_ci void __iomem *base; 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic inline unsigned int get_mbigen_vec_reg(irq_hw_number_t hwirq) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci unsigned int nid, pin; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci hwirq -= RESERVED_IRQ_PER_MBIGEN_CHIP; 7262306a36Sopenharmony_ci nid = hwirq / IRQS_PER_MBIGEN_NODE + 1; 7362306a36Sopenharmony_ci pin = hwirq % IRQS_PER_MBIGEN_NODE; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci return pin * 4 + nid * MBIGEN_NODE_OFFSET 7662306a36Sopenharmony_ci + REG_MBIGEN_VEC_OFFSET; 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic inline void get_mbigen_type_reg(irq_hw_number_t hwirq, 8062306a36Sopenharmony_ci u32 *mask, u32 *addr) 8162306a36Sopenharmony_ci{ 8262306a36Sopenharmony_ci unsigned int nid, irq_ofst, ofst; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci hwirq -= RESERVED_IRQ_PER_MBIGEN_CHIP; 8562306a36Sopenharmony_ci nid = hwirq / IRQS_PER_MBIGEN_NODE + 1; 8662306a36Sopenharmony_ci irq_ofst = hwirq % IRQS_PER_MBIGEN_NODE; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci *mask = 1 << (irq_ofst % 32); 8962306a36Sopenharmony_ci ofst = irq_ofst / 32 * 4; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci *addr = ofst + nid * MBIGEN_NODE_OFFSET 9262306a36Sopenharmony_ci + REG_MBIGEN_TYPE_OFFSET; 9362306a36Sopenharmony_ci} 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic inline void get_mbigen_clear_reg(irq_hw_number_t hwirq, 9662306a36Sopenharmony_ci u32 *mask, u32 *addr) 9762306a36Sopenharmony_ci{ 9862306a36Sopenharmony_ci unsigned int ofst = (hwirq / 32) * 4; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci *mask = 1 << (hwirq % 32); 10162306a36Sopenharmony_ci *addr = ofst + REG_MBIGEN_CLEAR_OFFSET; 10262306a36Sopenharmony_ci} 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic void mbigen_eoi_irq(struct irq_data *data) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci void __iomem *base = data->chip_data; 10762306a36Sopenharmony_ci u32 mask, addr; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci get_mbigen_clear_reg(data->hwirq, &mask, &addr); 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci writel_relaxed(mask, base + addr); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci irq_chip_eoi_parent(data); 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic int mbigen_set_type(struct irq_data *data, unsigned int type) 11762306a36Sopenharmony_ci{ 11862306a36Sopenharmony_ci void __iomem *base = data->chip_data; 11962306a36Sopenharmony_ci u32 mask, addr, val; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING) 12262306a36Sopenharmony_ci return -EINVAL; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci get_mbigen_type_reg(data->hwirq, &mask, &addr); 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci val = readl_relaxed(base + addr); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci if (type == IRQ_TYPE_LEVEL_HIGH) 12962306a36Sopenharmony_ci val |= mask; 13062306a36Sopenharmony_ci else 13162306a36Sopenharmony_ci val &= ~mask; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci writel_relaxed(val, base + addr); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci return 0; 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic struct irq_chip mbigen_irq_chip = { 13962306a36Sopenharmony_ci .name = "mbigen-v2", 14062306a36Sopenharmony_ci .irq_mask = irq_chip_mask_parent, 14162306a36Sopenharmony_ci .irq_unmask = irq_chip_unmask_parent, 14262306a36Sopenharmony_ci .irq_eoi = mbigen_eoi_irq, 14362306a36Sopenharmony_ci .irq_set_type = mbigen_set_type, 14462306a36Sopenharmony_ci .irq_set_affinity = irq_chip_set_affinity_parent, 14562306a36Sopenharmony_ci}; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_cistatic void mbigen_write_msg(struct msi_desc *desc, struct msi_msg *msg) 14862306a36Sopenharmony_ci{ 14962306a36Sopenharmony_ci struct irq_data *d = irq_get_irq_data(desc->irq); 15062306a36Sopenharmony_ci void __iomem *base = d->chip_data; 15162306a36Sopenharmony_ci u32 val; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci if (!msg->address_lo && !msg->address_hi) 15462306a36Sopenharmony_ci return; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci base += get_mbigen_vec_reg(d->hwirq); 15762306a36Sopenharmony_ci val = readl_relaxed(base); 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci val &= ~(IRQ_EVENT_ID_MASK << IRQ_EVENT_ID_SHIFT); 16062306a36Sopenharmony_ci val |= (msg->data << IRQ_EVENT_ID_SHIFT); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci /* The address of doorbell is encoded in mbigen register by default 16362306a36Sopenharmony_ci * So,we don't need to program the doorbell address at here 16462306a36Sopenharmony_ci */ 16562306a36Sopenharmony_ci writel_relaxed(val, base); 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic int mbigen_domain_translate(struct irq_domain *d, 16962306a36Sopenharmony_ci struct irq_fwspec *fwspec, 17062306a36Sopenharmony_ci unsigned long *hwirq, 17162306a36Sopenharmony_ci unsigned int *type) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci if (is_of_node(fwspec->fwnode) || is_acpi_device_node(fwspec->fwnode)) { 17462306a36Sopenharmony_ci if (fwspec->param_count != 2) 17562306a36Sopenharmony_ci return -EINVAL; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci if ((fwspec->param[0] > MAXIMUM_IRQ_PIN_NUM) || 17862306a36Sopenharmony_ci (fwspec->param[0] < RESERVED_IRQ_PER_MBIGEN_CHIP)) 17962306a36Sopenharmony_ci return -EINVAL; 18062306a36Sopenharmony_ci else 18162306a36Sopenharmony_ci *hwirq = fwspec->param[0]; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci /* If there is no valid irq type, just use the default type */ 18462306a36Sopenharmony_ci if ((fwspec->param[1] == IRQ_TYPE_EDGE_RISING) || 18562306a36Sopenharmony_ci (fwspec->param[1] == IRQ_TYPE_LEVEL_HIGH)) 18662306a36Sopenharmony_ci *type = fwspec->param[1]; 18762306a36Sopenharmony_ci else 18862306a36Sopenharmony_ci return -EINVAL; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci return 0; 19162306a36Sopenharmony_ci } 19262306a36Sopenharmony_ci return -EINVAL; 19362306a36Sopenharmony_ci} 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic int mbigen_irq_domain_alloc(struct irq_domain *domain, 19662306a36Sopenharmony_ci unsigned int virq, 19762306a36Sopenharmony_ci unsigned int nr_irqs, 19862306a36Sopenharmony_ci void *args) 19962306a36Sopenharmony_ci{ 20062306a36Sopenharmony_ci struct irq_fwspec *fwspec = args; 20162306a36Sopenharmony_ci irq_hw_number_t hwirq; 20262306a36Sopenharmony_ci unsigned int type; 20362306a36Sopenharmony_ci struct mbigen_device *mgn_chip; 20462306a36Sopenharmony_ci int i, err; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci err = mbigen_domain_translate(domain, fwspec, &hwirq, &type); 20762306a36Sopenharmony_ci if (err) 20862306a36Sopenharmony_ci return err; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci err = platform_msi_device_domain_alloc(domain, virq, nr_irqs); 21162306a36Sopenharmony_ci if (err) 21262306a36Sopenharmony_ci return err; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci mgn_chip = platform_msi_get_host_data(domain); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci for (i = 0; i < nr_irqs; i++) 21762306a36Sopenharmony_ci irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i, 21862306a36Sopenharmony_ci &mbigen_irq_chip, mgn_chip->base); 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci return 0; 22162306a36Sopenharmony_ci} 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic void mbigen_irq_domain_free(struct irq_domain *domain, unsigned int virq, 22462306a36Sopenharmony_ci unsigned int nr_irqs) 22562306a36Sopenharmony_ci{ 22662306a36Sopenharmony_ci platform_msi_device_domain_free(domain, virq, nr_irqs); 22762306a36Sopenharmony_ci} 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_cistatic const struct irq_domain_ops mbigen_domain_ops = { 23062306a36Sopenharmony_ci .translate = mbigen_domain_translate, 23162306a36Sopenharmony_ci .alloc = mbigen_irq_domain_alloc, 23262306a36Sopenharmony_ci .free = mbigen_irq_domain_free, 23362306a36Sopenharmony_ci}; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic int mbigen_of_create_domain(struct platform_device *pdev, 23662306a36Sopenharmony_ci struct mbigen_device *mgn_chip) 23762306a36Sopenharmony_ci{ 23862306a36Sopenharmony_ci struct platform_device *child; 23962306a36Sopenharmony_ci struct irq_domain *domain; 24062306a36Sopenharmony_ci struct device_node *np; 24162306a36Sopenharmony_ci u32 num_pins; 24262306a36Sopenharmony_ci int ret = 0; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci for_each_child_of_node(pdev->dev.of_node, np) { 24562306a36Sopenharmony_ci if (!of_property_read_bool(np, "interrupt-controller")) 24662306a36Sopenharmony_ci continue; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci child = of_platform_device_create(np, NULL, NULL); 24962306a36Sopenharmony_ci if (!child) { 25062306a36Sopenharmony_ci ret = -ENOMEM; 25162306a36Sopenharmony_ci break; 25262306a36Sopenharmony_ci } 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci if (of_property_read_u32(child->dev.of_node, "num-pins", 25562306a36Sopenharmony_ci &num_pins) < 0) { 25662306a36Sopenharmony_ci dev_err(&pdev->dev, "No num-pins property\n"); 25762306a36Sopenharmony_ci ret = -EINVAL; 25862306a36Sopenharmony_ci break; 25962306a36Sopenharmony_ci } 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci domain = platform_msi_create_device_domain(&child->dev, num_pins, 26262306a36Sopenharmony_ci mbigen_write_msg, 26362306a36Sopenharmony_ci &mbigen_domain_ops, 26462306a36Sopenharmony_ci mgn_chip); 26562306a36Sopenharmony_ci if (!domain) { 26662306a36Sopenharmony_ci ret = -ENOMEM; 26762306a36Sopenharmony_ci break; 26862306a36Sopenharmony_ci } 26962306a36Sopenharmony_ci } 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci if (ret) 27262306a36Sopenharmony_ci of_node_put(np); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci return ret; 27562306a36Sopenharmony_ci} 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci#ifdef CONFIG_ACPI 27862306a36Sopenharmony_cistatic const struct acpi_device_id mbigen_acpi_match[] = { 27962306a36Sopenharmony_ci { "HISI0152", 0 }, 28062306a36Sopenharmony_ci {} 28162306a36Sopenharmony_ci}; 28262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, mbigen_acpi_match); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic int mbigen_acpi_create_domain(struct platform_device *pdev, 28562306a36Sopenharmony_ci struct mbigen_device *mgn_chip) 28662306a36Sopenharmony_ci{ 28762306a36Sopenharmony_ci struct irq_domain *domain; 28862306a36Sopenharmony_ci u32 num_pins = 0; 28962306a36Sopenharmony_ci int ret; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* 29262306a36Sopenharmony_ci * "num-pins" is the total number of interrupt pins implemented in 29362306a36Sopenharmony_ci * this mbigen instance, and mbigen is an interrupt controller 29462306a36Sopenharmony_ci * connected to ITS converting wired interrupts into MSI, so we 29562306a36Sopenharmony_ci * use "num-pins" to alloc MSI vectors which are needed by client 29662306a36Sopenharmony_ci * devices connected to it. 29762306a36Sopenharmony_ci * 29862306a36Sopenharmony_ci * Here is the DSDT device node used for mbigen in firmware: 29962306a36Sopenharmony_ci * Device(MBI0) { 30062306a36Sopenharmony_ci * Name(_HID, "HISI0152") 30162306a36Sopenharmony_ci * Name(_UID, Zero) 30262306a36Sopenharmony_ci * Name(_CRS, ResourceTemplate() { 30362306a36Sopenharmony_ci * Memory32Fixed(ReadWrite, 0xa0080000, 0x10000) 30462306a36Sopenharmony_ci * }) 30562306a36Sopenharmony_ci * 30662306a36Sopenharmony_ci * Name(_DSD, Package () { 30762306a36Sopenharmony_ci * ToUUID("daffd814-6eba-4d8c-8a91-bc9bbf4aa301"), 30862306a36Sopenharmony_ci * Package () { 30962306a36Sopenharmony_ci * Package () {"num-pins", 378} 31062306a36Sopenharmony_ci * } 31162306a36Sopenharmony_ci * }) 31262306a36Sopenharmony_ci * } 31362306a36Sopenharmony_ci */ 31462306a36Sopenharmony_ci ret = device_property_read_u32(&pdev->dev, "num-pins", &num_pins); 31562306a36Sopenharmony_ci if (ret || num_pins == 0) 31662306a36Sopenharmony_ci return -EINVAL; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci domain = platform_msi_create_device_domain(&pdev->dev, num_pins, 31962306a36Sopenharmony_ci mbigen_write_msg, 32062306a36Sopenharmony_ci &mbigen_domain_ops, 32162306a36Sopenharmony_ci mgn_chip); 32262306a36Sopenharmony_ci if (!domain) 32362306a36Sopenharmony_ci return -ENOMEM; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci return 0; 32662306a36Sopenharmony_ci} 32762306a36Sopenharmony_ci#else 32862306a36Sopenharmony_cistatic inline int mbigen_acpi_create_domain(struct platform_device *pdev, 32962306a36Sopenharmony_ci struct mbigen_device *mgn_chip) 33062306a36Sopenharmony_ci{ 33162306a36Sopenharmony_ci return -ENODEV; 33262306a36Sopenharmony_ci} 33362306a36Sopenharmony_ci#endif 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_cistatic int mbigen_device_probe(struct platform_device *pdev) 33662306a36Sopenharmony_ci{ 33762306a36Sopenharmony_ci struct mbigen_device *mgn_chip; 33862306a36Sopenharmony_ci struct resource *res; 33962306a36Sopenharmony_ci int err; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci mgn_chip = devm_kzalloc(&pdev->dev, sizeof(*mgn_chip), GFP_KERNEL); 34262306a36Sopenharmony_ci if (!mgn_chip) 34362306a36Sopenharmony_ci return -ENOMEM; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci mgn_chip->pdev = pdev; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 34862306a36Sopenharmony_ci if (!res) 34962306a36Sopenharmony_ci return -EINVAL; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci mgn_chip->base = devm_ioremap(&pdev->dev, res->start, 35262306a36Sopenharmony_ci resource_size(res)); 35362306a36Sopenharmony_ci if (!mgn_chip->base) { 35462306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to ioremap %pR\n", res); 35562306a36Sopenharmony_ci return -ENOMEM; 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) 35962306a36Sopenharmony_ci err = mbigen_of_create_domain(pdev, mgn_chip); 36062306a36Sopenharmony_ci else if (ACPI_COMPANION(&pdev->dev)) 36162306a36Sopenharmony_ci err = mbigen_acpi_create_domain(pdev, mgn_chip); 36262306a36Sopenharmony_ci else 36362306a36Sopenharmony_ci err = -EINVAL; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci if (err) { 36662306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to create mbi-gen irqdomain\n"); 36762306a36Sopenharmony_ci return err; 36862306a36Sopenharmony_ci } 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci platform_set_drvdata(pdev, mgn_chip); 37162306a36Sopenharmony_ci return 0; 37262306a36Sopenharmony_ci} 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_cistatic const struct of_device_id mbigen_of_match[] = { 37562306a36Sopenharmony_ci { .compatible = "hisilicon,mbigen-v2" }, 37662306a36Sopenharmony_ci { /* END */ } 37762306a36Sopenharmony_ci}; 37862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mbigen_of_match); 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic struct platform_driver mbigen_platform_driver = { 38162306a36Sopenharmony_ci .driver = { 38262306a36Sopenharmony_ci .name = "Hisilicon MBIGEN-V2", 38362306a36Sopenharmony_ci .of_match_table = mbigen_of_match, 38462306a36Sopenharmony_ci .acpi_match_table = ACPI_PTR(mbigen_acpi_match), 38562306a36Sopenharmony_ci .suppress_bind_attrs = true, 38662306a36Sopenharmony_ci }, 38762306a36Sopenharmony_ci .probe = mbigen_device_probe, 38862306a36Sopenharmony_ci}; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_cimodule_platform_driver(mbigen_platform_driver); 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ciMODULE_AUTHOR("Jun Ma <majun258@huawei.com>"); 39362306a36Sopenharmony_ciMODULE_AUTHOR("Yun Wu <wuyun.wu@huawei.com>"); 39462306a36Sopenharmony_ciMODULE_DESCRIPTION("HiSilicon MBI Generator driver"); 395