162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * JZ47xx SoCs TCU IRQ driver 462306a36Sopenharmony_ci * Copyright (C) 2019 Paul Cercueil <paul@crapouillou.net> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/interrupt.h> 962306a36Sopenharmony_ci#include <linux/irqchip.h> 1062306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h> 1162306a36Sopenharmony_ci#include <linux/mfd/ingenic-tcu.h> 1262306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1362306a36Sopenharmony_ci#include <linux/of_irq.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_cistruct ingenic_tcu { 1762306a36Sopenharmony_ci struct regmap *map; 1862306a36Sopenharmony_ci struct clk *clk; 1962306a36Sopenharmony_ci struct irq_domain *domain; 2062306a36Sopenharmony_ci unsigned int nb_parent_irqs; 2162306a36Sopenharmony_ci u32 parent_irqs[3]; 2262306a36Sopenharmony_ci}; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistatic void ingenic_tcu_intc_cascade(struct irq_desc *desc) 2562306a36Sopenharmony_ci{ 2662306a36Sopenharmony_ci struct irq_chip *irq_chip = irq_data_get_irq_chip(&desc->irq_data); 2762306a36Sopenharmony_ci struct irq_domain *domain = irq_desc_get_handler_data(desc); 2862306a36Sopenharmony_ci struct irq_chip_generic *gc = irq_get_domain_generic_chip(domain, 0); 2962306a36Sopenharmony_ci struct regmap *map = gc->private; 3062306a36Sopenharmony_ci uint32_t irq_reg, irq_mask; 3162306a36Sopenharmony_ci unsigned long bits; 3262306a36Sopenharmony_ci unsigned int i; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci regmap_read(map, TCU_REG_TFR, &irq_reg); 3562306a36Sopenharmony_ci regmap_read(map, TCU_REG_TMR, &irq_mask); 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci chained_irq_enter(irq_chip, desc); 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci irq_reg &= ~irq_mask; 4062306a36Sopenharmony_ci bits = irq_reg; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci for_each_set_bit(i, &bits, 32) 4362306a36Sopenharmony_ci generic_handle_domain_irq(domain, i); 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci chained_irq_exit(irq_chip, desc); 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic void ingenic_tcu_gc_unmask_enable_reg(struct irq_data *d) 4962306a36Sopenharmony_ci{ 5062306a36Sopenharmony_ci struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 5162306a36Sopenharmony_ci struct irq_chip_type *ct = irq_data_get_chip_type(d); 5262306a36Sopenharmony_ci struct regmap *map = gc->private; 5362306a36Sopenharmony_ci u32 mask = d->mask; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci irq_gc_lock(gc); 5662306a36Sopenharmony_ci regmap_write(map, ct->regs.ack, mask); 5762306a36Sopenharmony_ci regmap_write(map, ct->regs.enable, mask); 5862306a36Sopenharmony_ci *ct->mask_cache |= mask; 5962306a36Sopenharmony_ci irq_gc_unlock(gc); 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic void ingenic_tcu_gc_mask_disable_reg(struct irq_data *d) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 6562306a36Sopenharmony_ci struct irq_chip_type *ct = irq_data_get_chip_type(d); 6662306a36Sopenharmony_ci struct regmap *map = gc->private; 6762306a36Sopenharmony_ci u32 mask = d->mask; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci irq_gc_lock(gc); 7062306a36Sopenharmony_ci regmap_write(map, ct->regs.disable, mask); 7162306a36Sopenharmony_ci *ct->mask_cache &= ~mask; 7262306a36Sopenharmony_ci irq_gc_unlock(gc); 7362306a36Sopenharmony_ci} 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic void ingenic_tcu_gc_mask_disable_reg_and_ack(struct irq_data *d) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 7862306a36Sopenharmony_ci struct irq_chip_type *ct = irq_data_get_chip_type(d); 7962306a36Sopenharmony_ci struct regmap *map = gc->private; 8062306a36Sopenharmony_ci u32 mask = d->mask; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci irq_gc_lock(gc); 8362306a36Sopenharmony_ci regmap_write(map, ct->regs.ack, mask); 8462306a36Sopenharmony_ci regmap_write(map, ct->regs.disable, mask); 8562306a36Sopenharmony_ci irq_gc_unlock(gc); 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic int __init ingenic_tcu_irq_init(struct device_node *np, 8962306a36Sopenharmony_ci struct device_node *parent) 9062306a36Sopenharmony_ci{ 9162306a36Sopenharmony_ci struct irq_chip_generic *gc; 9262306a36Sopenharmony_ci struct irq_chip_type *ct; 9362306a36Sopenharmony_ci struct ingenic_tcu *tcu; 9462306a36Sopenharmony_ci struct regmap *map; 9562306a36Sopenharmony_ci unsigned int i; 9662306a36Sopenharmony_ci int ret, irqs; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci map = device_node_to_regmap(np); 9962306a36Sopenharmony_ci if (IS_ERR(map)) 10062306a36Sopenharmony_ci return PTR_ERR(map); 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci tcu = kzalloc(sizeof(*tcu), GFP_KERNEL); 10362306a36Sopenharmony_ci if (!tcu) 10462306a36Sopenharmony_ci return -ENOMEM; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci tcu->map = map; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci irqs = of_property_count_elems_of_size(np, "interrupts", sizeof(u32)); 10962306a36Sopenharmony_ci if (irqs < 0 || irqs > ARRAY_SIZE(tcu->parent_irqs)) { 11062306a36Sopenharmony_ci pr_crit("%s: Invalid 'interrupts' property\n", __func__); 11162306a36Sopenharmony_ci ret = -EINVAL; 11262306a36Sopenharmony_ci goto err_free_tcu; 11362306a36Sopenharmony_ci } 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci tcu->nb_parent_irqs = irqs; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci tcu->domain = irq_domain_add_linear(np, 32, &irq_generic_chip_ops, 11862306a36Sopenharmony_ci NULL); 11962306a36Sopenharmony_ci if (!tcu->domain) { 12062306a36Sopenharmony_ci ret = -ENOMEM; 12162306a36Sopenharmony_ci goto err_free_tcu; 12262306a36Sopenharmony_ci } 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci ret = irq_alloc_domain_generic_chips(tcu->domain, 32, 1, "TCU", 12562306a36Sopenharmony_ci handle_level_irq, 0, 12662306a36Sopenharmony_ci IRQ_NOPROBE | IRQ_LEVEL, 0); 12762306a36Sopenharmony_ci if (ret) { 12862306a36Sopenharmony_ci pr_crit("%s: Invalid 'interrupts' property\n", __func__); 12962306a36Sopenharmony_ci goto out_domain_remove; 13062306a36Sopenharmony_ci } 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci gc = irq_get_domain_generic_chip(tcu->domain, 0); 13362306a36Sopenharmony_ci ct = gc->chip_types; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci gc->wake_enabled = IRQ_MSK(32); 13662306a36Sopenharmony_ci gc->private = tcu->map; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci ct->regs.disable = TCU_REG_TMSR; 13962306a36Sopenharmony_ci ct->regs.enable = TCU_REG_TMCR; 14062306a36Sopenharmony_ci ct->regs.ack = TCU_REG_TFCR; 14162306a36Sopenharmony_ci ct->chip.irq_unmask = ingenic_tcu_gc_unmask_enable_reg; 14262306a36Sopenharmony_ci ct->chip.irq_mask = ingenic_tcu_gc_mask_disable_reg; 14362306a36Sopenharmony_ci ct->chip.irq_mask_ack = ingenic_tcu_gc_mask_disable_reg_and_ack; 14462306a36Sopenharmony_ci ct->chip.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci /* Mask all IRQs by default */ 14762306a36Sopenharmony_ci regmap_write(tcu->map, TCU_REG_TMSR, IRQ_MSK(32)); 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci /* 15062306a36Sopenharmony_ci * On JZ4740, timer 0 and timer 1 have their own interrupt line; 15162306a36Sopenharmony_ci * timers 2-7 share one interrupt. 15262306a36Sopenharmony_ci * On SoCs >= JZ4770, timer 5 has its own interrupt line; 15362306a36Sopenharmony_ci * timers 0-4 and 6-7 share one single interrupt. 15462306a36Sopenharmony_ci * 15562306a36Sopenharmony_ci * To keep things simple, we just register the same handler to 15662306a36Sopenharmony_ci * all parent interrupts. The handler will properly detect which 15762306a36Sopenharmony_ci * channel fired the interrupt. 15862306a36Sopenharmony_ci */ 15962306a36Sopenharmony_ci for (i = 0; i < irqs; i++) { 16062306a36Sopenharmony_ci tcu->parent_irqs[i] = irq_of_parse_and_map(np, i); 16162306a36Sopenharmony_ci if (!tcu->parent_irqs[i]) { 16262306a36Sopenharmony_ci ret = -EINVAL; 16362306a36Sopenharmony_ci goto out_unmap_irqs; 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci irq_set_chained_handler_and_data(tcu->parent_irqs[i], 16762306a36Sopenharmony_ci ingenic_tcu_intc_cascade, 16862306a36Sopenharmony_ci tcu->domain); 16962306a36Sopenharmony_ci } 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci return 0; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ciout_unmap_irqs: 17462306a36Sopenharmony_ci for (; i > 0; i--) 17562306a36Sopenharmony_ci irq_dispose_mapping(tcu->parent_irqs[i - 1]); 17662306a36Sopenharmony_ciout_domain_remove: 17762306a36Sopenharmony_ci irq_domain_remove(tcu->domain); 17862306a36Sopenharmony_cierr_free_tcu: 17962306a36Sopenharmony_ci kfree(tcu); 18062306a36Sopenharmony_ci return ret; 18162306a36Sopenharmony_ci} 18262306a36Sopenharmony_ciIRQCHIP_DECLARE(jz4740_tcu_irq, "ingenic,jz4740-tcu", ingenic_tcu_irq_init); 18362306a36Sopenharmony_ciIRQCHIP_DECLARE(jz4725b_tcu_irq, "ingenic,jz4725b-tcu", ingenic_tcu_irq_init); 18462306a36Sopenharmony_ciIRQCHIP_DECLARE(jz4760_tcu_irq, "ingenic,jz4760-tcu", ingenic_tcu_irq_init); 18562306a36Sopenharmony_ciIRQCHIP_DECLARE(jz4770_tcu_irq, "ingenic,jz4770-tcu", ingenic_tcu_irq_init); 18662306a36Sopenharmony_ciIRQCHIP_DECLARE(x1000_tcu_irq, "ingenic,x1000-tcu", ingenic_tcu_irq_init); 187