162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2015 Freescale Semiconductor, Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/of_address.h> 762306a36Sopenharmony_ci#include <linux/of_irq.h> 862306a36Sopenharmony_ci#include <linux/slab.h> 962306a36Sopenharmony_ci#include <linux/irqchip.h> 1062306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#define IMR_NUM 4 1362306a36Sopenharmony_ci#define GPC_MAX_IRQS (IMR_NUM * 32) 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define GPC_IMR1_CORE0 0x30 1662306a36Sopenharmony_ci#define GPC_IMR1_CORE1 0x40 1762306a36Sopenharmony_ci#define GPC_IMR1_CORE2 0x1c0 1862306a36Sopenharmony_ci#define GPC_IMR1_CORE3 0x1d0 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_cistruct gpcv2_irqchip_data { 2262306a36Sopenharmony_ci struct raw_spinlock rlock; 2362306a36Sopenharmony_ci void __iomem *gpc_base; 2462306a36Sopenharmony_ci u32 wakeup_sources[IMR_NUM]; 2562306a36Sopenharmony_ci u32 saved_irq_mask[IMR_NUM]; 2662306a36Sopenharmony_ci u32 cpu2wakeup; 2762306a36Sopenharmony_ci}; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistatic struct gpcv2_irqchip_data *imx_gpcv2_instance __ro_after_init; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistatic void __iomem *gpcv2_idx_to_reg(struct gpcv2_irqchip_data *cd, int i) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci return cd->gpc_base + cd->cpu2wakeup + i * 4; 3462306a36Sopenharmony_ci} 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic int gpcv2_wakeup_source_save(void) 3762306a36Sopenharmony_ci{ 3862306a36Sopenharmony_ci struct gpcv2_irqchip_data *cd; 3962306a36Sopenharmony_ci void __iomem *reg; 4062306a36Sopenharmony_ci int i; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci cd = imx_gpcv2_instance; 4362306a36Sopenharmony_ci if (!cd) 4462306a36Sopenharmony_ci return 0; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci for (i = 0; i < IMR_NUM; i++) { 4762306a36Sopenharmony_ci reg = gpcv2_idx_to_reg(cd, i); 4862306a36Sopenharmony_ci cd->saved_irq_mask[i] = readl_relaxed(reg); 4962306a36Sopenharmony_ci writel_relaxed(cd->wakeup_sources[i], reg); 5062306a36Sopenharmony_ci } 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci return 0; 5362306a36Sopenharmony_ci} 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic void gpcv2_wakeup_source_restore(void) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci struct gpcv2_irqchip_data *cd; 5862306a36Sopenharmony_ci int i; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci cd = imx_gpcv2_instance; 6162306a36Sopenharmony_ci if (!cd) 6262306a36Sopenharmony_ci return; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci for (i = 0; i < IMR_NUM; i++) 6562306a36Sopenharmony_ci writel_relaxed(cd->saved_irq_mask[i], gpcv2_idx_to_reg(cd, i)); 6662306a36Sopenharmony_ci} 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic struct syscore_ops imx_gpcv2_syscore_ops = { 6962306a36Sopenharmony_ci .suspend = gpcv2_wakeup_source_save, 7062306a36Sopenharmony_ci .resume = gpcv2_wakeup_source_restore, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic int imx_gpcv2_irq_set_wake(struct irq_data *d, unsigned int on) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci struct gpcv2_irqchip_data *cd = d->chip_data; 7662306a36Sopenharmony_ci unsigned int idx = d->hwirq / 32; 7762306a36Sopenharmony_ci unsigned long flags; 7862306a36Sopenharmony_ci u32 mask, val; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci raw_spin_lock_irqsave(&cd->rlock, flags); 8162306a36Sopenharmony_ci mask = BIT(d->hwirq % 32); 8262306a36Sopenharmony_ci val = cd->wakeup_sources[idx]; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci cd->wakeup_sources[idx] = on ? (val & ~mask) : (val | mask); 8562306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&cd->rlock, flags); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci /* 8862306a36Sopenharmony_ci * Do *not* call into the parent, as the GIC doesn't have any 8962306a36Sopenharmony_ci * wake-up facility... 9062306a36Sopenharmony_ci */ 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci return 0; 9362306a36Sopenharmony_ci} 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic void imx_gpcv2_irq_unmask(struct irq_data *d) 9662306a36Sopenharmony_ci{ 9762306a36Sopenharmony_ci struct gpcv2_irqchip_data *cd = d->chip_data; 9862306a36Sopenharmony_ci void __iomem *reg; 9962306a36Sopenharmony_ci u32 val; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci raw_spin_lock(&cd->rlock); 10262306a36Sopenharmony_ci reg = gpcv2_idx_to_reg(cd, d->hwirq / 32); 10362306a36Sopenharmony_ci val = readl_relaxed(reg); 10462306a36Sopenharmony_ci val &= ~BIT(d->hwirq % 32); 10562306a36Sopenharmony_ci writel_relaxed(val, reg); 10662306a36Sopenharmony_ci raw_spin_unlock(&cd->rlock); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci irq_chip_unmask_parent(d); 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic void imx_gpcv2_irq_mask(struct irq_data *d) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci struct gpcv2_irqchip_data *cd = d->chip_data; 11462306a36Sopenharmony_ci void __iomem *reg; 11562306a36Sopenharmony_ci u32 val; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci raw_spin_lock(&cd->rlock); 11862306a36Sopenharmony_ci reg = gpcv2_idx_to_reg(cd, d->hwirq / 32); 11962306a36Sopenharmony_ci val = readl_relaxed(reg); 12062306a36Sopenharmony_ci val |= BIT(d->hwirq % 32); 12162306a36Sopenharmony_ci writel_relaxed(val, reg); 12262306a36Sopenharmony_ci raw_spin_unlock(&cd->rlock); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci irq_chip_mask_parent(d); 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic struct irq_chip gpcv2_irqchip_data_chip = { 12862306a36Sopenharmony_ci .name = "GPCv2", 12962306a36Sopenharmony_ci .irq_eoi = irq_chip_eoi_parent, 13062306a36Sopenharmony_ci .irq_mask = imx_gpcv2_irq_mask, 13162306a36Sopenharmony_ci .irq_unmask = imx_gpcv2_irq_unmask, 13262306a36Sopenharmony_ci .irq_set_wake = imx_gpcv2_irq_set_wake, 13362306a36Sopenharmony_ci .irq_retrigger = irq_chip_retrigger_hierarchy, 13462306a36Sopenharmony_ci .irq_set_type = irq_chip_set_type_parent, 13562306a36Sopenharmony_ci#ifdef CONFIG_SMP 13662306a36Sopenharmony_ci .irq_set_affinity = irq_chip_set_affinity_parent, 13762306a36Sopenharmony_ci#endif 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic int imx_gpcv2_domain_translate(struct irq_domain *d, 14162306a36Sopenharmony_ci struct irq_fwspec *fwspec, 14262306a36Sopenharmony_ci unsigned long *hwirq, 14362306a36Sopenharmony_ci unsigned int *type) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci if (is_of_node(fwspec->fwnode)) { 14662306a36Sopenharmony_ci if (fwspec->param_count != 3) 14762306a36Sopenharmony_ci return -EINVAL; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci /* No PPI should point to this domain */ 15062306a36Sopenharmony_ci if (fwspec->param[0] != 0) 15162306a36Sopenharmony_ci return -EINVAL; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci *hwirq = fwspec->param[1]; 15462306a36Sopenharmony_ci *type = fwspec->param[2]; 15562306a36Sopenharmony_ci return 0; 15662306a36Sopenharmony_ci } 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci return -EINVAL; 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic int imx_gpcv2_domain_alloc(struct irq_domain *domain, 16262306a36Sopenharmony_ci unsigned int irq, unsigned int nr_irqs, 16362306a36Sopenharmony_ci void *data) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci struct irq_fwspec *fwspec = data; 16662306a36Sopenharmony_ci struct irq_fwspec parent_fwspec; 16762306a36Sopenharmony_ci irq_hw_number_t hwirq; 16862306a36Sopenharmony_ci unsigned int type; 16962306a36Sopenharmony_ci int err; 17062306a36Sopenharmony_ci int i; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci err = imx_gpcv2_domain_translate(domain, fwspec, &hwirq, &type); 17362306a36Sopenharmony_ci if (err) 17462306a36Sopenharmony_ci return err; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci if (hwirq >= GPC_MAX_IRQS) 17762306a36Sopenharmony_ci return -EINVAL; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci for (i = 0; i < nr_irqs; i++) { 18062306a36Sopenharmony_ci irq_domain_set_hwirq_and_chip(domain, irq + i, hwirq + i, 18162306a36Sopenharmony_ci &gpcv2_irqchip_data_chip, domain->host_data); 18262306a36Sopenharmony_ci } 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci parent_fwspec = *fwspec; 18562306a36Sopenharmony_ci parent_fwspec.fwnode = domain->parent->fwnode; 18662306a36Sopenharmony_ci return irq_domain_alloc_irqs_parent(domain, irq, nr_irqs, 18762306a36Sopenharmony_ci &parent_fwspec); 18862306a36Sopenharmony_ci} 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic const struct irq_domain_ops gpcv2_irqchip_data_domain_ops = { 19162306a36Sopenharmony_ci .translate = imx_gpcv2_domain_translate, 19262306a36Sopenharmony_ci .alloc = imx_gpcv2_domain_alloc, 19362306a36Sopenharmony_ci .free = irq_domain_free_irqs_common, 19462306a36Sopenharmony_ci}; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic const struct of_device_id gpcv2_of_match[] = { 19762306a36Sopenharmony_ci { .compatible = "fsl,imx7d-gpc", .data = (const void *) 2 }, 19862306a36Sopenharmony_ci { .compatible = "fsl,imx8mq-gpc", .data = (const void *) 4 }, 19962306a36Sopenharmony_ci { /* END */ } 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic int __init imx_gpcv2_irqchip_init(struct device_node *node, 20362306a36Sopenharmony_ci struct device_node *parent) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci struct irq_domain *parent_domain, *domain; 20662306a36Sopenharmony_ci struct gpcv2_irqchip_data *cd; 20762306a36Sopenharmony_ci const struct of_device_id *id; 20862306a36Sopenharmony_ci unsigned long core_num; 20962306a36Sopenharmony_ci int i; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci if (!parent) { 21262306a36Sopenharmony_ci pr_err("%pOF: no parent, giving up\n", node); 21362306a36Sopenharmony_ci return -ENODEV; 21462306a36Sopenharmony_ci } 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci id = of_match_node(gpcv2_of_match, node); 21762306a36Sopenharmony_ci if (!id) { 21862306a36Sopenharmony_ci pr_err("%pOF: unknown compatibility string\n", node); 21962306a36Sopenharmony_ci return -ENODEV; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci core_num = (unsigned long)id->data; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci parent_domain = irq_find_host(parent); 22562306a36Sopenharmony_ci if (!parent_domain) { 22662306a36Sopenharmony_ci pr_err("%pOF: unable to get parent domain\n", node); 22762306a36Sopenharmony_ci return -ENXIO; 22862306a36Sopenharmony_ci } 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci cd = kzalloc(sizeof(struct gpcv2_irqchip_data), GFP_KERNEL); 23162306a36Sopenharmony_ci if (!cd) 23262306a36Sopenharmony_ci return -ENOMEM; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci raw_spin_lock_init(&cd->rlock); 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci cd->gpc_base = of_iomap(node, 0); 23762306a36Sopenharmony_ci if (!cd->gpc_base) { 23862306a36Sopenharmony_ci pr_err("%pOF: unable to map gpc registers\n", node); 23962306a36Sopenharmony_ci kfree(cd); 24062306a36Sopenharmony_ci return -ENOMEM; 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci domain = irq_domain_add_hierarchy(parent_domain, 0, GPC_MAX_IRQS, 24462306a36Sopenharmony_ci node, &gpcv2_irqchip_data_domain_ops, cd); 24562306a36Sopenharmony_ci if (!domain) { 24662306a36Sopenharmony_ci iounmap(cd->gpc_base); 24762306a36Sopenharmony_ci kfree(cd); 24862306a36Sopenharmony_ci return -ENOMEM; 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci irq_set_default_host(domain); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci /* Initially mask all interrupts */ 25362306a36Sopenharmony_ci for (i = 0; i < IMR_NUM; i++) { 25462306a36Sopenharmony_ci void __iomem *reg = cd->gpc_base + i * 4; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci switch (core_num) { 25762306a36Sopenharmony_ci case 4: 25862306a36Sopenharmony_ci writel_relaxed(~0, reg + GPC_IMR1_CORE2); 25962306a36Sopenharmony_ci writel_relaxed(~0, reg + GPC_IMR1_CORE3); 26062306a36Sopenharmony_ci fallthrough; 26162306a36Sopenharmony_ci case 2: 26262306a36Sopenharmony_ci writel_relaxed(~0, reg + GPC_IMR1_CORE0); 26362306a36Sopenharmony_ci writel_relaxed(~0, reg + GPC_IMR1_CORE1); 26462306a36Sopenharmony_ci } 26562306a36Sopenharmony_ci cd->wakeup_sources[i] = ~0; 26662306a36Sopenharmony_ci } 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* Let CORE0 as the default CPU to wake up by GPC */ 26962306a36Sopenharmony_ci cd->cpu2wakeup = GPC_IMR1_CORE0; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* 27262306a36Sopenharmony_ci * Due to hardware design failure, need to make sure GPR 27362306a36Sopenharmony_ci * interrupt(#32) is unmasked during RUN mode to avoid entering 27462306a36Sopenharmony_ci * DSM by mistake. 27562306a36Sopenharmony_ci */ 27662306a36Sopenharmony_ci writel_relaxed(~0x1, cd->gpc_base + cd->cpu2wakeup); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci imx_gpcv2_instance = cd; 27962306a36Sopenharmony_ci register_syscore_ops(&imx_gpcv2_syscore_ops); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* 28262306a36Sopenharmony_ci * Clear the OF_POPULATED flag set in of_irq_init so that 28362306a36Sopenharmony_ci * later the GPC power domain driver will not be skipped. 28462306a36Sopenharmony_ci */ 28562306a36Sopenharmony_ci of_node_clear_flag(node, OF_POPULATED); 28662306a36Sopenharmony_ci fwnode_dev_initialized(domain->fwnode, false); 28762306a36Sopenharmony_ci return 0; 28862306a36Sopenharmony_ci} 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ciIRQCHIP_DECLARE(imx_gpcv2_imx7d, "fsl,imx7d-gpc", imx_gpcv2_irqchip_init); 29162306a36Sopenharmony_ciIRQCHIP_DECLARE(imx_gpcv2_imx8mq, "fsl,imx8mq-gpc", imx_gpcv2_irqchip_init); 292