162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Root interrupt controller for the BCM2836 (Raspberry Pi 2).
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2015 Broadcom
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/cpu.h>
962306a36Sopenharmony_ci#include <linux/of_address.h>
1062306a36Sopenharmony_ci#include <linux/of_irq.h>
1162306a36Sopenharmony_ci#include <linux/irqchip.h>
1262306a36Sopenharmony_ci#include <linux/irqdomain.h>
1362306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
1462306a36Sopenharmony_ci#include <linux/irqchip/irq-bcm2836.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <asm/exception.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistruct bcm2836_arm_irqchip_intc {
1962306a36Sopenharmony_ci	struct irq_domain *domain;
2062306a36Sopenharmony_ci	void __iomem *base;
2162306a36Sopenharmony_ci};
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic struct bcm2836_arm_irqchip_intc intc  __read_mostly;
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_mask_per_cpu_irq(unsigned int reg_offset,
2662306a36Sopenharmony_ci						 unsigned int bit,
2762306a36Sopenharmony_ci						 int cpu)
2862306a36Sopenharmony_ci{
2962306a36Sopenharmony_ci	void __iomem *reg = intc.base + reg_offset + 4 * cpu;
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci	writel(readl(reg) & ~BIT(bit), reg);
3262306a36Sopenharmony_ci}
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_unmask_per_cpu_irq(unsigned int reg_offset,
3562306a36Sopenharmony_ci						   unsigned int bit,
3662306a36Sopenharmony_ci						 int cpu)
3762306a36Sopenharmony_ci{
3862306a36Sopenharmony_ci	void __iomem *reg = intc.base + reg_offset + 4 * cpu;
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	writel(readl(reg) | BIT(bit), reg);
4162306a36Sopenharmony_ci}
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_mask_timer_irq(struct irq_data *d)
4462306a36Sopenharmony_ci{
4562306a36Sopenharmony_ci	bcm2836_arm_irqchip_mask_per_cpu_irq(LOCAL_TIMER_INT_CONTROL0,
4662306a36Sopenharmony_ci					     d->hwirq - LOCAL_IRQ_CNTPSIRQ,
4762306a36Sopenharmony_ci					     smp_processor_id());
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_unmask_timer_irq(struct irq_data *d)
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	bcm2836_arm_irqchip_unmask_per_cpu_irq(LOCAL_TIMER_INT_CONTROL0,
5362306a36Sopenharmony_ci					       d->hwirq - LOCAL_IRQ_CNTPSIRQ,
5462306a36Sopenharmony_ci					       smp_processor_id());
5562306a36Sopenharmony_ci}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cistatic struct irq_chip bcm2836_arm_irqchip_timer = {
5862306a36Sopenharmony_ci	.name		= "bcm2836-timer",
5962306a36Sopenharmony_ci	.irq_mask	= bcm2836_arm_irqchip_mask_timer_irq,
6062306a36Sopenharmony_ci	.irq_unmask	= bcm2836_arm_irqchip_unmask_timer_irq,
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_mask_pmu_irq(struct irq_data *d)
6462306a36Sopenharmony_ci{
6562306a36Sopenharmony_ci	writel(1 << smp_processor_id(), intc.base + LOCAL_PM_ROUTING_CLR);
6662306a36Sopenharmony_ci}
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_unmask_pmu_irq(struct irq_data *d)
6962306a36Sopenharmony_ci{
7062306a36Sopenharmony_ci	writel(1 << smp_processor_id(), intc.base + LOCAL_PM_ROUTING_SET);
7162306a36Sopenharmony_ci}
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic struct irq_chip bcm2836_arm_irqchip_pmu = {
7462306a36Sopenharmony_ci	.name		= "bcm2836-pmu",
7562306a36Sopenharmony_ci	.irq_mask	= bcm2836_arm_irqchip_mask_pmu_irq,
7662306a36Sopenharmony_ci	.irq_unmask	= bcm2836_arm_irqchip_unmask_pmu_irq,
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_mask_gpu_irq(struct irq_data *d)
8062306a36Sopenharmony_ci{
8162306a36Sopenharmony_ci}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_unmask_gpu_irq(struct irq_data *d)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic struct irq_chip bcm2836_arm_irqchip_gpu = {
8862306a36Sopenharmony_ci	.name		= "bcm2836-gpu",
8962306a36Sopenharmony_ci	.irq_mask	= bcm2836_arm_irqchip_mask_gpu_irq,
9062306a36Sopenharmony_ci	.irq_unmask	= bcm2836_arm_irqchip_unmask_gpu_irq,
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_dummy_op(struct irq_data *d)
9462306a36Sopenharmony_ci{
9562306a36Sopenharmony_ci}
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic struct irq_chip bcm2836_arm_irqchip_dummy = {
9862306a36Sopenharmony_ci	.name		= "bcm2836-dummy",
9962306a36Sopenharmony_ci	.irq_eoi	= bcm2836_arm_irqchip_dummy_op,
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic int bcm2836_map(struct irq_domain *d, unsigned int irq,
10362306a36Sopenharmony_ci		       irq_hw_number_t hw)
10462306a36Sopenharmony_ci{
10562306a36Sopenharmony_ci	struct irq_chip *chip;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	switch (hw) {
10862306a36Sopenharmony_ci	case LOCAL_IRQ_MAILBOX0:
10962306a36Sopenharmony_ci		chip = &bcm2836_arm_irqchip_dummy;
11062306a36Sopenharmony_ci		break;
11162306a36Sopenharmony_ci	case LOCAL_IRQ_CNTPSIRQ:
11262306a36Sopenharmony_ci	case LOCAL_IRQ_CNTPNSIRQ:
11362306a36Sopenharmony_ci	case LOCAL_IRQ_CNTHPIRQ:
11462306a36Sopenharmony_ci	case LOCAL_IRQ_CNTVIRQ:
11562306a36Sopenharmony_ci		chip = &bcm2836_arm_irqchip_timer;
11662306a36Sopenharmony_ci		break;
11762306a36Sopenharmony_ci	case LOCAL_IRQ_GPU_FAST:
11862306a36Sopenharmony_ci		chip = &bcm2836_arm_irqchip_gpu;
11962306a36Sopenharmony_ci		break;
12062306a36Sopenharmony_ci	case LOCAL_IRQ_PMU_FAST:
12162306a36Sopenharmony_ci		chip = &bcm2836_arm_irqchip_pmu;
12262306a36Sopenharmony_ci		break;
12362306a36Sopenharmony_ci	default:
12462306a36Sopenharmony_ci		pr_warn_once("Unexpected hw irq: %lu\n", hw);
12562306a36Sopenharmony_ci		return -EINVAL;
12662306a36Sopenharmony_ci	}
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	irq_set_percpu_devid(irq);
12962306a36Sopenharmony_ci	irq_domain_set_info(d, irq, hw, chip, d->host_data,
13062306a36Sopenharmony_ci			    handle_percpu_devid_irq, NULL, NULL);
13162306a36Sopenharmony_ci	irq_set_status_flags(irq, IRQ_NOAUTOEN);
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	return 0;
13462306a36Sopenharmony_ci}
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic void
13762306a36Sopenharmony_ci__exception_irq_entry bcm2836_arm_irqchip_handle_irq(struct pt_regs *regs)
13862306a36Sopenharmony_ci{
13962306a36Sopenharmony_ci	int cpu = smp_processor_id();
14062306a36Sopenharmony_ci	u32 stat;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	stat = readl_relaxed(intc.base + LOCAL_IRQ_PENDING0 + 4 * cpu);
14362306a36Sopenharmony_ci	if (stat) {
14462306a36Sopenharmony_ci		u32 hwirq = ffs(stat) - 1;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci		generic_handle_domain_irq(intc.domain, hwirq);
14762306a36Sopenharmony_ci	}
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci#ifdef CONFIG_SMP
15162306a36Sopenharmony_cistatic struct irq_domain *ipi_domain;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_handle_ipi(struct irq_desc *desc)
15462306a36Sopenharmony_ci{
15562306a36Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
15662306a36Sopenharmony_ci	int cpu = smp_processor_id();
15762306a36Sopenharmony_ci	u32 mbox_val;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	chained_irq_enter(chip, desc);
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	mbox_val = readl_relaxed(intc.base + LOCAL_MAILBOX0_CLR0 + 16 * cpu);
16262306a36Sopenharmony_ci	if (mbox_val) {
16362306a36Sopenharmony_ci		int hwirq = ffs(mbox_val) - 1;
16462306a36Sopenharmony_ci		generic_handle_domain_irq(ipi_domain, hwirq);
16562306a36Sopenharmony_ci	}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	chained_irq_exit(chip, desc);
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_ipi_ack(struct irq_data *d)
17162306a36Sopenharmony_ci{
17262306a36Sopenharmony_ci	int cpu = smp_processor_id();
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	writel_relaxed(BIT(d->hwirq),
17562306a36Sopenharmony_ci		       intc.base + LOCAL_MAILBOX0_CLR0 + 16 * cpu);
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_ipi_send_mask(struct irq_data *d,
17962306a36Sopenharmony_ci					      const struct cpumask *mask)
18062306a36Sopenharmony_ci{
18162306a36Sopenharmony_ci	int cpu;
18262306a36Sopenharmony_ci	void __iomem *mailbox0_base = intc.base + LOCAL_MAILBOX0_SET0;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	/*
18562306a36Sopenharmony_ci	 * Ensure that stores to normal memory are visible to the
18662306a36Sopenharmony_ci	 * other CPUs before issuing the IPI.
18762306a36Sopenharmony_ci	 */
18862306a36Sopenharmony_ci	smp_wmb();
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	for_each_cpu(cpu, mask)
19162306a36Sopenharmony_ci		writel_relaxed(BIT(d->hwirq), mailbox0_base + 16 * cpu);
19262306a36Sopenharmony_ci}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic struct irq_chip bcm2836_arm_irqchip_ipi = {
19562306a36Sopenharmony_ci	.name		= "IPI",
19662306a36Sopenharmony_ci	.irq_mask	= bcm2836_arm_irqchip_dummy_op,
19762306a36Sopenharmony_ci	.irq_unmask	= bcm2836_arm_irqchip_dummy_op,
19862306a36Sopenharmony_ci	.irq_ack	= bcm2836_arm_irqchip_ipi_ack,
19962306a36Sopenharmony_ci	.ipi_send_mask	= bcm2836_arm_irqchip_ipi_send_mask,
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic int bcm2836_arm_irqchip_ipi_alloc(struct irq_domain *d,
20362306a36Sopenharmony_ci					 unsigned int virq,
20462306a36Sopenharmony_ci					 unsigned int nr_irqs, void *args)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	int i;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	for (i = 0; i < nr_irqs; i++) {
20962306a36Sopenharmony_ci		irq_set_percpu_devid(virq + i);
21062306a36Sopenharmony_ci		irq_domain_set_info(d, virq + i, i, &bcm2836_arm_irqchip_ipi,
21162306a36Sopenharmony_ci				    d->host_data,
21262306a36Sopenharmony_ci				    handle_percpu_devid_irq,
21362306a36Sopenharmony_ci				    NULL, NULL);
21462306a36Sopenharmony_ci	}
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	return 0;
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic void bcm2836_arm_irqchip_ipi_free(struct irq_domain *d,
22062306a36Sopenharmony_ci					 unsigned int virq,
22162306a36Sopenharmony_ci					 unsigned int nr_irqs)
22262306a36Sopenharmony_ci{
22362306a36Sopenharmony_ci	/* Not freeing IPIs */
22462306a36Sopenharmony_ci}
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic const struct irq_domain_ops ipi_domain_ops = {
22762306a36Sopenharmony_ci	.alloc	= bcm2836_arm_irqchip_ipi_alloc,
22862306a36Sopenharmony_ci	.free	= bcm2836_arm_irqchip_ipi_free,
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic int bcm2836_cpu_starting(unsigned int cpu)
23262306a36Sopenharmony_ci{
23362306a36Sopenharmony_ci	bcm2836_arm_irqchip_unmask_per_cpu_irq(LOCAL_MAILBOX_INT_CONTROL0, 0,
23462306a36Sopenharmony_ci					       cpu);
23562306a36Sopenharmony_ci	return 0;
23662306a36Sopenharmony_ci}
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic int bcm2836_cpu_dying(unsigned int cpu)
23962306a36Sopenharmony_ci{
24062306a36Sopenharmony_ci	bcm2836_arm_irqchip_mask_per_cpu_irq(LOCAL_MAILBOX_INT_CONTROL0, 0,
24162306a36Sopenharmony_ci					     cpu);
24262306a36Sopenharmony_ci	return 0;
24362306a36Sopenharmony_ci}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci#define BITS_PER_MBOX	32
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic void __init bcm2836_arm_irqchip_smp_init(void)
24862306a36Sopenharmony_ci{
24962306a36Sopenharmony_ci	struct irq_fwspec ipi_fwspec = {
25062306a36Sopenharmony_ci		.fwnode		= intc.domain->fwnode,
25162306a36Sopenharmony_ci		.param_count	= 1,
25262306a36Sopenharmony_ci		.param		= {
25362306a36Sopenharmony_ci			[0]	= LOCAL_IRQ_MAILBOX0,
25462306a36Sopenharmony_ci		},
25562306a36Sopenharmony_ci	};
25662306a36Sopenharmony_ci	int base_ipi, mux_irq;
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	mux_irq = irq_create_fwspec_mapping(&ipi_fwspec);
25962306a36Sopenharmony_ci	if (WARN_ON(mux_irq <= 0))
26062306a36Sopenharmony_ci		return;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	ipi_domain = irq_domain_create_linear(intc.domain->fwnode,
26362306a36Sopenharmony_ci					      BITS_PER_MBOX, &ipi_domain_ops,
26462306a36Sopenharmony_ci					      NULL);
26562306a36Sopenharmony_ci	if (WARN_ON(!ipi_domain))
26662306a36Sopenharmony_ci		return;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	ipi_domain->flags |= IRQ_DOMAIN_FLAG_IPI_SINGLE;
26962306a36Sopenharmony_ci	irq_domain_update_bus_token(ipi_domain, DOMAIN_BUS_IPI);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	base_ipi = irq_domain_alloc_irqs(ipi_domain, BITS_PER_MBOX, NUMA_NO_NODE, NULL);
27262306a36Sopenharmony_ci	if (WARN_ON(!base_ipi))
27362306a36Sopenharmony_ci		return;
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci	set_smp_ipi_range(base_ipi, BITS_PER_MBOX);
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	irq_set_chained_handler_and_data(mux_irq,
27862306a36Sopenharmony_ci					 bcm2836_arm_irqchip_handle_ipi, NULL);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	/* Unmask IPIs to the boot CPU. */
28162306a36Sopenharmony_ci	cpuhp_setup_state(CPUHP_AP_IRQ_BCM2836_STARTING,
28262306a36Sopenharmony_ci			  "irqchip/bcm2836:starting", bcm2836_cpu_starting,
28362306a36Sopenharmony_ci			  bcm2836_cpu_dying);
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ci#else
28662306a36Sopenharmony_ci#define bcm2836_arm_irqchip_smp_init()	do { } while(0)
28762306a36Sopenharmony_ci#endif
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic const struct irq_domain_ops bcm2836_arm_irqchip_intc_ops = {
29062306a36Sopenharmony_ci	.xlate = irq_domain_xlate_onetwocell,
29162306a36Sopenharmony_ci	.map = bcm2836_map,
29262306a36Sopenharmony_ci};
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci/*
29562306a36Sopenharmony_ci * The LOCAL_IRQ_CNT* timer firings are based off of the external
29662306a36Sopenharmony_ci * oscillator with some scaling.  The firmware sets up CNTFRQ to
29762306a36Sopenharmony_ci * report 19.2Mhz, but doesn't set up the scaling registers.
29862306a36Sopenharmony_ci */
29962306a36Sopenharmony_cistatic void bcm2835_init_local_timer_frequency(void)
30062306a36Sopenharmony_ci{
30162306a36Sopenharmony_ci	/*
30262306a36Sopenharmony_ci	 * Set the timer to source from the 19.2Mhz crystal clock (bit
30362306a36Sopenharmony_ci	 * 8 unset), and only increment by 1 instead of 2 (bit 9
30462306a36Sopenharmony_ci	 * unset).
30562306a36Sopenharmony_ci	 */
30662306a36Sopenharmony_ci	writel(0, intc.base + LOCAL_CONTROL);
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	/*
30962306a36Sopenharmony_ci	 * Set the timer prescaler to 1:1 (timer freq = input freq *
31062306a36Sopenharmony_ci	 * 2**31 / prescaler)
31162306a36Sopenharmony_ci	 */
31262306a36Sopenharmony_ci	writel(0x80000000, intc.base + LOCAL_PRESCALER);
31362306a36Sopenharmony_ci}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic int __init bcm2836_arm_irqchip_l1_intc_of_init(struct device_node *node,
31662306a36Sopenharmony_ci						      struct device_node *parent)
31762306a36Sopenharmony_ci{
31862306a36Sopenharmony_ci	intc.base = of_iomap(node, 0);
31962306a36Sopenharmony_ci	if (!intc.base) {
32062306a36Sopenharmony_ci		panic("%pOF: unable to map local interrupt registers\n", node);
32162306a36Sopenharmony_ci	}
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	bcm2835_init_local_timer_frequency();
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	intc.domain = irq_domain_add_linear(node, LAST_IRQ + 1,
32662306a36Sopenharmony_ci					    &bcm2836_arm_irqchip_intc_ops,
32762306a36Sopenharmony_ci					    NULL);
32862306a36Sopenharmony_ci	if (!intc.domain)
32962306a36Sopenharmony_ci		panic("%pOF: unable to create IRQ domain\n", node);
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	irq_domain_update_bus_token(intc.domain, DOMAIN_BUS_WIRED);
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	bcm2836_arm_irqchip_smp_init();
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	set_handle_irq(bcm2836_arm_irqchip_handle_irq);
33662306a36Sopenharmony_ci	return 0;
33762306a36Sopenharmony_ci}
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ciIRQCHIP_DECLARE(bcm2836_arm_irqchip_l1_intc, "brcm,bcm2836-l1-intc",
34062306a36Sopenharmony_ci		bcm2836_arm_irqchip_l1_intc_of_init);
341