162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  Atheros AR71xx/AR724x/AR913x MISC interrupt controller
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2015 Alban Bedel <albeu@free.fr>
662306a36Sopenharmony_ci *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
762306a36Sopenharmony_ci *  Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
862306a36Sopenharmony_ci *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
962306a36Sopenharmony_ci *
1062306a36Sopenharmony_ci *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <linux/irqchip.h>
1462306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
1562306a36Sopenharmony_ci#include <linux/of_address.h>
1662306a36Sopenharmony_ci#include <linux/of_irq.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define AR71XX_RESET_REG_MISC_INT_STATUS	0
1962306a36Sopenharmony_ci#define AR71XX_RESET_REG_MISC_INT_ENABLE	4
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define ATH79_MISC_IRQ_COUNT			32
2262306a36Sopenharmony_ci#define ATH79_MISC_PERF_IRQ			5
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cistatic int ath79_perfcount_irq;
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ciint get_c0_perfcount_int(void)
2762306a36Sopenharmony_ci{
2862306a36Sopenharmony_ci	return ath79_perfcount_irq;
2962306a36Sopenharmony_ci}
3062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(get_c0_perfcount_int);
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic void ath79_misc_irq_handler(struct irq_desc *desc)
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci	struct irq_domain *domain = irq_desc_get_handler_data(desc);
3562306a36Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
3662306a36Sopenharmony_ci	void __iomem *base = domain->host_data;
3762306a36Sopenharmony_ci	u32 pending;
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	chained_irq_enter(chip, desc);
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci	pending = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS) &
4262306a36Sopenharmony_ci		  __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	if (!pending) {
4562306a36Sopenharmony_ci		spurious_interrupt();
4662306a36Sopenharmony_ci		chained_irq_exit(chip, desc);
4762306a36Sopenharmony_ci		return;
4862306a36Sopenharmony_ci	}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	while (pending) {
5162306a36Sopenharmony_ci		int bit = __ffs(pending);
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci		generic_handle_domain_irq(domain, bit);
5462306a36Sopenharmony_ci		pending &= ~BIT(bit);
5562306a36Sopenharmony_ci	}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	chained_irq_exit(chip, desc);
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic void ar71xx_misc_irq_unmask(struct irq_data *d)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	void __iomem *base = irq_data_get_irq_chip_data(d);
6362306a36Sopenharmony_ci	unsigned int irq = d->hwirq;
6462306a36Sopenharmony_ci	u32 t;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
6762306a36Sopenharmony_ci	__raw_writel(t | BIT(irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE);
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	/* flush write */
7062306a36Sopenharmony_ci	__raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
7162306a36Sopenharmony_ci}
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic void ar71xx_misc_irq_mask(struct irq_data *d)
7462306a36Sopenharmony_ci{
7562306a36Sopenharmony_ci	void __iomem *base = irq_data_get_irq_chip_data(d);
7662306a36Sopenharmony_ci	unsigned int irq = d->hwirq;
7762306a36Sopenharmony_ci	u32 t;
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
8062306a36Sopenharmony_ci	__raw_writel(t & ~BIT(irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE);
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci	/* flush write */
8362306a36Sopenharmony_ci	__raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
8462306a36Sopenharmony_ci}
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic void ar724x_misc_irq_ack(struct irq_data *d)
8762306a36Sopenharmony_ci{
8862306a36Sopenharmony_ci	void __iomem *base = irq_data_get_irq_chip_data(d);
8962306a36Sopenharmony_ci	unsigned int irq = d->hwirq;
9062306a36Sopenharmony_ci	u32 t;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci	t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS);
9362306a36Sopenharmony_ci	__raw_writel(t & ~BIT(irq), base + AR71XX_RESET_REG_MISC_INT_STATUS);
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	/* flush write */
9662306a36Sopenharmony_ci	__raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS);
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic struct irq_chip ath79_misc_irq_chip = {
10062306a36Sopenharmony_ci	.name		= "MISC",
10162306a36Sopenharmony_ci	.irq_unmask	= ar71xx_misc_irq_unmask,
10262306a36Sopenharmony_ci	.irq_mask	= ar71xx_misc_irq_mask,
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic int misc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	irq_set_chip_and_handler(irq, &ath79_misc_irq_chip, handle_level_irq);
10862306a36Sopenharmony_ci	irq_set_chip_data(irq, d->host_data);
10962306a36Sopenharmony_ci	return 0;
11062306a36Sopenharmony_ci}
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic const struct irq_domain_ops misc_irq_domain_ops = {
11362306a36Sopenharmony_ci	.xlate = irq_domain_xlate_onecell,
11462306a36Sopenharmony_ci	.map = misc_map,
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic void __init ath79_misc_intc_domain_init(
11862306a36Sopenharmony_ci	struct irq_domain *domain, int irq)
11962306a36Sopenharmony_ci{
12062306a36Sopenharmony_ci	void __iomem *base = domain->host_data;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	ath79_perfcount_irq = irq_create_mapping(domain, ATH79_MISC_PERF_IRQ);
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	/* Disable and clear all interrupts */
12562306a36Sopenharmony_ci	__raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_ENABLE);
12662306a36Sopenharmony_ci	__raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_STATUS);
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	irq_set_chained_handler_and_data(irq, ath79_misc_irq_handler, domain);
12962306a36Sopenharmony_ci}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic int __init ath79_misc_intc_of_init(
13262306a36Sopenharmony_ci	struct device_node *node, struct device_node *parent)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	struct irq_domain *domain;
13562306a36Sopenharmony_ci	void __iomem *base;
13662306a36Sopenharmony_ci	int irq;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	irq = irq_of_parse_and_map(node, 0);
13962306a36Sopenharmony_ci	if (!irq) {
14062306a36Sopenharmony_ci		pr_err("Failed to get MISC IRQ\n");
14162306a36Sopenharmony_ci		return -EINVAL;
14262306a36Sopenharmony_ci	}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	base = of_iomap(node, 0);
14562306a36Sopenharmony_ci	if (!base) {
14662306a36Sopenharmony_ci		pr_err("Failed to get MISC IRQ registers\n");
14762306a36Sopenharmony_ci		return -ENOMEM;
14862306a36Sopenharmony_ci	}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	domain = irq_domain_add_linear(node, ATH79_MISC_IRQ_COUNT,
15162306a36Sopenharmony_ci				&misc_irq_domain_ops, base);
15262306a36Sopenharmony_ci	if (!domain) {
15362306a36Sopenharmony_ci		pr_err("Failed to add MISC irqdomain\n");
15462306a36Sopenharmony_ci		return -EINVAL;
15562306a36Sopenharmony_ci	}
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	ath79_misc_intc_domain_init(domain, irq);
15862306a36Sopenharmony_ci	return 0;
15962306a36Sopenharmony_ci}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic int __init ar7100_misc_intc_of_init(
16262306a36Sopenharmony_ci	struct device_node *node, struct device_node *parent)
16362306a36Sopenharmony_ci{
16462306a36Sopenharmony_ci	ath79_misc_irq_chip.irq_mask_ack = ar71xx_misc_irq_mask;
16562306a36Sopenharmony_ci	return ath79_misc_intc_of_init(node, parent);
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ciIRQCHIP_DECLARE(ar7100_misc_intc, "qca,ar7100-misc-intc",
16962306a36Sopenharmony_ci		ar7100_misc_intc_of_init);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic int __init ar7240_misc_intc_of_init(
17262306a36Sopenharmony_ci	struct device_node *node, struct device_node *parent)
17362306a36Sopenharmony_ci{
17462306a36Sopenharmony_ci	ath79_misc_irq_chip.irq_ack = ar724x_misc_irq_ack;
17562306a36Sopenharmony_ci	return ath79_misc_intc_of_init(node, parent);
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ciIRQCHIP_DECLARE(ar7240_misc_intc, "qca,ar7240-misc-intc",
17962306a36Sopenharmony_ci		ar7240_misc_intc_of_init);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_civoid __init ath79_misc_irq_init(void __iomem *regs, int irq,
18262306a36Sopenharmony_ci				int irq_base, bool is_ar71xx)
18362306a36Sopenharmony_ci{
18462306a36Sopenharmony_ci	struct irq_domain *domain;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	if (is_ar71xx)
18762306a36Sopenharmony_ci		ath79_misc_irq_chip.irq_mask_ack = ar71xx_misc_irq_mask;
18862306a36Sopenharmony_ci	else
18962306a36Sopenharmony_ci		ath79_misc_irq_chip.irq_ack = ar724x_misc_irq_ack;
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	domain = irq_domain_add_legacy(NULL, ATH79_MISC_IRQ_COUNT,
19262306a36Sopenharmony_ci			irq_base, 0, &misc_irq_domain_ops, regs);
19362306a36Sopenharmony_ci	if (!domain)
19462306a36Sopenharmony_ci		panic("Failed to create MISC irqdomain");
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	ath79_misc_intc_domain_init(domain, irq);
19762306a36Sopenharmony_ci}
198