162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  Aspeed 24XX/25XX I2C Interrupt Controller.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2012-2017 ASPEED Technology Inc.
662306a36Sopenharmony_ci *  Copyright 2017 IBM Corporation
762306a36Sopenharmony_ci *  Copyright 2017 Google, Inc.
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/irq.h>
1162306a36Sopenharmony_ci#include <linux/irqchip.h>
1262306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
1362306a36Sopenharmony_ci#include <linux/irqdomain.h>
1462306a36Sopenharmony_ci#include <linux/of_address.h>
1562306a36Sopenharmony_ci#include <linux/of_irq.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define ASPEED_I2C_IC_NUM_BUS 14
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_cistruct aspeed_i2c_ic {
2262306a36Sopenharmony_ci	void __iomem		*base;
2362306a36Sopenharmony_ci	int			parent_irq;
2462306a36Sopenharmony_ci	struct irq_domain	*irq_domain;
2562306a36Sopenharmony_ci};
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/*
2862306a36Sopenharmony_ci * The aspeed chip provides a single hardware interrupt for all of the I2C
2962306a36Sopenharmony_ci * busses, so we use a dummy interrupt chip to translate this single interrupt
3062306a36Sopenharmony_ci * into multiple interrupts, each associated with a single I2C bus.
3162306a36Sopenharmony_ci */
3262306a36Sopenharmony_cistatic void aspeed_i2c_ic_irq_handler(struct irq_desc *desc)
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci	struct aspeed_i2c_ic *i2c_ic = irq_desc_get_handler_data(desc);
3562306a36Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
3662306a36Sopenharmony_ci	unsigned long bit, status;
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	chained_irq_enter(chip, desc);
3962306a36Sopenharmony_ci	status = readl(i2c_ic->base);
4062306a36Sopenharmony_ci	for_each_set_bit(bit, &status, ASPEED_I2C_IC_NUM_BUS)
4162306a36Sopenharmony_ci		generic_handle_domain_irq(i2c_ic->irq_domain, bit);
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	chained_irq_exit(chip, desc);
4462306a36Sopenharmony_ci}
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci/*
4762306a36Sopenharmony_ci * Set simple handler and mark IRQ as valid. Nothing interesting to do here
4862306a36Sopenharmony_ci * since we are using a dummy interrupt chip.
4962306a36Sopenharmony_ci */
5062306a36Sopenharmony_cistatic int aspeed_i2c_ic_map_irq_domain(struct irq_domain *domain,
5162306a36Sopenharmony_ci					unsigned int irq, irq_hw_number_t hwirq)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
5462306a36Sopenharmony_ci	irq_set_chip_data(irq, domain->host_data);
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	return 0;
5762306a36Sopenharmony_ci}
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic const struct irq_domain_ops aspeed_i2c_ic_irq_domain_ops = {
6062306a36Sopenharmony_ci	.map = aspeed_i2c_ic_map_irq_domain,
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic int __init aspeed_i2c_ic_of_init(struct device_node *node,
6462306a36Sopenharmony_ci					struct device_node *parent)
6562306a36Sopenharmony_ci{
6662306a36Sopenharmony_ci	struct aspeed_i2c_ic *i2c_ic;
6762306a36Sopenharmony_ci	int ret = 0;
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	i2c_ic = kzalloc(sizeof(*i2c_ic), GFP_KERNEL);
7062306a36Sopenharmony_ci	if (!i2c_ic)
7162306a36Sopenharmony_ci		return -ENOMEM;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	i2c_ic->base = of_iomap(node, 0);
7462306a36Sopenharmony_ci	if (!i2c_ic->base) {
7562306a36Sopenharmony_ci		ret = -ENOMEM;
7662306a36Sopenharmony_ci		goto err_free_ic;
7762306a36Sopenharmony_ci	}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	i2c_ic->parent_irq = irq_of_parse_and_map(node, 0);
8062306a36Sopenharmony_ci	if (!i2c_ic->parent_irq) {
8162306a36Sopenharmony_ci		ret = -EINVAL;
8262306a36Sopenharmony_ci		goto err_iounmap;
8362306a36Sopenharmony_ci	}
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	i2c_ic->irq_domain = irq_domain_add_linear(node, ASPEED_I2C_IC_NUM_BUS,
8662306a36Sopenharmony_ci						   &aspeed_i2c_ic_irq_domain_ops,
8762306a36Sopenharmony_ci						   NULL);
8862306a36Sopenharmony_ci	if (!i2c_ic->irq_domain) {
8962306a36Sopenharmony_ci		ret = -ENOMEM;
9062306a36Sopenharmony_ci		goto err_iounmap;
9162306a36Sopenharmony_ci	}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	i2c_ic->irq_domain->name = "aspeed-i2c-domain";
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	irq_set_chained_handler_and_data(i2c_ic->parent_irq,
9662306a36Sopenharmony_ci					 aspeed_i2c_ic_irq_handler, i2c_ic);
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	pr_info("i2c controller registered, irq %d\n", i2c_ic->parent_irq);
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	return 0;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cierr_iounmap:
10362306a36Sopenharmony_ci	iounmap(i2c_ic->base);
10462306a36Sopenharmony_cierr_free_ic:
10562306a36Sopenharmony_ci	kfree(i2c_ic);
10662306a36Sopenharmony_ci	return ret;
10762306a36Sopenharmony_ci}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ciIRQCHIP_DECLARE(ast2400_i2c_ic, "aspeed,ast2400-i2c-ic", aspeed_i2c_ic_of_init);
11062306a36Sopenharmony_ciIRQCHIP_DECLARE(ast2500_i2c_ic, "aspeed,ast2500-i2c-ic", aspeed_i2c_ic_of_init);
111