162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * IOMMU API for MTK architected m4u v1 implementations 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2015-2016 MediaTek Inc. 662306a36Sopenharmony_ci * Author: Honghui Zhang <honghui.zhang@mediatek.com> 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Based on driver/iommu/mtk_iommu.c 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci#include <linux/bug.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/component.h> 1362306a36Sopenharmony_ci#include <linux/device.h> 1462306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1562306a36Sopenharmony_ci#include <linux/err.h> 1662306a36Sopenharmony_ci#include <linux/interrupt.h> 1762306a36Sopenharmony_ci#include <linux/io.h> 1862306a36Sopenharmony_ci#include <linux/iommu.h> 1962306a36Sopenharmony_ci#include <linux/iopoll.h> 2062306a36Sopenharmony_ci#include <linux/list.h> 2162306a36Sopenharmony_ci#include <linux/module.h> 2262306a36Sopenharmony_ci#include <linux/of_address.h> 2362306a36Sopenharmony_ci#include <linux/of_irq.h> 2462306a36Sopenharmony_ci#include <linux/of_platform.h> 2562306a36Sopenharmony_ci#include <linux/platform_device.h> 2662306a36Sopenharmony_ci#include <linux/slab.h> 2762306a36Sopenharmony_ci#include <linux/spinlock.h> 2862306a36Sopenharmony_ci#include <asm/barrier.h> 2962306a36Sopenharmony_ci#include <asm/dma-iommu.h> 3062306a36Sopenharmony_ci#include <dt-bindings/memory/mtk-memory-port.h> 3162306a36Sopenharmony_ci#include <dt-bindings/memory/mt2701-larb-port.h> 3262306a36Sopenharmony_ci#include <soc/mediatek/smi.h> 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define REG_MMU_PT_BASE_ADDR 0x000 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define F_ALL_INVLD 0x2 3762306a36Sopenharmony_ci#define F_MMU_INV_RANGE 0x1 3862306a36Sopenharmony_ci#define F_INVLD_EN0 BIT(0) 3962306a36Sopenharmony_ci#define F_INVLD_EN1 BIT(1) 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define F_MMU_FAULT_VA_MSK 0xfffff000 4262306a36Sopenharmony_ci#define MTK_PROTECT_PA_ALIGN 128 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define REG_MMU_CTRL_REG 0x210 4562306a36Sopenharmony_ci#define F_MMU_CTRL_COHERENT_EN BIT(8) 4662306a36Sopenharmony_ci#define REG_MMU_IVRP_PADDR 0x214 4762306a36Sopenharmony_ci#define REG_MMU_INT_CONTROL 0x220 4862306a36Sopenharmony_ci#define F_INT_TRANSLATION_FAULT BIT(0) 4962306a36Sopenharmony_ci#define F_INT_MAIN_MULTI_HIT_FAULT BIT(1) 5062306a36Sopenharmony_ci#define F_INT_INVALID_PA_FAULT BIT(2) 5162306a36Sopenharmony_ci#define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3) 5262306a36Sopenharmony_ci#define F_INT_TABLE_WALK_FAULT BIT(4) 5362306a36Sopenharmony_ci#define F_INT_TLB_MISS_FAULT BIT(5) 5462306a36Sopenharmony_ci#define F_INT_PFH_DMA_FIFO_OVERFLOW BIT(6) 5562306a36Sopenharmony_ci#define F_INT_MISS_DMA_FIFO_OVERFLOW BIT(7) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define F_MMU_TF_PROTECT_SEL(prot) (((prot) & 0x3) << 5) 5862306a36Sopenharmony_ci#define F_INT_CLR_BIT BIT(12) 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci#define REG_MMU_FAULT_ST 0x224 6162306a36Sopenharmony_ci#define REG_MMU_FAULT_VA 0x228 6262306a36Sopenharmony_ci#define REG_MMU_INVLD_PA 0x22C 6362306a36Sopenharmony_ci#define REG_MMU_INT_ID 0x388 6462306a36Sopenharmony_ci#define REG_MMU_INVALIDATE 0x5c0 6562306a36Sopenharmony_ci#define REG_MMU_INVLD_START_A 0x5c4 6662306a36Sopenharmony_ci#define REG_MMU_INVLD_END_A 0x5c8 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define REG_MMU_INV_SEL 0x5d8 6962306a36Sopenharmony_ci#define REG_MMU_STANDARD_AXI_MODE 0x5e8 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci#define REG_MMU_DCM 0x5f0 7262306a36Sopenharmony_ci#define F_MMU_DCM_ON BIT(1) 7362306a36Sopenharmony_ci#define REG_MMU_CPE_DONE 0x60c 7462306a36Sopenharmony_ci#define F_DESC_VALID 0x2 7562306a36Sopenharmony_ci#define F_DESC_NONSEC BIT(3) 7662306a36Sopenharmony_ci#define MT2701_M4U_TF_LARB(TF) (6 - (((TF) >> 13) & 0x7)) 7762306a36Sopenharmony_ci#define MT2701_M4U_TF_PORT(TF) (((TF) >> 8) & 0xF) 7862306a36Sopenharmony_ci/* MTK generation one iommu HW only support 4K size mapping */ 7962306a36Sopenharmony_ci#define MT2701_IOMMU_PAGE_SHIFT 12 8062306a36Sopenharmony_ci#define MT2701_IOMMU_PAGE_SIZE (1UL << MT2701_IOMMU_PAGE_SHIFT) 8162306a36Sopenharmony_ci#define MT2701_LARB_NR_MAX 3 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci/* 8462306a36Sopenharmony_ci * MTK m4u support 4GB iova address space, and only support 4K page 8562306a36Sopenharmony_ci * mapping. So the pagetable size should be exactly as 4M. 8662306a36Sopenharmony_ci */ 8762306a36Sopenharmony_ci#define M2701_IOMMU_PGT_SIZE SZ_4M 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistruct mtk_iommu_v1_suspend_reg { 9062306a36Sopenharmony_ci u32 standard_axi_mode; 9162306a36Sopenharmony_ci u32 dcm_dis; 9262306a36Sopenharmony_ci u32 ctrl_reg; 9362306a36Sopenharmony_ci u32 int_control0; 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistruct mtk_iommu_v1_data { 9762306a36Sopenharmony_ci void __iomem *base; 9862306a36Sopenharmony_ci int irq; 9962306a36Sopenharmony_ci struct device *dev; 10062306a36Sopenharmony_ci struct clk *bclk; 10162306a36Sopenharmony_ci phys_addr_t protect_base; /* protect memory base */ 10262306a36Sopenharmony_ci struct mtk_iommu_v1_domain *m4u_dom; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci struct iommu_device iommu; 10562306a36Sopenharmony_ci struct dma_iommu_mapping *mapping; 10662306a36Sopenharmony_ci struct mtk_smi_larb_iommu larb_imu[MTK_LARB_NR_MAX]; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci struct mtk_iommu_v1_suspend_reg reg; 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistruct mtk_iommu_v1_domain { 11262306a36Sopenharmony_ci spinlock_t pgtlock; /* lock for page table */ 11362306a36Sopenharmony_ci struct iommu_domain domain; 11462306a36Sopenharmony_ci u32 *pgt_va; 11562306a36Sopenharmony_ci dma_addr_t pgt_pa; 11662306a36Sopenharmony_ci struct mtk_iommu_v1_data *data; 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic int mtk_iommu_v1_bind(struct device *dev) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_get_drvdata(dev); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci return component_bind_all(dev, &data->larb_imu); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic void mtk_iommu_v1_unbind(struct device *dev) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_get_drvdata(dev); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci component_unbind_all(dev, &data->larb_imu); 13162306a36Sopenharmony_ci} 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic struct mtk_iommu_v1_domain *to_mtk_domain(struct iommu_domain *dom) 13462306a36Sopenharmony_ci{ 13562306a36Sopenharmony_ci return container_of(dom, struct mtk_iommu_v1_domain, domain); 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic const int mt2701_m4u_in_larb[] = { 13962306a36Sopenharmony_ci LARB0_PORT_OFFSET, LARB1_PORT_OFFSET, 14062306a36Sopenharmony_ci LARB2_PORT_OFFSET, LARB3_PORT_OFFSET 14162306a36Sopenharmony_ci}; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic inline int mt2701_m4u_to_larb(int id) 14462306a36Sopenharmony_ci{ 14562306a36Sopenharmony_ci int i; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci for (i = ARRAY_SIZE(mt2701_m4u_in_larb) - 1; i >= 0; i--) 14862306a36Sopenharmony_ci if ((id) >= mt2701_m4u_in_larb[i]) 14962306a36Sopenharmony_ci return i; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci return 0; 15262306a36Sopenharmony_ci} 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic inline int mt2701_m4u_to_port(int id) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci int larb = mt2701_m4u_to_larb(id); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci return id - mt2701_m4u_in_larb[larb]; 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic void mtk_iommu_v1_tlb_flush_all(struct mtk_iommu_v1_data *data) 16262306a36Sopenharmony_ci{ 16362306a36Sopenharmony_ci writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 16462306a36Sopenharmony_ci data->base + REG_MMU_INV_SEL); 16562306a36Sopenharmony_ci writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE); 16662306a36Sopenharmony_ci wmb(); /* Make sure the tlb flush all done */ 16762306a36Sopenharmony_ci} 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic void mtk_iommu_v1_tlb_flush_range(struct mtk_iommu_v1_data *data, 17062306a36Sopenharmony_ci unsigned long iova, size_t size) 17162306a36Sopenharmony_ci{ 17262306a36Sopenharmony_ci int ret; 17362306a36Sopenharmony_ci u32 tmp; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0, 17662306a36Sopenharmony_ci data->base + REG_MMU_INV_SEL); 17762306a36Sopenharmony_ci writel_relaxed(iova & F_MMU_FAULT_VA_MSK, 17862306a36Sopenharmony_ci data->base + REG_MMU_INVLD_START_A); 17962306a36Sopenharmony_ci writel_relaxed((iova + size - 1) & F_MMU_FAULT_VA_MSK, 18062306a36Sopenharmony_ci data->base + REG_MMU_INVLD_END_A); 18162306a36Sopenharmony_ci writel_relaxed(F_MMU_INV_RANGE, data->base + REG_MMU_INVALIDATE); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE, 18462306a36Sopenharmony_ci tmp, tmp != 0, 10, 100000); 18562306a36Sopenharmony_ci if (ret) { 18662306a36Sopenharmony_ci dev_warn(data->dev, 18762306a36Sopenharmony_ci "Partial TLB flush timed out, falling back to full flush\n"); 18862306a36Sopenharmony_ci mtk_iommu_v1_tlb_flush_all(data); 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci /* Clear the CPE status */ 19162306a36Sopenharmony_ci writel_relaxed(0, data->base + REG_MMU_CPE_DONE); 19262306a36Sopenharmony_ci} 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic irqreturn_t mtk_iommu_v1_isr(int irq, void *dev_id) 19562306a36Sopenharmony_ci{ 19662306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_id; 19762306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = data->m4u_dom; 19862306a36Sopenharmony_ci u32 int_state, regval, fault_iova, fault_pa; 19962306a36Sopenharmony_ci unsigned int fault_larb, fault_port; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci /* Read error information from registers */ 20262306a36Sopenharmony_ci int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST); 20362306a36Sopenharmony_ci fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci fault_iova &= F_MMU_FAULT_VA_MSK; 20662306a36Sopenharmony_ci fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA); 20762306a36Sopenharmony_ci regval = readl_relaxed(data->base + REG_MMU_INT_ID); 20862306a36Sopenharmony_ci fault_larb = MT2701_M4U_TF_LARB(regval); 20962306a36Sopenharmony_ci fault_port = MT2701_M4U_TF_PORT(regval); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci /* 21262306a36Sopenharmony_ci * MTK v1 iommu HW could not determine whether the fault is read or 21362306a36Sopenharmony_ci * write fault, report as read fault. 21462306a36Sopenharmony_ci */ 21562306a36Sopenharmony_ci if (report_iommu_fault(&dom->domain, data->dev, fault_iova, 21662306a36Sopenharmony_ci IOMMU_FAULT_READ)) 21762306a36Sopenharmony_ci dev_err_ratelimited(data->dev, 21862306a36Sopenharmony_ci "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d\n", 21962306a36Sopenharmony_ci int_state, fault_iova, fault_pa, 22062306a36Sopenharmony_ci fault_larb, fault_port); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci /* Interrupt clear */ 22362306a36Sopenharmony_ci regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL); 22462306a36Sopenharmony_ci regval |= F_INT_CLR_BIT; 22562306a36Sopenharmony_ci writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci mtk_iommu_v1_tlb_flush_all(data); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci return IRQ_HANDLED; 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic void mtk_iommu_v1_config(struct mtk_iommu_v1_data *data, 23362306a36Sopenharmony_ci struct device *dev, bool enable) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci struct mtk_smi_larb_iommu *larb_mmu; 23662306a36Sopenharmony_ci unsigned int larbid, portid; 23762306a36Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 23862306a36Sopenharmony_ci int i; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci for (i = 0; i < fwspec->num_ids; ++i) { 24162306a36Sopenharmony_ci larbid = mt2701_m4u_to_larb(fwspec->ids[i]); 24262306a36Sopenharmony_ci portid = mt2701_m4u_to_port(fwspec->ids[i]); 24362306a36Sopenharmony_ci larb_mmu = &data->larb_imu[larbid]; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci dev_dbg(dev, "%s iommu port: %d\n", 24662306a36Sopenharmony_ci enable ? "enable" : "disable", portid); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci if (enable) 24962306a36Sopenharmony_ci larb_mmu->mmu |= MTK_SMI_MMU_EN(portid); 25062306a36Sopenharmony_ci else 25162306a36Sopenharmony_ci larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid); 25262306a36Sopenharmony_ci } 25362306a36Sopenharmony_ci} 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic int mtk_iommu_v1_domain_finalise(struct mtk_iommu_v1_data *data) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = data->m4u_dom; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci spin_lock_init(&dom->pgtlock); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci dom->pgt_va = dma_alloc_coherent(data->dev, M2701_IOMMU_PGT_SIZE, 26262306a36Sopenharmony_ci &dom->pgt_pa, GFP_KERNEL); 26362306a36Sopenharmony_ci if (!dom->pgt_va) 26462306a36Sopenharmony_ci return -ENOMEM; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci writel(dom->pgt_pa, data->base + REG_MMU_PT_BASE_ADDR); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci dom->data = data; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci return 0; 27162306a36Sopenharmony_ci} 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_cistatic struct iommu_domain *mtk_iommu_v1_domain_alloc(unsigned type) 27462306a36Sopenharmony_ci{ 27562306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci if (type != IOMMU_DOMAIN_UNMANAGED) 27862306a36Sopenharmony_ci return NULL; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci dom = kzalloc(sizeof(*dom), GFP_KERNEL); 28162306a36Sopenharmony_ci if (!dom) 28262306a36Sopenharmony_ci return NULL; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci return &dom->domain; 28562306a36Sopenharmony_ci} 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic void mtk_iommu_v1_domain_free(struct iommu_domain *domain) 28862306a36Sopenharmony_ci{ 28962306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain); 29062306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dom->data; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci dma_free_coherent(data->dev, M2701_IOMMU_PGT_SIZE, 29362306a36Sopenharmony_ci dom->pgt_va, dom->pgt_pa); 29462306a36Sopenharmony_ci kfree(to_mtk_domain(domain)); 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic int mtk_iommu_v1_attach_device(struct iommu_domain *domain, struct device *dev) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_iommu_priv_get(dev); 30062306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain); 30162306a36Sopenharmony_ci struct dma_iommu_mapping *mtk_mapping; 30262306a36Sopenharmony_ci int ret; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* Only allow the domain created internally. */ 30562306a36Sopenharmony_ci mtk_mapping = data->mapping; 30662306a36Sopenharmony_ci if (mtk_mapping->domain != domain) 30762306a36Sopenharmony_ci return 0; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci if (!data->m4u_dom) { 31062306a36Sopenharmony_ci data->m4u_dom = dom; 31162306a36Sopenharmony_ci ret = mtk_iommu_v1_domain_finalise(data); 31262306a36Sopenharmony_ci if (ret) { 31362306a36Sopenharmony_ci data->m4u_dom = NULL; 31462306a36Sopenharmony_ci return ret; 31562306a36Sopenharmony_ci } 31662306a36Sopenharmony_ci } 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci mtk_iommu_v1_config(data, dev, true); 31962306a36Sopenharmony_ci return 0; 32062306a36Sopenharmony_ci} 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_cistatic void mtk_iommu_v1_set_platform_dma(struct device *dev) 32362306a36Sopenharmony_ci{ 32462306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_iommu_priv_get(dev); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci mtk_iommu_v1_config(data, dev, false); 32762306a36Sopenharmony_ci} 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic int mtk_iommu_v1_map(struct iommu_domain *domain, unsigned long iova, 33062306a36Sopenharmony_ci phys_addr_t paddr, size_t pgsize, size_t pgcount, 33162306a36Sopenharmony_ci int prot, gfp_t gfp, size_t *mapped) 33262306a36Sopenharmony_ci{ 33362306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain); 33462306a36Sopenharmony_ci unsigned long flags; 33562306a36Sopenharmony_ci unsigned int i; 33662306a36Sopenharmony_ci u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT); 33762306a36Sopenharmony_ci u32 pabase = (u32)paddr; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci spin_lock_irqsave(&dom->pgtlock, flags); 34062306a36Sopenharmony_ci for (i = 0; i < pgcount; i++) { 34162306a36Sopenharmony_ci if (pgt_base_iova[i]) 34262306a36Sopenharmony_ci break; 34362306a36Sopenharmony_ci pgt_base_iova[i] = pabase | F_DESC_VALID | F_DESC_NONSEC; 34462306a36Sopenharmony_ci pabase += MT2701_IOMMU_PAGE_SIZE; 34562306a36Sopenharmony_ci } 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci spin_unlock_irqrestore(&dom->pgtlock, flags); 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci *mapped = i * MT2701_IOMMU_PAGE_SIZE; 35062306a36Sopenharmony_ci mtk_iommu_v1_tlb_flush_range(dom->data, iova, *mapped); 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci return i == pgcount ? 0 : -EEXIST; 35362306a36Sopenharmony_ci} 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic size_t mtk_iommu_v1_unmap(struct iommu_domain *domain, unsigned long iova, 35662306a36Sopenharmony_ci size_t pgsize, size_t pgcount, 35762306a36Sopenharmony_ci struct iommu_iotlb_gather *gather) 35862306a36Sopenharmony_ci{ 35962306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain); 36062306a36Sopenharmony_ci unsigned long flags; 36162306a36Sopenharmony_ci u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT); 36262306a36Sopenharmony_ci size_t size = pgcount * MT2701_IOMMU_PAGE_SIZE; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci spin_lock_irqsave(&dom->pgtlock, flags); 36562306a36Sopenharmony_ci memset(pgt_base_iova, 0, pgcount * sizeof(u32)); 36662306a36Sopenharmony_ci spin_unlock_irqrestore(&dom->pgtlock, flags); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci mtk_iommu_v1_tlb_flush_range(dom->data, iova, size); 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci return size; 37162306a36Sopenharmony_ci} 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_cistatic phys_addr_t mtk_iommu_v1_iova_to_phys(struct iommu_domain *domain, dma_addr_t iova) 37462306a36Sopenharmony_ci{ 37562306a36Sopenharmony_ci struct mtk_iommu_v1_domain *dom = to_mtk_domain(domain); 37662306a36Sopenharmony_ci unsigned long flags; 37762306a36Sopenharmony_ci phys_addr_t pa; 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci spin_lock_irqsave(&dom->pgtlock, flags); 38062306a36Sopenharmony_ci pa = *(dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT)); 38162306a36Sopenharmony_ci pa = pa & (~(MT2701_IOMMU_PAGE_SIZE - 1)); 38262306a36Sopenharmony_ci spin_unlock_irqrestore(&dom->pgtlock, flags); 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci return pa; 38562306a36Sopenharmony_ci} 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cistatic const struct iommu_ops mtk_iommu_v1_ops; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci/* 39062306a36Sopenharmony_ci * MTK generation one iommu HW only support one iommu domain, and all the client 39162306a36Sopenharmony_ci * sharing the same iova address space. 39262306a36Sopenharmony_ci */ 39362306a36Sopenharmony_cistatic int mtk_iommu_v1_create_mapping(struct device *dev, struct of_phandle_args *args) 39462306a36Sopenharmony_ci{ 39562306a36Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 39662306a36Sopenharmony_ci struct mtk_iommu_v1_data *data; 39762306a36Sopenharmony_ci struct platform_device *m4updev; 39862306a36Sopenharmony_ci struct dma_iommu_mapping *mtk_mapping; 39962306a36Sopenharmony_ci int ret; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci if (args->args_count != 1) { 40262306a36Sopenharmony_ci dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n", 40362306a36Sopenharmony_ci args->args_count); 40462306a36Sopenharmony_ci return -EINVAL; 40562306a36Sopenharmony_ci } 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci if (!fwspec) { 40862306a36Sopenharmony_ci ret = iommu_fwspec_init(dev, &args->np->fwnode, &mtk_iommu_v1_ops); 40962306a36Sopenharmony_ci if (ret) 41062306a36Sopenharmony_ci return ret; 41162306a36Sopenharmony_ci fwspec = dev_iommu_fwspec_get(dev); 41262306a36Sopenharmony_ci } else if (dev_iommu_fwspec_get(dev)->ops != &mtk_iommu_v1_ops) { 41362306a36Sopenharmony_ci return -EINVAL; 41462306a36Sopenharmony_ci } 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci if (!dev_iommu_priv_get(dev)) { 41762306a36Sopenharmony_ci /* Get the m4u device */ 41862306a36Sopenharmony_ci m4updev = of_find_device_by_node(args->np); 41962306a36Sopenharmony_ci if (WARN_ON(!m4updev)) 42062306a36Sopenharmony_ci return -EINVAL; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci dev_iommu_priv_set(dev, platform_get_drvdata(m4updev)); 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci ret = iommu_fwspec_add_ids(dev, args->args, 1); 42662306a36Sopenharmony_ci if (ret) 42762306a36Sopenharmony_ci return ret; 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci data = dev_iommu_priv_get(dev); 43062306a36Sopenharmony_ci mtk_mapping = data->mapping; 43162306a36Sopenharmony_ci if (!mtk_mapping) { 43262306a36Sopenharmony_ci /* MTK iommu support 4GB iova address space. */ 43362306a36Sopenharmony_ci mtk_mapping = arm_iommu_create_mapping(&platform_bus_type, 43462306a36Sopenharmony_ci 0, 1ULL << 32); 43562306a36Sopenharmony_ci if (IS_ERR(mtk_mapping)) 43662306a36Sopenharmony_ci return PTR_ERR(mtk_mapping); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci data->mapping = mtk_mapping; 43962306a36Sopenharmony_ci } 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci return 0; 44262306a36Sopenharmony_ci} 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_cistatic int mtk_iommu_v1_def_domain_type(struct device *dev) 44562306a36Sopenharmony_ci{ 44662306a36Sopenharmony_ci return IOMMU_DOMAIN_UNMANAGED; 44762306a36Sopenharmony_ci} 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic struct iommu_device *mtk_iommu_v1_probe_device(struct device *dev) 45062306a36Sopenharmony_ci{ 45162306a36Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 45262306a36Sopenharmony_ci struct of_phandle_args iommu_spec; 45362306a36Sopenharmony_ci struct mtk_iommu_v1_data *data; 45462306a36Sopenharmony_ci int err, idx = 0, larbid, larbidx; 45562306a36Sopenharmony_ci struct device_link *link; 45662306a36Sopenharmony_ci struct device *larbdev; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci /* 45962306a36Sopenharmony_ci * In the deferred case, free the existed fwspec. 46062306a36Sopenharmony_ci * Always initialize the fwspec internally. 46162306a36Sopenharmony_ci */ 46262306a36Sopenharmony_ci if (fwspec) { 46362306a36Sopenharmony_ci iommu_fwspec_free(dev); 46462306a36Sopenharmony_ci fwspec = dev_iommu_fwspec_get(dev); 46562306a36Sopenharmony_ci } 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci while (!of_parse_phandle_with_args(dev->of_node, "iommus", 46862306a36Sopenharmony_ci "#iommu-cells", 46962306a36Sopenharmony_ci idx, &iommu_spec)) { 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci err = mtk_iommu_v1_create_mapping(dev, &iommu_spec); 47262306a36Sopenharmony_ci of_node_put(iommu_spec.np); 47362306a36Sopenharmony_ci if (err) 47462306a36Sopenharmony_ci return ERR_PTR(err); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci /* dev->iommu_fwspec might have changed */ 47762306a36Sopenharmony_ci fwspec = dev_iommu_fwspec_get(dev); 47862306a36Sopenharmony_ci idx++; 47962306a36Sopenharmony_ci } 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci if (!fwspec || fwspec->ops != &mtk_iommu_v1_ops) 48262306a36Sopenharmony_ci return ERR_PTR(-ENODEV); /* Not a iommu client device */ 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci data = dev_iommu_priv_get(dev); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci /* Link the consumer device with the smi-larb device(supplier) */ 48762306a36Sopenharmony_ci larbid = mt2701_m4u_to_larb(fwspec->ids[0]); 48862306a36Sopenharmony_ci if (larbid >= MT2701_LARB_NR_MAX) 48962306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci for (idx = 1; idx < fwspec->num_ids; idx++) { 49262306a36Sopenharmony_ci larbidx = mt2701_m4u_to_larb(fwspec->ids[idx]); 49362306a36Sopenharmony_ci if (larbid != larbidx) { 49462306a36Sopenharmony_ci dev_err(dev, "Can only use one larb. Fail@larb%d-%d.\n", 49562306a36Sopenharmony_ci larbid, larbidx); 49662306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 49762306a36Sopenharmony_ci } 49862306a36Sopenharmony_ci } 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci larbdev = data->larb_imu[larbid].dev; 50162306a36Sopenharmony_ci if (!larbdev) 50262306a36Sopenharmony_ci return ERR_PTR(-EINVAL); 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci link = device_link_add(dev, larbdev, 50562306a36Sopenharmony_ci DL_FLAG_PM_RUNTIME | DL_FLAG_STATELESS); 50662306a36Sopenharmony_ci if (!link) 50762306a36Sopenharmony_ci dev_err(dev, "Unable to link %s\n", dev_name(larbdev)); 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci return &data->iommu; 51062306a36Sopenharmony_ci} 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_cistatic void mtk_iommu_v1_probe_finalize(struct device *dev) 51362306a36Sopenharmony_ci{ 51462306a36Sopenharmony_ci struct dma_iommu_mapping *mtk_mapping; 51562306a36Sopenharmony_ci struct mtk_iommu_v1_data *data; 51662306a36Sopenharmony_ci int err; 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci data = dev_iommu_priv_get(dev); 51962306a36Sopenharmony_ci mtk_mapping = data->mapping; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci err = arm_iommu_attach_device(dev, mtk_mapping); 52262306a36Sopenharmony_ci if (err) 52362306a36Sopenharmony_ci dev_err(dev, "Can't create IOMMU mapping - DMA-OPS will not work\n"); 52462306a36Sopenharmony_ci} 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_cistatic void mtk_iommu_v1_release_device(struct device *dev) 52762306a36Sopenharmony_ci{ 52862306a36Sopenharmony_ci struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 52962306a36Sopenharmony_ci struct mtk_iommu_v1_data *data; 53062306a36Sopenharmony_ci struct device *larbdev; 53162306a36Sopenharmony_ci unsigned int larbid; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci data = dev_iommu_priv_get(dev); 53462306a36Sopenharmony_ci larbid = mt2701_m4u_to_larb(fwspec->ids[0]); 53562306a36Sopenharmony_ci larbdev = data->larb_imu[larbid].dev; 53662306a36Sopenharmony_ci device_link_remove(dev, larbdev); 53762306a36Sopenharmony_ci} 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_cistatic int mtk_iommu_v1_hw_init(const struct mtk_iommu_v1_data *data) 54062306a36Sopenharmony_ci{ 54162306a36Sopenharmony_ci u32 regval; 54262306a36Sopenharmony_ci int ret; 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci ret = clk_prepare_enable(data->bclk); 54562306a36Sopenharmony_ci if (ret) { 54662306a36Sopenharmony_ci dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret); 54762306a36Sopenharmony_ci return ret; 54862306a36Sopenharmony_ci } 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci regval = F_MMU_CTRL_COHERENT_EN | F_MMU_TF_PROTECT_SEL(2); 55162306a36Sopenharmony_ci writel_relaxed(regval, data->base + REG_MMU_CTRL_REG); 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci regval = F_INT_TRANSLATION_FAULT | 55462306a36Sopenharmony_ci F_INT_MAIN_MULTI_HIT_FAULT | 55562306a36Sopenharmony_ci F_INT_INVALID_PA_FAULT | 55662306a36Sopenharmony_ci F_INT_ENTRY_REPLACEMENT_FAULT | 55762306a36Sopenharmony_ci F_INT_TABLE_WALK_FAULT | 55862306a36Sopenharmony_ci F_INT_TLB_MISS_FAULT | 55962306a36Sopenharmony_ci F_INT_PFH_DMA_FIFO_OVERFLOW | 56062306a36Sopenharmony_ci F_INT_MISS_DMA_FIFO_OVERFLOW; 56162306a36Sopenharmony_ci writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL); 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci /* protect memory,hw will write here while translation fault */ 56462306a36Sopenharmony_ci writel_relaxed(data->protect_base, 56562306a36Sopenharmony_ci data->base + REG_MMU_IVRP_PADDR); 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci writel_relaxed(F_MMU_DCM_ON, data->base + REG_MMU_DCM); 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci if (devm_request_irq(data->dev, data->irq, mtk_iommu_v1_isr, 0, 57062306a36Sopenharmony_ci dev_name(data->dev), (void *)data)) { 57162306a36Sopenharmony_ci writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR); 57262306a36Sopenharmony_ci clk_disable_unprepare(data->bclk); 57362306a36Sopenharmony_ci dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq); 57462306a36Sopenharmony_ci return -ENODEV; 57562306a36Sopenharmony_ci } 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci return 0; 57862306a36Sopenharmony_ci} 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_cistatic const struct iommu_ops mtk_iommu_v1_ops = { 58162306a36Sopenharmony_ci .domain_alloc = mtk_iommu_v1_domain_alloc, 58262306a36Sopenharmony_ci .probe_device = mtk_iommu_v1_probe_device, 58362306a36Sopenharmony_ci .probe_finalize = mtk_iommu_v1_probe_finalize, 58462306a36Sopenharmony_ci .release_device = mtk_iommu_v1_release_device, 58562306a36Sopenharmony_ci .def_domain_type = mtk_iommu_v1_def_domain_type, 58662306a36Sopenharmony_ci .device_group = generic_device_group, 58762306a36Sopenharmony_ci .pgsize_bitmap = MT2701_IOMMU_PAGE_SIZE, 58862306a36Sopenharmony_ci .set_platform_dma_ops = mtk_iommu_v1_set_platform_dma, 58962306a36Sopenharmony_ci .owner = THIS_MODULE, 59062306a36Sopenharmony_ci .default_domain_ops = &(const struct iommu_domain_ops) { 59162306a36Sopenharmony_ci .attach_dev = mtk_iommu_v1_attach_device, 59262306a36Sopenharmony_ci .map_pages = mtk_iommu_v1_map, 59362306a36Sopenharmony_ci .unmap_pages = mtk_iommu_v1_unmap, 59462306a36Sopenharmony_ci .iova_to_phys = mtk_iommu_v1_iova_to_phys, 59562306a36Sopenharmony_ci .free = mtk_iommu_v1_domain_free, 59662306a36Sopenharmony_ci } 59762306a36Sopenharmony_ci}; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_cistatic const struct of_device_id mtk_iommu_v1_of_ids[] = { 60062306a36Sopenharmony_ci { .compatible = "mediatek,mt2701-m4u", }, 60162306a36Sopenharmony_ci {} 60262306a36Sopenharmony_ci}; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_cistatic const struct component_master_ops mtk_iommu_v1_com_ops = { 60562306a36Sopenharmony_ci .bind = mtk_iommu_v1_bind, 60662306a36Sopenharmony_ci .unbind = mtk_iommu_v1_unbind, 60762306a36Sopenharmony_ci}; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic int mtk_iommu_v1_probe(struct platform_device *pdev) 61062306a36Sopenharmony_ci{ 61162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 61262306a36Sopenharmony_ci struct mtk_iommu_v1_data *data; 61362306a36Sopenharmony_ci struct resource *res; 61462306a36Sopenharmony_ci struct component_match *match = NULL; 61562306a36Sopenharmony_ci void *protect; 61662306a36Sopenharmony_ci int larb_nr, ret, i; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_ci data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 61962306a36Sopenharmony_ci if (!data) 62062306a36Sopenharmony_ci return -ENOMEM; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci data->dev = dev; 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ci /* Protect memory. HW will access here while translation fault.*/ 62562306a36Sopenharmony_ci protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, 62662306a36Sopenharmony_ci GFP_KERNEL | GFP_DMA); 62762306a36Sopenharmony_ci if (!protect) 62862306a36Sopenharmony_ci return -ENOMEM; 62962306a36Sopenharmony_ci data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN); 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 63262306a36Sopenharmony_ci data->base = devm_ioremap_resource(dev, res); 63362306a36Sopenharmony_ci if (IS_ERR(data->base)) 63462306a36Sopenharmony_ci return PTR_ERR(data->base); 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci data->irq = platform_get_irq(pdev, 0); 63762306a36Sopenharmony_ci if (data->irq < 0) 63862306a36Sopenharmony_ci return data->irq; 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci data->bclk = devm_clk_get(dev, "bclk"); 64162306a36Sopenharmony_ci if (IS_ERR(data->bclk)) 64262306a36Sopenharmony_ci return PTR_ERR(data->bclk); 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_ci larb_nr = of_count_phandle_with_args(dev->of_node, 64562306a36Sopenharmony_ci "mediatek,larbs", NULL); 64662306a36Sopenharmony_ci if (larb_nr < 0) 64762306a36Sopenharmony_ci return larb_nr; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci for (i = 0; i < larb_nr; i++) { 65062306a36Sopenharmony_ci struct device_node *larbnode; 65162306a36Sopenharmony_ci struct platform_device *plarbdev; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i); 65462306a36Sopenharmony_ci if (!larbnode) 65562306a36Sopenharmony_ci return -EINVAL; 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci if (!of_device_is_available(larbnode)) { 65862306a36Sopenharmony_ci of_node_put(larbnode); 65962306a36Sopenharmony_ci continue; 66062306a36Sopenharmony_ci } 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci plarbdev = of_find_device_by_node(larbnode); 66362306a36Sopenharmony_ci if (!plarbdev) { 66462306a36Sopenharmony_ci of_node_put(larbnode); 66562306a36Sopenharmony_ci return -ENODEV; 66662306a36Sopenharmony_ci } 66762306a36Sopenharmony_ci if (!plarbdev->dev.driver) { 66862306a36Sopenharmony_ci of_node_put(larbnode); 66962306a36Sopenharmony_ci return -EPROBE_DEFER; 67062306a36Sopenharmony_ci } 67162306a36Sopenharmony_ci data->larb_imu[i].dev = &plarbdev->dev; 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci component_match_add_release(dev, &match, component_release_of, 67462306a36Sopenharmony_ci component_compare_of, larbnode); 67562306a36Sopenharmony_ci } 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci platform_set_drvdata(pdev, data); 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_ci ret = mtk_iommu_v1_hw_init(data); 68062306a36Sopenharmony_ci if (ret) 68162306a36Sopenharmony_ci return ret; 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL, 68462306a36Sopenharmony_ci dev_name(&pdev->dev)); 68562306a36Sopenharmony_ci if (ret) 68662306a36Sopenharmony_ci goto out_clk_unprepare; 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci ret = iommu_device_register(&data->iommu, &mtk_iommu_v1_ops, dev); 68962306a36Sopenharmony_ci if (ret) 69062306a36Sopenharmony_ci goto out_sysfs_remove; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci ret = component_master_add_with_match(dev, &mtk_iommu_v1_com_ops, match); 69362306a36Sopenharmony_ci if (ret) 69462306a36Sopenharmony_ci goto out_dev_unreg; 69562306a36Sopenharmony_ci return ret; 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_ciout_dev_unreg: 69862306a36Sopenharmony_ci iommu_device_unregister(&data->iommu); 69962306a36Sopenharmony_ciout_sysfs_remove: 70062306a36Sopenharmony_ci iommu_device_sysfs_remove(&data->iommu); 70162306a36Sopenharmony_ciout_clk_unprepare: 70262306a36Sopenharmony_ci clk_disable_unprepare(data->bclk); 70362306a36Sopenharmony_ci return ret; 70462306a36Sopenharmony_ci} 70562306a36Sopenharmony_ci 70662306a36Sopenharmony_cistatic void mtk_iommu_v1_remove(struct platform_device *pdev) 70762306a36Sopenharmony_ci{ 70862306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = platform_get_drvdata(pdev); 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_ci iommu_device_sysfs_remove(&data->iommu); 71162306a36Sopenharmony_ci iommu_device_unregister(&data->iommu); 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci clk_disable_unprepare(data->bclk); 71462306a36Sopenharmony_ci devm_free_irq(&pdev->dev, data->irq, data); 71562306a36Sopenharmony_ci component_master_del(&pdev->dev, &mtk_iommu_v1_com_ops); 71662306a36Sopenharmony_ci} 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic int __maybe_unused mtk_iommu_v1_suspend(struct device *dev) 71962306a36Sopenharmony_ci{ 72062306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_get_drvdata(dev); 72162306a36Sopenharmony_ci struct mtk_iommu_v1_suspend_reg *reg = &data->reg; 72262306a36Sopenharmony_ci void __iomem *base = data->base; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci reg->standard_axi_mode = readl_relaxed(base + 72562306a36Sopenharmony_ci REG_MMU_STANDARD_AXI_MODE); 72662306a36Sopenharmony_ci reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM); 72762306a36Sopenharmony_ci reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG); 72862306a36Sopenharmony_ci reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL); 72962306a36Sopenharmony_ci return 0; 73062306a36Sopenharmony_ci} 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_cistatic int __maybe_unused mtk_iommu_v1_resume(struct device *dev) 73362306a36Sopenharmony_ci{ 73462306a36Sopenharmony_ci struct mtk_iommu_v1_data *data = dev_get_drvdata(dev); 73562306a36Sopenharmony_ci struct mtk_iommu_v1_suspend_reg *reg = &data->reg; 73662306a36Sopenharmony_ci void __iomem *base = data->base; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci writel_relaxed(data->m4u_dom->pgt_pa, base + REG_MMU_PT_BASE_ADDR); 73962306a36Sopenharmony_ci writel_relaxed(reg->standard_axi_mode, 74062306a36Sopenharmony_ci base + REG_MMU_STANDARD_AXI_MODE); 74162306a36Sopenharmony_ci writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM); 74262306a36Sopenharmony_ci writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG); 74362306a36Sopenharmony_ci writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL); 74462306a36Sopenharmony_ci writel_relaxed(data->protect_base, base + REG_MMU_IVRP_PADDR); 74562306a36Sopenharmony_ci return 0; 74662306a36Sopenharmony_ci} 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_cistatic const struct dev_pm_ops mtk_iommu_v1_pm_ops = { 74962306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_v1_suspend, mtk_iommu_v1_resume) 75062306a36Sopenharmony_ci}; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_cistatic struct platform_driver mtk_iommu_v1_driver = { 75362306a36Sopenharmony_ci .probe = mtk_iommu_v1_probe, 75462306a36Sopenharmony_ci .remove_new = mtk_iommu_v1_remove, 75562306a36Sopenharmony_ci .driver = { 75662306a36Sopenharmony_ci .name = "mtk-iommu-v1", 75762306a36Sopenharmony_ci .of_match_table = mtk_iommu_v1_of_ids, 75862306a36Sopenharmony_ci .pm = &mtk_iommu_v1_pm_ops, 75962306a36Sopenharmony_ci } 76062306a36Sopenharmony_ci}; 76162306a36Sopenharmony_cimodule_platform_driver(mtk_iommu_v1_driver); 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_ciMODULE_DESCRIPTION("IOMMU API for MediaTek M4U v1 implementations"); 76462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 765