162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * intel-pasid.c - PASID idr, table and entry manipulation 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2018 Intel Corporation 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: Lu Baolu <baolu.lu@linux.intel.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#define pr_fmt(fmt) "DMAR: " fmt 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/bitops.h> 1362306a36Sopenharmony_ci#include <linux/cpufeature.h> 1462306a36Sopenharmony_ci#include <linux/dmar.h> 1562306a36Sopenharmony_ci#include <linux/iommu.h> 1662306a36Sopenharmony_ci#include <linux/memory.h> 1762306a36Sopenharmony_ci#include <linux/pci.h> 1862306a36Sopenharmony_ci#include <linux/pci-ats.h> 1962306a36Sopenharmony_ci#include <linux/spinlock.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include "iommu.h" 2262306a36Sopenharmony_ci#include "pasid.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* 2562306a36Sopenharmony_ci * Intel IOMMU system wide PASID name space: 2662306a36Sopenharmony_ci */ 2762306a36Sopenharmony_ciu32 intel_pasid_max_id = PASID_MAX; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ciint vcmd_alloc_pasid(struct intel_iommu *iommu, u32 *pasid) 3062306a36Sopenharmony_ci{ 3162306a36Sopenharmony_ci unsigned long flags; 3262306a36Sopenharmony_ci u8 status_code; 3362306a36Sopenharmony_ci int ret = 0; 3462306a36Sopenharmony_ci u64 res; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci raw_spin_lock_irqsave(&iommu->register_lock, flags); 3762306a36Sopenharmony_ci dmar_writeq(iommu->reg + DMAR_VCMD_REG, VCMD_CMD_ALLOC); 3862306a36Sopenharmony_ci IOMMU_WAIT_OP(iommu, DMAR_VCRSP_REG, dmar_readq, 3962306a36Sopenharmony_ci !(res & VCMD_VRSP_IP), res); 4062306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&iommu->register_lock, flags); 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci status_code = VCMD_VRSP_SC(res); 4362306a36Sopenharmony_ci switch (status_code) { 4462306a36Sopenharmony_ci case VCMD_VRSP_SC_SUCCESS: 4562306a36Sopenharmony_ci *pasid = VCMD_VRSP_RESULT_PASID(res); 4662306a36Sopenharmony_ci break; 4762306a36Sopenharmony_ci case VCMD_VRSP_SC_NO_PASID_AVAIL: 4862306a36Sopenharmony_ci pr_info("IOMMU: %s: No PASID available\n", iommu->name); 4962306a36Sopenharmony_ci ret = -ENOSPC; 5062306a36Sopenharmony_ci break; 5162306a36Sopenharmony_ci default: 5262306a36Sopenharmony_ci ret = -ENODEV; 5362306a36Sopenharmony_ci pr_warn("IOMMU: %s: Unexpected error code %d\n", 5462306a36Sopenharmony_ci iommu->name, status_code); 5562306a36Sopenharmony_ci } 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci return ret; 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_civoid vcmd_free_pasid(struct intel_iommu *iommu, u32 pasid) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci unsigned long flags; 6362306a36Sopenharmony_ci u8 status_code; 6462306a36Sopenharmony_ci u64 res; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci raw_spin_lock_irqsave(&iommu->register_lock, flags); 6762306a36Sopenharmony_ci dmar_writeq(iommu->reg + DMAR_VCMD_REG, 6862306a36Sopenharmony_ci VCMD_CMD_OPERAND(pasid) | VCMD_CMD_FREE); 6962306a36Sopenharmony_ci IOMMU_WAIT_OP(iommu, DMAR_VCRSP_REG, dmar_readq, 7062306a36Sopenharmony_ci !(res & VCMD_VRSP_IP), res); 7162306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&iommu->register_lock, flags); 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci status_code = VCMD_VRSP_SC(res); 7462306a36Sopenharmony_ci switch (status_code) { 7562306a36Sopenharmony_ci case VCMD_VRSP_SC_SUCCESS: 7662306a36Sopenharmony_ci break; 7762306a36Sopenharmony_ci case VCMD_VRSP_SC_INVALID_PASID: 7862306a36Sopenharmony_ci pr_info("IOMMU: %s: Invalid PASID\n", iommu->name); 7962306a36Sopenharmony_ci break; 8062306a36Sopenharmony_ci default: 8162306a36Sopenharmony_ci pr_warn("IOMMU: %s: Unexpected error code %d\n", 8262306a36Sopenharmony_ci iommu->name, status_code); 8362306a36Sopenharmony_ci } 8462306a36Sopenharmony_ci} 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci/* 8762306a36Sopenharmony_ci * Per device pasid table management: 8862306a36Sopenharmony_ci */ 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci/* 9162306a36Sopenharmony_ci * Allocate a pasid table for @dev. It should be called in a 9262306a36Sopenharmony_ci * single-thread context. 9362306a36Sopenharmony_ci */ 9462306a36Sopenharmony_ciint intel_pasid_alloc_table(struct device *dev) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci struct device_domain_info *info; 9762306a36Sopenharmony_ci struct pasid_table *pasid_table; 9862306a36Sopenharmony_ci struct page *pages; 9962306a36Sopenharmony_ci u32 max_pasid = 0; 10062306a36Sopenharmony_ci int order, size; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci might_sleep(); 10362306a36Sopenharmony_ci info = dev_iommu_priv_get(dev); 10462306a36Sopenharmony_ci if (WARN_ON(!info || !dev_is_pci(dev))) 10562306a36Sopenharmony_ci return -ENODEV; 10662306a36Sopenharmony_ci if (WARN_ON(info->pasid_table)) 10762306a36Sopenharmony_ci return -EEXIST; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci pasid_table = kzalloc(sizeof(*pasid_table), GFP_KERNEL); 11062306a36Sopenharmony_ci if (!pasid_table) 11162306a36Sopenharmony_ci return -ENOMEM; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci if (info->pasid_supported) 11462306a36Sopenharmony_ci max_pasid = min_t(u32, pci_max_pasids(to_pci_dev(dev)), 11562306a36Sopenharmony_ci intel_pasid_max_id); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci size = max_pasid >> (PASID_PDE_SHIFT - 3); 11862306a36Sopenharmony_ci order = size ? get_order(size) : 0; 11962306a36Sopenharmony_ci pages = alloc_pages_node(info->iommu->node, 12062306a36Sopenharmony_ci GFP_KERNEL | __GFP_ZERO, order); 12162306a36Sopenharmony_ci if (!pages) { 12262306a36Sopenharmony_ci kfree(pasid_table); 12362306a36Sopenharmony_ci return -ENOMEM; 12462306a36Sopenharmony_ci } 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci pasid_table->table = page_address(pages); 12762306a36Sopenharmony_ci pasid_table->order = order; 12862306a36Sopenharmony_ci pasid_table->max_pasid = 1 << (order + PAGE_SHIFT + 3); 12962306a36Sopenharmony_ci info->pasid_table = pasid_table; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci if (!ecap_coherent(info->iommu->ecap)) 13262306a36Sopenharmony_ci clflush_cache_range(pasid_table->table, (1 << order) * PAGE_SIZE); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci return 0; 13562306a36Sopenharmony_ci} 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_civoid intel_pasid_free_table(struct device *dev) 13862306a36Sopenharmony_ci{ 13962306a36Sopenharmony_ci struct device_domain_info *info; 14062306a36Sopenharmony_ci struct pasid_table *pasid_table; 14162306a36Sopenharmony_ci struct pasid_dir_entry *dir; 14262306a36Sopenharmony_ci struct pasid_entry *table; 14362306a36Sopenharmony_ci int i, max_pde; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci info = dev_iommu_priv_get(dev); 14662306a36Sopenharmony_ci if (!info || !dev_is_pci(dev) || !info->pasid_table) 14762306a36Sopenharmony_ci return; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci pasid_table = info->pasid_table; 15062306a36Sopenharmony_ci info->pasid_table = NULL; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci /* Free scalable mode PASID directory tables: */ 15362306a36Sopenharmony_ci dir = pasid_table->table; 15462306a36Sopenharmony_ci max_pde = pasid_table->max_pasid >> PASID_PDE_SHIFT; 15562306a36Sopenharmony_ci for (i = 0; i < max_pde; i++) { 15662306a36Sopenharmony_ci table = get_pasid_table_from_pde(&dir[i]); 15762306a36Sopenharmony_ci free_pgtable_page(table); 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci free_pages((unsigned long)pasid_table->table, pasid_table->order); 16162306a36Sopenharmony_ci kfree(pasid_table); 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistruct pasid_table *intel_pasid_get_table(struct device *dev) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci struct device_domain_info *info; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci info = dev_iommu_priv_get(dev); 16962306a36Sopenharmony_ci if (!info) 17062306a36Sopenharmony_ci return NULL; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci return info->pasid_table; 17362306a36Sopenharmony_ci} 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic int intel_pasid_get_dev_max_id(struct device *dev) 17662306a36Sopenharmony_ci{ 17762306a36Sopenharmony_ci struct device_domain_info *info; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci info = dev_iommu_priv_get(dev); 18062306a36Sopenharmony_ci if (!info || !info->pasid_table) 18162306a36Sopenharmony_ci return 0; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci return info->pasid_table->max_pasid; 18462306a36Sopenharmony_ci} 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistatic struct pasid_entry *intel_pasid_get_entry(struct device *dev, u32 pasid) 18762306a36Sopenharmony_ci{ 18862306a36Sopenharmony_ci struct device_domain_info *info; 18962306a36Sopenharmony_ci struct pasid_table *pasid_table; 19062306a36Sopenharmony_ci struct pasid_dir_entry *dir; 19162306a36Sopenharmony_ci struct pasid_entry *entries; 19262306a36Sopenharmony_ci int dir_index, index; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci pasid_table = intel_pasid_get_table(dev); 19562306a36Sopenharmony_ci if (WARN_ON(!pasid_table || pasid >= intel_pasid_get_dev_max_id(dev))) 19662306a36Sopenharmony_ci return NULL; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci dir = pasid_table->table; 19962306a36Sopenharmony_ci info = dev_iommu_priv_get(dev); 20062306a36Sopenharmony_ci dir_index = pasid >> PASID_PDE_SHIFT; 20162306a36Sopenharmony_ci index = pasid & PASID_PTE_MASK; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ciretry: 20462306a36Sopenharmony_ci entries = get_pasid_table_from_pde(&dir[dir_index]); 20562306a36Sopenharmony_ci if (!entries) { 20662306a36Sopenharmony_ci entries = alloc_pgtable_page(info->iommu->node, GFP_ATOMIC); 20762306a36Sopenharmony_ci if (!entries) 20862306a36Sopenharmony_ci return NULL; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci /* 21162306a36Sopenharmony_ci * The pasid directory table entry won't be freed after 21262306a36Sopenharmony_ci * allocation. No worry about the race with free and 21362306a36Sopenharmony_ci * clear. However, this entry might be populated by others 21462306a36Sopenharmony_ci * while we are preparing it. Use theirs with a retry. 21562306a36Sopenharmony_ci */ 21662306a36Sopenharmony_ci if (cmpxchg64(&dir[dir_index].val, 0ULL, 21762306a36Sopenharmony_ci (u64)virt_to_phys(entries) | PASID_PTE_PRESENT)) { 21862306a36Sopenharmony_ci free_pgtable_page(entries); 21962306a36Sopenharmony_ci goto retry; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci if (!ecap_coherent(info->iommu->ecap)) { 22262306a36Sopenharmony_ci clflush_cache_range(entries, VTD_PAGE_SIZE); 22362306a36Sopenharmony_ci clflush_cache_range(&dir[dir_index].val, sizeof(*dir)); 22462306a36Sopenharmony_ci } 22562306a36Sopenharmony_ci } 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci return &entries[index]; 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci/* 23162306a36Sopenharmony_ci * Interfaces for PASID table entry manipulation: 23262306a36Sopenharmony_ci */ 23362306a36Sopenharmony_cistatic inline void pasid_clear_entry(struct pasid_entry *pe) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci WRITE_ONCE(pe->val[0], 0); 23662306a36Sopenharmony_ci WRITE_ONCE(pe->val[1], 0); 23762306a36Sopenharmony_ci WRITE_ONCE(pe->val[2], 0); 23862306a36Sopenharmony_ci WRITE_ONCE(pe->val[3], 0); 23962306a36Sopenharmony_ci WRITE_ONCE(pe->val[4], 0); 24062306a36Sopenharmony_ci WRITE_ONCE(pe->val[5], 0); 24162306a36Sopenharmony_ci WRITE_ONCE(pe->val[6], 0); 24262306a36Sopenharmony_ci WRITE_ONCE(pe->val[7], 0); 24362306a36Sopenharmony_ci} 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic inline void pasid_clear_entry_with_fpd(struct pasid_entry *pe) 24662306a36Sopenharmony_ci{ 24762306a36Sopenharmony_ci WRITE_ONCE(pe->val[0], PASID_PTE_FPD); 24862306a36Sopenharmony_ci WRITE_ONCE(pe->val[1], 0); 24962306a36Sopenharmony_ci WRITE_ONCE(pe->val[2], 0); 25062306a36Sopenharmony_ci WRITE_ONCE(pe->val[3], 0); 25162306a36Sopenharmony_ci WRITE_ONCE(pe->val[4], 0); 25262306a36Sopenharmony_ci WRITE_ONCE(pe->val[5], 0); 25362306a36Sopenharmony_ci WRITE_ONCE(pe->val[6], 0); 25462306a36Sopenharmony_ci WRITE_ONCE(pe->val[7], 0); 25562306a36Sopenharmony_ci} 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic void 25862306a36Sopenharmony_ciintel_pasid_clear_entry(struct device *dev, u32 pasid, bool fault_ignore) 25962306a36Sopenharmony_ci{ 26062306a36Sopenharmony_ci struct pasid_entry *pe; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci pe = intel_pasid_get_entry(dev, pasid); 26362306a36Sopenharmony_ci if (WARN_ON(!pe)) 26462306a36Sopenharmony_ci return; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci if (fault_ignore && pasid_pte_is_present(pe)) 26762306a36Sopenharmony_ci pasid_clear_entry_with_fpd(pe); 26862306a36Sopenharmony_ci else 26962306a36Sopenharmony_ci pasid_clear_entry(pe); 27062306a36Sopenharmony_ci} 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic inline void pasid_set_bits(u64 *ptr, u64 mask, u64 bits) 27362306a36Sopenharmony_ci{ 27462306a36Sopenharmony_ci u64 old; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci old = READ_ONCE(*ptr); 27762306a36Sopenharmony_ci WRITE_ONCE(*ptr, (old & ~mask) | bits); 27862306a36Sopenharmony_ci} 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci/* 28162306a36Sopenharmony_ci * Setup the DID(Domain Identifier) field (Bit 64~79) of scalable mode 28262306a36Sopenharmony_ci * PASID entry. 28362306a36Sopenharmony_ci */ 28462306a36Sopenharmony_cistatic inline void 28562306a36Sopenharmony_cipasid_set_domain_id(struct pasid_entry *pe, u64 value) 28662306a36Sopenharmony_ci{ 28762306a36Sopenharmony_ci pasid_set_bits(&pe->val[1], GENMASK_ULL(15, 0), value); 28862306a36Sopenharmony_ci} 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci/* 29162306a36Sopenharmony_ci * Get domain ID value of a scalable mode PASID entry. 29262306a36Sopenharmony_ci */ 29362306a36Sopenharmony_cistatic inline u16 29462306a36Sopenharmony_cipasid_get_domain_id(struct pasid_entry *pe) 29562306a36Sopenharmony_ci{ 29662306a36Sopenharmony_ci return (u16)(READ_ONCE(pe->val[1]) & GENMASK_ULL(15, 0)); 29762306a36Sopenharmony_ci} 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci/* 30062306a36Sopenharmony_ci * Setup the SLPTPTR(Second Level Page Table Pointer) field (Bit 12~63) 30162306a36Sopenharmony_ci * of a scalable mode PASID entry. 30262306a36Sopenharmony_ci */ 30362306a36Sopenharmony_cistatic inline void 30462306a36Sopenharmony_cipasid_set_slptr(struct pasid_entry *pe, u64 value) 30562306a36Sopenharmony_ci{ 30662306a36Sopenharmony_ci pasid_set_bits(&pe->val[0], VTD_PAGE_MASK, value); 30762306a36Sopenharmony_ci} 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci/* 31062306a36Sopenharmony_ci * Setup the AW(Address Width) field (Bit 2~4) of a scalable mode PASID 31162306a36Sopenharmony_ci * entry. 31262306a36Sopenharmony_ci */ 31362306a36Sopenharmony_cistatic inline void 31462306a36Sopenharmony_cipasid_set_address_width(struct pasid_entry *pe, u64 value) 31562306a36Sopenharmony_ci{ 31662306a36Sopenharmony_ci pasid_set_bits(&pe->val[0], GENMASK_ULL(4, 2), value << 2); 31762306a36Sopenharmony_ci} 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci/* 32062306a36Sopenharmony_ci * Setup the PGTT(PASID Granular Translation Type) field (Bit 6~8) 32162306a36Sopenharmony_ci * of a scalable mode PASID entry. 32262306a36Sopenharmony_ci */ 32362306a36Sopenharmony_cistatic inline void 32462306a36Sopenharmony_cipasid_set_translation_type(struct pasid_entry *pe, u64 value) 32562306a36Sopenharmony_ci{ 32662306a36Sopenharmony_ci pasid_set_bits(&pe->val[0], GENMASK_ULL(8, 6), value << 6); 32762306a36Sopenharmony_ci} 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci/* 33062306a36Sopenharmony_ci * Enable fault processing by clearing the FPD(Fault Processing 33162306a36Sopenharmony_ci * Disable) field (Bit 1) of a scalable mode PASID entry. 33262306a36Sopenharmony_ci */ 33362306a36Sopenharmony_cistatic inline void pasid_set_fault_enable(struct pasid_entry *pe) 33462306a36Sopenharmony_ci{ 33562306a36Sopenharmony_ci pasid_set_bits(&pe->val[0], 1 << 1, 0); 33662306a36Sopenharmony_ci} 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci/* 33962306a36Sopenharmony_ci * Setup the WPE(Write Protect Enable) field (Bit 132) of a 34062306a36Sopenharmony_ci * scalable mode PASID entry. 34162306a36Sopenharmony_ci */ 34262306a36Sopenharmony_cistatic inline void pasid_set_wpe(struct pasid_entry *pe) 34362306a36Sopenharmony_ci{ 34462306a36Sopenharmony_ci pasid_set_bits(&pe->val[2], 1 << 4, 1 << 4); 34562306a36Sopenharmony_ci} 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci/* 34862306a36Sopenharmony_ci * Setup the P(Present) field (Bit 0) of a scalable mode PASID 34962306a36Sopenharmony_ci * entry. 35062306a36Sopenharmony_ci */ 35162306a36Sopenharmony_cistatic inline void pasid_set_present(struct pasid_entry *pe) 35262306a36Sopenharmony_ci{ 35362306a36Sopenharmony_ci pasid_set_bits(&pe->val[0], 1 << 0, 1); 35462306a36Sopenharmony_ci} 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci/* 35762306a36Sopenharmony_ci * Setup Page Walk Snoop bit (Bit 87) of a scalable mode PASID 35862306a36Sopenharmony_ci * entry. 35962306a36Sopenharmony_ci */ 36062306a36Sopenharmony_cistatic inline void pasid_set_page_snoop(struct pasid_entry *pe, bool value) 36162306a36Sopenharmony_ci{ 36262306a36Sopenharmony_ci pasid_set_bits(&pe->val[1], 1 << 23, value << 23); 36362306a36Sopenharmony_ci} 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci/* 36662306a36Sopenharmony_ci * Setup No Execute Enable bit (Bit 133) of a scalable mode PASID 36762306a36Sopenharmony_ci * entry. It is required when XD bit of the first level page table 36862306a36Sopenharmony_ci * entry is about to be set. 36962306a36Sopenharmony_ci */ 37062306a36Sopenharmony_cistatic inline void pasid_set_nxe(struct pasid_entry *pe) 37162306a36Sopenharmony_ci{ 37262306a36Sopenharmony_ci pasid_set_bits(&pe->val[2], 1 << 5, 1 << 5); 37362306a36Sopenharmony_ci} 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci/* 37662306a36Sopenharmony_ci * Setup the Page Snoop (PGSNP) field (Bit 88) of a scalable mode 37762306a36Sopenharmony_ci * PASID entry. 37862306a36Sopenharmony_ci */ 37962306a36Sopenharmony_cistatic inline void 38062306a36Sopenharmony_cipasid_set_pgsnp(struct pasid_entry *pe) 38162306a36Sopenharmony_ci{ 38262306a36Sopenharmony_ci pasid_set_bits(&pe->val[1], 1ULL << 24, 1ULL << 24); 38362306a36Sopenharmony_ci} 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci/* 38662306a36Sopenharmony_ci * Setup the First Level Page table Pointer field (Bit 140~191) 38762306a36Sopenharmony_ci * of a scalable mode PASID entry. 38862306a36Sopenharmony_ci */ 38962306a36Sopenharmony_cistatic inline void 39062306a36Sopenharmony_cipasid_set_flptr(struct pasid_entry *pe, u64 value) 39162306a36Sopenharmony_ci{ 39262306a36Sopenharmony_ci pasid_set_bits(&pe->val[2], VTD_PAGE_MASK, value); 39362306a36Sopenharmony_ci} 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci/* 39662306a36Sopenharmony_ci * Setup the First Level Paging Mode field (Bit 130~131) of a 39762306a36Sopenharmony_ci * scalable mode PASID entry. 39862306a36Sopenharmony_ci */ 39962306a36Sopenharmony_cistatic inline void 40062306a36Sopenharmony_cipasid_set_flpm(struct pasid_entry *pe, u64 value) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci pasid_set_bits(&pe->val[2], GENMASK_ULL(3, 2), value << 2); 40362306a36Sopenharmony_ci} 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_cistatic void 40662306a36Sopenharmony_cipasid_cache_invalidation_with_pasid(struct intel_iommu *iommu, 40762306a36Sopenharmony_ci u16 did, u32 pasid) 40862306a36Sopenharmony_ci{ 40962306a36Sopenharmony_ci struct qi_desc desc; 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci desc.qw0 = QI_PC_DID(did) | QI_PC_GRAN(QI_PC_PASID_SEL) | 41262306a36Sopenharmony_ci QI_PC_PASID(pasid) | QI_PC_TYPE; 41362306a36Sopenharmony_ci desc.qw1 = 0; 41462306a36Sopenharmony_ci desc.qw2 = 0; 41562306a36Sopenharmony_ci desc.qw3 = 0; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci qi_submit_sync(iommu, &desc, 1, 0); 41862306a36Sopenharmony_ci} 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_cistatic void 42162306a36Sopenharmony_cidevtlb_invalidation_with_pasid(struct intel_iommu *iommu, 42262306a36Sopenharmony_ci struct device *dev, u32 pasid) 42362306a36Sopenharmony_ci{ 42462306a36Sopenharmony_ci struct device_domain_info *info; 42562306a36Sopenharmony_ci u16 sid, qdep, pfsid; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci info = dev_iommu_priv_get(dev); 42862306a36Sopenharmony_ci if (!info || !info->ats_enabled) 42962306a36Sopenharmony_ci return; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci if (pci_dev_is_disconnected(to_pci_dev(dev))) 43262306a36Sopenharmony_ci return; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci sid = info->bus << 8 | info->devfn; 43562306a36Sopenharmony_ci qdep = info->ats_qdep; 43662306a36Sopenharmony_ci pfsid = info->pfsid; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci /* 43962306a36Sopenharmony_ci * When PASID 0 is used, it indicates RID2PASID(DMA request w/o PASID), 44062306a36Sopenharmony_ci * devTLB flush w/o PASID should be used. For non-zero PASID under 44162306a36Sopenharmony_ci * SVA usage, device could do DMA with multiple PASIDs. It is more 44262306a36Sopenharmony_ci * efficient to flush devTLB specific to the PASID. 44362306a36Sopenharmony_ci */ 44462306a36Sopenharmony_ci if (pasid == IOMMU_NO_PASID) 44562306a36Sopenharmony_ci qi_flush_dev_iotlb(iommu, sid, pfsid, qdep, 0, 64 - VTD_PAGE_SHIFT); 44662306a36Sopenharmony_ci else 44762306a36Sopenharmony_ci qi_flush_dev_iotlb_pasid(iommu, sid, pfsid, pasid, qdep, 0, 64 - VTD_PAGE_SHIFT); 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_civoid intel_pasid_tear_down_entry(struct intel_iommu *iommu, struct device *dev, 45162306a36Sopenharmony_ci u32 pasid, bool fault_ignore) 45262306a36Sopenharmony_ci{ 45362306a36Sopenharmony_ci struct pasid_entry *pte; 45462306a36Sopenharmony_ci u16 did, pgtt; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci spin_lock(&iommu->lock); 45762306a36Sopenharmony_ci pte = intel_pasid_get_entry(dev, pasid); 45862306a36Sopenharmony_ci if (WARN_ON(!pte) || !pasid_pte_is_present(pte)) { 45962306a36Sopenharmony_ci spin_unlock(&iommu->lock); 46062306a36Sopenharmony_ci return; 46162306a36Sopenharmony_ci } 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci did = pasid_get_domain_id(pte); 46462306a36Sopenharmony_ci pgtt = pasid_pte_get_pgtt(pte); 46562306a36Sopenharmony_ci intel_pasid_clear_entry(dev, pasid, fault_ignore); 46662306a36Sopenharmony_ci spin_unlock(&iommu->lock); 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci if (!ecap_coherent(iommu->ecap)) 46962306a36Sopenharmony_ci clflush_cache_range(pte, sizeof(*pte)); 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci pasid_cache_invalidation_with_pasid(iommu, did, pasid); 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci if (pgtt == PASID_ENTRY_PGTT_PT || pgtt == PASID_ENTRY_PGTT_FL_ONLY) 47462306a36Sopenharmony_ci qi_flush_piotlb(iommu, did, pasid, 0, -1, 0); 47562306a36Sopenharmony_ci else 47662306a36Sopenharmony_ci iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH); 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci /* Device IOTLB doesn't need to be flushed in caching mode. */ 47962306a36Sopenharmony_ci if (!cap_caching_mode(iommu->cap)) 48062306a36Sopenharmony_ci devtlb_invalidation_with_pasid(iommu, dev, pasid); 48162306a36Sopenharmony_ci} 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci/* 48462306a36Sopenharmony_ci * This function flushes cache for a newly setup pasid table entry. 48562306a36Sopenharmony_ci * Caller of it should not modify the in-use pasid table entries. 48662306a36Sopenharmony_ci */ 48762306a36Sopenharmony_cistatic void pasid_flush_caches(struct intel_iommu *iommu, 48862306a36Sopenharmony_ci struct pasid_entry *pte, 48962306a36Sopenharmony_ci u32 pasid, u16 did) 49062306a36Sopenharmony_ci{ 49162306a36Sopenharmony_ci if (!ecap_coherent(iommu->ecap)) 49262306a36Sopenharmony_ci clflush_cache_range(pte, sizeof(*pte)); 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci if (cap_caching_mode(iommu->cap)) { 49562306a36Sopenharmony_ci pasid_cache_invalidation_with_pasid(iommu, did, pasid); 49662306a36Sopenharmony_ci qi_flush_piotlb(iommu, did, pasid, 0, -1, 0); 49762306a36Sopenharmony_ci } else { 49862306a36Sopenharmony_ci iommu_flush_write_buffer(iommu); 49962306a36Sopenharmony_ci } 50062306a36Sopenharmony_ci} 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci/* 50362306a36Sopenharmony_ci * Set up the scalable mode pasid table entry for first only 50462306a36Sopenharmony_ci * translation type. 50562306a36Sopenharmony_ci */ 50662306a36Sopenharmony_ciint intel_pasid_setup_first_level(struct intel_iommu *iommu, 50762306a36Sopenharmony_ci struct device *dev, pgd_t *pgd, 50862306a36Sopenharmony_ci u32 pasid, u16 did, int flags) 50962306a36Sopenharmony_ci{ 51062306a36Sopenharmony_ci struct pasid_entry *pte; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci if (!ecap_flts(iommu->ecap)) { 51362306a36Sopenharmony_ci pr_err("No first level translation support on %s\n", 51462306a36Sopenharmony_ci iommu->name); 51562306a36Sopenharmony_ci return -EINVAL; 51662306a36Sopenharmony_ci } 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci if ((flags & PASID_FLAG_FL5LP) && !cap_fl5lp_support(iommu->cap)) { 51962306a36Sopenharmony_ci pr_err("No 5-level paging support for first-level on %s\n", 52062306a36Sopenharmony_ci iommu->name); 52162306a36Sopenharmony_ci return -EINVAL; 52262306a36Sopenharmony_ci } 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci spin_lock(&iommu->lock); 52562306a36Sopenharmony_ci pte = intel_pasid_get_entry(dev, pasid); 52662306a36Sopenharmony_ci if (!pte) { 52762306a36Sopenharmony_ci spin_unlock(&iommu->lock); 52862306a36Sopenharmony_ci return -ENODEV; 52962306a36Sopenharmony_ci } 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci if (pasid_pte_is_present(pte)) { 53262306a36Sopenharmony_ci spin_unlock(&iommu->lock); 53362306a36Sopenharmony_ci return -EBUSY; 53462306a36Sopenharmony_ci } 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci pasid_clear_entry(pte); 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci /* Setup the first level page table pointer: */ 53962306a36Sopenharmony_ci pasid_set_flptr(pte, (u64)__pa(pgd)); 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci if (flags & PASID_FLAG_FL5LP) 54262306a36Sopenharmony_ci pasid_set_flpm(pte, 1); 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci if (flags & PASID_FLAG_PAGE_SNOOP) 54562306a36Sopenharmony_ci pasid_set_pgsnp(pte); 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci pasid_set_domain_id(pte, did); 54862306a36Sopenharmony_ci pasid_set_address_width(pte, iommu->agaw); 54962306a36Sopenharmony_ci pasid_set_page_snoop(pte, !!ecap_smpwc(iommu->ecap)); 55062306a36Sopenharmony_ci pasid_set_nxe(pte); 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci /* Setup Present and PASID Granular Transfer Type: */ 55362306a36Sopenharmony_ci pasid_set_translation_type(pte, PASID_ENTRY_PGTT_FL_ONLY); 55462306a36Sopenharmony_ci pasid_set_present(pte); 55562306a36Sopenharmony_ci spin_unlock(&iommu->lock); 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci pasid_flush_caches(iommu, pte, pasid, did); 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci return 0; 56062306a36Sopenharmony_ci} 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci/* 56362306a36Sopenharmony_ci * Skip top levels of page tables for iommu which has less agaw 56462306a36Sopenharmony_ci * than default. Unnecessary for PT mode. 56562306a36Sopenharmony_ci */ 56662306a36Sopenharmony_cistatic inline int iommu_skip_agaw(struct dmar_domain *domain, 56762306a36Sopenharmony_ci struct intel_iommu *iommu, 56862306a36Sopenharmony_ci struct dma_pte **pgd) 56962306a36Sopenharmony_ci{ 57062306a36Sopenharmony_ci int agaw; 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) { 57362306a36Sopenharmony_ci *pgd = phys_to_virt(dma_pte_addr(*pgd)); 57462306a36Sopenharmony_ci if (!dma_pte_present(*pgd)) 57562306a36Sopenharmony_ci return -EINVAL; 57662306a36Sopenharmony_ci } 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci return agaw; 57962306a36Sopenharmony_ci} 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_ci/* 58262306a36Sopenharmony_ci * Set up the scalable mode pasid entry for second only translation type. 58362306a36Sopenharmony_ci */ 58462306a36Sopenharmony_ciint intel_pasid_setup_second_level(struct intel_iommu *iommu, 58562306a36Sopenharmony_ci struct dmar_domain *domain, 58662306a36Sopenharmony_ci struct device *dev, u32 pasid) 58762306a36Sopenharmony_ci{ 58862306a36Sopenharmony_ci struct pasid_entry *pte; 58962306a36Sopenharmony_ci struct dma_pte *pgd; 59062306a36Sopenharmony_ci u64 pgd_val; 59162306a36Sopenharmony_ci int agaw; 59262306a36Sopenharmony_ci u16 did; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_ci /* 59562306a36Sopenharmony_ci * If hardware advertises no support for second level 59662306a36Sopenharmony_ci * translation, return directly. 59762306a36Sopenharmony_ci */ 59862306a36Sopenharmony_ci if (!ecap_slts(iommu->ecap)) { 59962306a36Sopenharmony_ci pr_err("No second level translation support on %s\n", 60062306a36Sopenharmony_ci iommu->name); 60162306a36Sopenharmony_ci return -EINVAL; 60262306a36Sopenharmony_ci } 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci pgd = domain->pgd; 60562306a36Sopenharmony_ci agaw = iommu_skip_agaw(domain, iommu, &pgd); 60662306a36Sopenharmony_ci if (agaw < 0) { 60762306a36Sopenharmony_ci dev_err(dev, "Invalid domain page table\n"); 60862306a36Sopenharmony_ci return -EINVAL; 60962306a36Sopenharmony_ci } 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci pgd_val = virt_to_phys(pgd); 61262306a36Sopenharmony_ci did = domain_id_iommu(domain, iommu); 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci spin_lock(&iommu->lock); 61562306a36Sopenharmony_ci pte = intel_pasid_get_entry(dev, pasid); 61662306a36Sopenharmony_ci if (!pte) { 61762306a36Sopenharmony_ci spin_unlock(&iommu->lock); 61862306a36Sopenharmony_ci return -ENODEV; 61962306a36Sopenharmony_ci } 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_ci if (pasid_pte_is_present(pte)) { 62262306a36Sopenharmony_ci spin_unlock(&iommu->lock); 62362306a36Sopenharmony_ci return -EBUSY; 62462306a36Sopenharmony_ci } 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci pasid_clear_entry(pte); 62762306a36Sopenharmony_ci pasid_set_domain_id(pte, did); 62862306a36Sopenharmony_ci pasid_set_slptr(pte, pgd_val); 62962306a36Sopenharmony_ci pasid_set_address_width(pte, agaw); 63062306a36Sopenharmony_ci pasid_set_translation_type(pte, PASID_ENTRY_PGTT_SL_ONLY); 63162306a36Sopenharmony_ci pasid_set_fault_enable(pte); 63262306a36Sopenharmony_ci pasid_set_page_snoop(pte, !!ecap_smpwc(iommu->ecap)); 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_ci pasid_set_present(pte); 63562306a36Sopenharmony_ci spin_unlock(&iommu->lock); 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci pasid_flush_caches(iommu, pte, pasid, did); 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci return 0; 64062306a36Sopenharmony_ci} 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_ci/* 64362306a36Sopenharmony_ci * Set up the scalable mode pasid entry for passthrough translation type. 64462306a36Sopenharmony_ci */ 64562306a36Sopenharmony_ciint intel_pasid_setup_pass_through(struct intel_iommu *iommu, 64662306a36Sopenharmony_ci struct dmar_domain *domain, 64762306a36Sopenharmony_ci struct device *dev, u32 pasid) 64862306a36Sopenharmony_ci{ 64962306a36Sopenharmony_ci u16 did = FLPT_DEFAULT_DID; 65062306a36Sopenharmony_ci struct pasid_entry *pte; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci spin_lock(&iommu->lock); 65362306a36Sopenharmony_ci pte = intel_pasid_get_entry(dev, pasid); 65462306a36Sopenharmony_ci if (!pte) { 65562306a36Sopenharmony_ci spin_unlock(&iommu->lock); 65662306a36Sopenharmony_ci return -ENODEV; 65762306a36Sopenharmony_ci } 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci if (pasid_pte_is_present(pte)) { 66062306a36Sopenharmony_ci spin_unlock(&iommu->lock); 66162306a36Sopenharmony_ci return -EBUSY; 66262306a36Sopenharmony_ci } 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci pasid_clear_entry(pte); 66562306a36Sopenharmony_ci pasid_set_domain_id(pte, did); 66662306a36Sopenharmony_ci pasid_set_address_width(pte, iommu->agaw); 66762306a36Sopenharmony_ci pasid_set_translation_type(pte, PASID_ENTRY_PGTT_PT); 66862306a36Sopenharmony_ci pasid_set_fault_enable(pte); 66962306a36Sopenharmony_ci pasid_set_page_snoop(pte, !!ecap_smpwc(iommu->ecap)); 67062306a36Sopenharmony_ci pasid_set_present(pte); 67162306a36Sopenharmony_ci spin_unlock(&iommu->lock); 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci pasid_flush_caches(iommu, pte, pasid, did); 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci return 0; 67662306a36Sopenharmony_ci} 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_ci/* 67962306a36Sopenharmony_ci * Set the page snoop control for a pasid entry which has been set up. 68062306a36Sopenharmony_ci */ 68162306a36Sopenharmony_civoid intel_pasid_setup_page_snoop_control(struct intel_iommu *iommu, 68262306a36Sopenharmony_ci struct device *dev, u32 pasid) 68362306a36Sopenharmony_ci{ 68462306a36Sopenharmony_ci struct pasid_entry *pte; 68562306a36Sopenharmony_ci u16 did; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci spin_lock(&iommu->lock); 68862306a36Sopenharmony_ci pte = intel_pasid_get_entry(dev, pasid); 68962306a36Sopenharmony_ci if (WARN_ON(!pte || !pasid_pte_is_present(pte))) { 69062306a36Sopenharmony_ci spin_unlock(&iommu->lock); 69162306a36Sopenharmony_ci return; 69262306a36Sopenharmony_ci } 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_ci pasid_set_pgsnp(pte); 69562306a36Sopenharmony_ci did = pasid_get_domain_id(pte); 69662306a36Sopenharmony_ci spin_unlock(&iommu->lock); 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci if (!ecap_coherent(iommu->ecap)) 69962306a36Sopenharmony_ci clflush_cache_range(pte, sizeof(*pte)); 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci /* 70262306a36Sopenharmony_ci * VT-d spec 3.4 table23 states guides for cache invalidation: 70362306a36Sopenharmony_ci * 70462306a36Sopenharmony_ci * - PASID-selective-within-Domain PASID-cache invalidation 70562306a36Sopenharmony_ci * - PASID-selective PASID-based IOTLB invalidation 70662306a36Sopenharmony_ci * - If (pasid is RID_PASID) 70762306a36Sopenharmony_ci * - Global Device-TLB invalidation to affected functions 70862306a36Sopenharmony_ci * Else 70962306a36Sopenharmony_ci * - PASID-based Device-TLB invalidation (with S=1 and 71062306a36Sopenharmony_ci * Addr[63:12]=0x7FFFFFFF_FFFFF) to affected functions 71162306a36Sopenharmony_ci */ 71262306a36Sopenharmony_ci pasid_cache_invalidation_with_pasid(iommu, did, pasid); 71362306a36Sopenharmony_ci qi_flush_piotlb(iommu, did, pasid, 0, -1, 0); 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci /* Device IOTLB doesn't need to be flushed in caching mode. */ 71662306a36Sopenharmony_ci if (!cap_caching_mode(iommu->cap)) 71762306a36Sopenharmony_ci devtlb_invalidation_with_pasid(iommu, dev, pasid); 71862306a36Sopenharmony_ci} 719