162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 or Linux-OpenIB
262306a36Sopenharmony_ci/* Copyright (c) 2015 - 2021 Intel Corporation */
362306a36Sopenharmony_ci#include "osdep.h"
462306a36Sopenharmony_ci#include "type.h"
562306a36Sopenharmony_ci#include "i40iw_hw.h"
662306a36Sopenharmony_ci#include "protos.h"
762306a36Sopenharmony_ci
862306a36Sopenharmony_cistatic u32 i40iw_regs[IRDMA_MAX_REGS] = {
962306a36Sopenharmony_ci	I40E_PFPE_CQPTAIL,
1062306a36Sopenharmony_ci	I40E_PFPE_CQPDB,
1162306a36Sopenharmony_ci	I40E_PFPE_CCQPSTATUS,
1262306a36Sopenharmony_ci	I40E_PFPE_CCQPHIGH,
1362306a36Sopenharmony_ci	I40E_PFPE_CCQPLOW,
1462306a36Sopenharmony_ci	I40E_PFPE_CQARM,
1562306a36Sopenharmony_ci	I40E_PFPE_CQACK,
1662306a36Sopenharmony_ci	I40E_PFPE_AEQALLOC,
1762306a36Sopenharmony_ci	I40E_PFPE_CQPERRCODES,
1862306a36Sopenharmony_ci	I40E_PFPE_WQEALLOC,
1962306a36Sopenharmony_ci	I40E_PFINT_DYN_CTLN(0),
2062306a36Sopenharmony_ci	I40IW_DB_ADDR_OFFSET,
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci	I40E_GLPCI_LBARCTRL,
2362306a36Sopenharmony_ci	I40E_GLPE_CPUSTATUS0,
2462306a36Sopenharmony_ci	I40E_GLPE_CPUSTATUS1,
2562306a36Sopenharmony_ci	I40E_GLPE_CPUSTATUS2,
2662306a36Sopenharmony_ci	I40E_PFINT_AEQCTL,
2762306a36Sopenharmony_ci	I40E_PFINT_CEQCTL(0),
2862306a36Sopenharmony_ci	I40E_VSIQF_CTL(0),
2962306a36Sopenharmony_ci	I40E_PFHMC_PDINV,
3062306a36Sopenharmony_ci	I40E_GLHMC_VFPDINV(0),
3162306a36Sopenharmony_ci	I40E_GLPE_CRITERR,
3262306a36Sopenharmony_ci	0xffffffff      /* PFINT_RATEN not used in FPK */
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic u32 i40iw_stat_offsets[] = {
3662306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXDISCARD(0),
3762306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXTRUNC(0),
3862306a36Sopenharmony_ci	I40E_GLPES_PFIP4TXNOROUTE(0),
3962306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXDISCARD(0),
4062306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXTRUNC(0),
4162306a36Sopenharmony_ci	I40E_GLPES_PFIP6TXNOROUTE(0),
4262306a36Sopenharmony_ci	I40E_GLPES_PFTCPRTXSEG(0),
4362306a36Sopenharmony_ci	I40E_GLPES_PFTCPRXOPTERR(0),
4462306a36Sopenharmony_ci	I40E_GLPES_PFTCPRXPROTOERR(0),
4562306a36Sopenharmony_ci	I40E_GLPES_PFRXVLANERR(0),
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXOCTSLO(0),
4862306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXPKTSLO(0),
4962306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXFRAGSLO(0),
5062306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXMCPKTSLO(0),
5162306a36Sopenharmony_ci	I40E_GLPES_PFIP4TXOCTSLO(0),
5262306a36Sopenharmony_ci	I40E_GLPES_PFIP4TXPKTSLO(0),
5362306a36Sopenharmony_ci	I40E_GLPES_PFIP4TXFRAGSLO(0),
5462306a36Sopenharmony_ci	I40E_GLPES_PFIP4TXMCPKTSLO(0),
5562306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXOCTSLO(0),
5662306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXPKTSLO(0),
5762306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXFRAGSLO(0),
5862306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXMCPKTSLO(0),
5962306a36Sopenharmony_ci	I40E_GLPES_PFIP6TXOCTSLO(0),
6062306a36Sopenharmony_ci	I40E_GLPES_PFIP6TXPKTSLO(0),
6162306a36Sopenharmony_ci	I40E_GLPES_PFIP6TXFRAGSLO(0),
6262306a36Sopenharmony_ci	I40E_GLPES_PFIP6TXMCPKTSLO(0),
6362306a36Sopenharmony_ci	I40E_GLPES_PFTCPRXSEGSLO(0),
6462306a36Sopenharmony_ci	I40E_GLPES_PFTCPTXSEGLO(0),
6562306a36Sopenharmony_ci	I40E_GLPES_PFRDMARXRDSLO(0),
6662306a36Sopenharmony_ci	I40E_GLPES_PFRDMARXSNDSLO(0),
6762306a36Sopenharmony_ci	I40E_GLPES_PFRDMARXWRSLO(0),
6862306a36Sopenharmony_ci	I40E_GLPES_PFRDMATXRDSLO(0),
6962306a36Sopenharmony_ci	I40E_GLPES_PFRDMATXSNDSLO(0),
7062306a36Sopenharmony_ci	I40E_GLPES_PFRDMATXWRSLO(0),
7162306a36Sopenharmony_ci	I40E_GLPES_PFRDMAVBNDLO(0),
7262306a36Sopenharmony_ci	I40E_GLPES_PFRDMAVINVLO(0),
7362306a36Sopenharmony_ci	I40E_GLPES_PFIP4RXMCOCTSLO(0),
7462306a36Sopenharmony_ci	I40E_GLPES_PFIP4TXMCOCTSLO(0),
7562306a36Sopenharmony_ci	I40E_GLPES_PFIP6RXMCOCTSLO(0),
7662306a36Sopenharmony_ci	I40E_GLPES_PFIP6TXMCOCTSLO(0),
7762306a36Sopenharmony_ci	I40E_GLPES_PFUDPRXPKTSLO(0),
7862306a36Sopenharmony_ci	I40E_GLPES_PFUDPTXPKTSLO(0)
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic u64 i40iw_masks[IRDMA_MAX_MASKS] = {
8262306a36Sopenharmony_ci	I40E_PFPE_CCQPSTATUS_CCQP_DONE,
8362306a36Sopenharmony_ci	I40E_PFPE_CCQPSTATUS_CCQP_ERR,
8462306a36Sopenharmony_ci	I40E_CQPSQ_STAG_PDID,
8562306a36Sopenharmony_ci	I40E_CQPSQ_CQ_CEQID,
8662306a36Sopenharmony_ci	I40E_CQPSQ_CQ_CQID,
8762306a36Sopenharmony_ci	I40E_COMMIT_FPM_CQCNT,
8862306a36Sopenharmony_ci};
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic u64 i40iw_shifts[IRDMA_MAX_SHIFTS] = {
9162306a36Sopenharmony_ci	I40E_PFPE_CCQPSTATUS_CCQP_DONE_S,
9262306a36Sopenharmony_ci	I40E_PFPE_CCQPSTATUS_CCQP_ERR_S,
9362306a36Sopenharmony_ci	I40E_CQPSQ_STAG_PDID_S,
9462306a36Sopenharmony_ci	I40E_CQPSQ_CQ_CEQID_S,
9562306a36Sopenharmony_ci	I40E_CQPSQ_CQ_CQID_S,
9662306a36Sopenharmony_ci	I40E_COMMIT_FPM_CQCNT_S,
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci/**
10062306a36Sopenharmony_ci * i40iw_config_ceq- Configure CEQ interrupt
10162306a36Sopenharmony_ci * @dev: pointer to the device structure
10262306a36Sopenharmony_ci * @ceq_id: Completion Event Queue ID
10362306a36Sopenharmony_ci * @idx: vector index
10462306a36Sopenharmony_ci * @enable: Enable CEQ interrupt when true
10562306a36Sopenharmony_ci */
10662306a36Sopenharmony_cistatic void i40iw_config_ceq(struct irdma_sc_dev *dev, u32 ceq_id, u32 idx,
10762306a36Sopenharmony_ci			     bool enable)
10862306a36Sopenharmony_ci{
10962306a36Sopenharmony_ci	u32 reg_val;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	reg_val = FIELD_PREP(I40E_PFINT_LNKLSTN_FIRSTQ_INDX, ceq_id) |
11262306a36Sopenharmony_ci		  FIELD_PREP(I40E_PFINT_LNKLSTN_FIRSTQ_TYPE, QUEUE_TYPE_CEQ);
11362306a36Sopenharmony_ci	wr32(dev->hw, I40E_PFINT_LNKLSTN(idx - 1), reg_val);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	reg_val = FIELD_PREP(I40E_PFINT_DYN_CTLN_ITR_INDX, 0x3) |
11662306a36Sopenharmony_ci		  FIELD_PREP(I40E_PFINT_DYN_CTLN_INTENA, 0x1);
11762306a36Sopenharmony_ci	wr32(dev->hw, I40E_PFINT_DYN_CTLN(idx - 1), reg_val);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	reg_val = FIELD_PREP(IRDMA_GLINT_CEQCTL_CAUSE_ENA, enable) |
12062306a36Sopenharmony_ci		  FIELD_PREP(IRDMA_GLINT_CEQCTL_MSIX_INDX, idx) |
12162306a36Sopenharmony_ci		  FIELD_PREP(I40E_PFINT_CEQCTL_NEXTQ_INDX, NULL_QUEUE_INDEX) |
12262306a36Sopenharmony_ci		  FIELD_PREP(IRDMA_GLINT_CEQCTL_ITR_INDX, 0x3);
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	wr32(dev->hw, i40iw_regs[IRDMA_GLINT_CEQCTL] + 4 * ceq_id, reg_val);
12562306a36Sopenharmony_ci}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/**
12862306a36Sopenharmony_ci * i40iw_ena_irq - Enable interrupt
12962306a36Sopenharmony_ci * @dev: pointer to the device structure
13062306a36Sopenharmony_ci * @idx: vector index
13162306a36Sopenharmony_ci */
13262306a36Sopenharmony_cistatic void i40iw_ena_irq(struct irdma_sc_dev *dev, u32 idx)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	u32 val;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	val = FIELD_PREP(IRDMA_GLINT_DYN_CTL_INTENA, 0x1) |
13762306a36Sopenharmony_ci	      FIELD_PREP(IRDMA_GLINT_DYN_CTL_CLEARPBA, 0x1) |
13862306a36Sopenharmony_ci	      FIELD_PREP(IRDMA_GLINT_DYN_CTL_ITR_INDX, 0x3);
13962306a36Sopenharmony_ci	wr32(dev->hw, i40iw_regs[IRDMA_GLINT_DYN_CTL] + 4 * (idx - 1), val);
14062306a36Sopenharmony_ci}
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci/**
14362306a36Sopenharmony_ci * i40iw_disable_irq - Disable interrupt
14462306a36Sopenharmony_ci * @dev: pointer to the device structure
14562306a36Sopenharmony_ci * @idx: vector index
14662306a36Sopenharmony_ci */
14762306a36Sopenharmony_cistatic void i40iw_disable_irq(struct irdma_sc_dev *dev, u32 idx)
14862306a36Sopenharmony_ci{
14962306a36Sopenharmony_ci	wr32(dev->hw, i40iw_regs[IRDMA_GLINT_DYN_CTL] + 4 * (idx - 1), 0);
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic const struct irdma_irq_ops i40iw_irq_ops = {
15362306a36Sopenharmony_ci	.irdma_cfg_aeq = irdma_cfg_aeq,
15462306a36Sopenharmony_ci	.irdma_cfg_ceq = i40iw_config_ceq,
15562306a36Sopenharmony_ci	.irdma_dis_irq = i40iw_disable_irq,
15662306a36Sopenharmony_ci	.irdma_en_irq = i40iw_ena_irq,
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic const struct irdma_hw_stat_map i40iw_hw_stat_map[] = {
16062306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RXVLANERR]	=	{   0,  0, IRDMA_MAX_STATS_24 },
16162306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXOCTS] =	{   8,  0, IRDMA_MAX_STATS_48 },
16262306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXPKTS] =	{  16,  0, IRDMA_MAX_STATS_48 },
16362306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXDISCARD] =	{  24,  0, IRDMA_MAX_STATS_32 },
16462306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXTRUNC] =	{  32,  0, IRDMA_MAX_STATS_32 },
16562306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXFRAGS] =      {  40,  0, IRDMA_MAX_STATS_48 },
16662306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXMCPKTS] =     {  48,  0, IRDMA_MAX_STATS_48 },
16762306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXOCTS] =       {  56,  0, IRDMA_MAX_STATS_48 },
16862306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXPKTS] =       {  64,  0, IRDMA_MAX_STATS_48 },
16962306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXDISCARD] =    {  72,  0, IRDMA_MAX_STATS_32 },
17062306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXTRUNC] =      {  80,  0, IRDMA_MAX_STATS_32 },
17162306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXFRAGS] =      {  88,  0, IRDMA_MAX_STATS_48 },
17262306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXMCPKTS] =     {  96,  0, IRDMA_MAX_STATS_48 },
17362306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4TXOCTS] =       { 104,  0, IRDMA_MAX_STATS_48 },
17462306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4TXPKTS] =       { 112,  0, IRDMA_MAX_STATS_48 },
17562306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4TXFRAGS] =      { 120,  0, IRDMA_MAX_STATS_48 },
17662306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4TXMCPKTS] =     { 128,  0, IRDMA_MAX_STATS_48 },
17762306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6TXOCTS] =       { 136,  0, IRDMA_MAX_STATS_48 },
17862306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6TXPKTS] =       { 144,  0, IRDMA_MAX_STATS_48 },
17962306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6TXFRAGS] =      { 152,  0, IRDMA_MAX_STATS_48 },
18062306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6TXMCPKTS] =     { 160,  0, IRDMA_MAX_STATS_48 },
18162306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4TXNOROUTE] =    { 168,  0, IRDMA_MAX_STATS_24 },
18262306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6TXNOROUTE] =    { 176,  0, IRDMA_MAX_STATS_24 },
18362306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_TCPRXSEGS] =       { 184,  0, IRDMA_MAX_STATS_48 },
18462306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_TCPRXOPTERR] =     { 192,  0, IRDMA_MAX_STATS_24 },
18562306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_TCPRXPROTOERR] =   { 200,  0, IRDMA_MAX_STATS_24 },
18662306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_TCPTXSEG] =        { 208,  0, IRDMA_MAX_STATS_48 },
18762306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_TCPRTXSEG] =       { 216,  0, IRDMA_MAX_STATS_32 },
18862306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMARXWRS] =       { 224,  0, IRDMA_MAX_STATS_48 },
18962306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMARXRDS] =       { 232,  0, IRDMA_MAX_STATS_48 },
19062306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMARXSNDS] =      { 240,  0, IRDMA_MAX_STATS_48 },
19162306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMATXWRS] =       { 248,  0, IRDMA_MAX_STATS_48 },
19262306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMATXRDS] =       { 256,  0, IRDMA_MAX_STATS_48 },
19362306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMATXSNDS] =      { 264,  0, IRDMA_MAX_STATS_48 },
19462306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMAVBND] =        { 272,  0, IRDMA_MAX_STATS_48 },
19562306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_RDMAVINV] =        { 280,  0, IRDMA_MAX_STATS_48 },
19662306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4RXMCOCTS] =     { 288,  0, IRDMA_MAX_STATS_48 },
19762306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP4TXMCOCTS] =     { 296,  0, IRDMA_MAX_STATS_48 },
19862306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6RXMCOCTS] =     { 304,  0, IRDMA_MAX_STATS_48 },
19962306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_IP6TXMCOCTS] =     { 312,  0, IRDMA_MAX_STATS_48 },
20062306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_UDPRXPKTS] =       { 320,  0, IRDMA_MAX_STATS_48 },
20162306a36Sopenharmony_ci	[IRDMA_HW_STAT_INDEX_UDPTXPKTS] =       { 328,  0, IRDMA_MAX_STATS_48 },
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_civoid i40iw_init_hw(struct irdma_sc_dev *dev)
20562306a36Sopenharmony_ci{
20662306a36Sopenharmony_ci	int i;
20762306a36Sopenharmony_ci	u8 __iomem *hw_addr;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	for (i = 0; i < IRDMA_MAX_REGS; ++i) {
21062306a36Sopenharmony_ci		hw_addr = dev->hw->hw_addr;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci		if (i == IRDMA_DB_ADDR_OFFSET)
21362306a36Sopenharmony_ci			hw_addr = NULL;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci		dev->hw_regs[i] = (u32 __iomem *)(i40iw_regs[i] + hw_addr);
21662306a36Sopenharmony_ci	}
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	for (i = 0; i < IRDMA_HW_STAT_INDEX_MAX_GEN_1; ++i)
21962306a36Sopenharmony_ci		dev->hw_stats_regs[i] = i40iw_stat_offsets[i];
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	dev->hw_attrs.first_hw_vf_fpm_id = I40IW_FIRST_VF_FPM_ID;
22262306a36Sopenharmony_ci	dev->hw_attrs.max_hw_vf_fpm_id = IRDMA_MAX_VF_FPM_ID;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	for (i = 0; i < IRDMA_MAX_SHIFTS; ++i)
22562306a36Sopenharmony_ci		dev->hw_shifts[i] = i40iw_shifts[i];
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	for (i = 0; i < IRDMA_MAX_MASKS; ++i)
22862306a36Sopenharmony_ci		dev->hw_masks[i] = i40iw_masks[i];
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	dev->wqe_alloc_db = dev->hw_regs[IRDMA_WQEALLOC];
23162306a36Sopenharmony_ci	dev->cq_arm_db = dev->hw_regs[IRDMA_CQARM];
23262306a36Sopenharmony_ci	dev->aeq_alloc_db = dev->hw_regs[IRDMA_AEQALLOC];
23362306a36Sopenharmony_ci	dev->cqp_db = dev->hw_regs[IRDMA_CQPDB];
23462306a36Sopenharmony_ci	dev->cq_ack_db = dev->hw_regs[IRDMA_CQACK];
23562306a36Sopenharmony_ci	dev->ceq_itr_mask_db = NULL;
23662306a36Sopenharmony_ci	dev->aeq_itr_mask_db = NULL;
23762306a36Sopenharmony_ci	dev->irq_ops = &i40iw_irq_ops;
23862306a36Sopenharmony_ci	dev->hw_stats_map = i40iw_hw_stat_map;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	/* Setup the hardware limits, hmc may limit further */
24162306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.max_hw_wq_frags = I40IW_MAX_WQ_FRAGMENT_COUNT;
24262306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.max_hw_read_sges = I40IW_MAX_SGE_RD;
24362306a36Sopenharmony_ci	dev->hw_attrs.max_hw_device_pages = I40IW_MAX_PUSH_PAGE_COUNT;
24462306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.max_hw_inline = I40IW_MAX_INLINE_DATA_SIZE;
24562306a36Sopenharmony_ci	dev->hw_attrs.page_size_cap = SZ_4K | SZ_2M;
24662306a36Sopenharmony_ci	dev->hw_attrs.max_hw_ird = I40IW_MAX_IRD_SIZE;
24762306a36Sopenharmony_ci	dev->hw_attrs.max_hw_ord = I40IW_MAX_ORD_SIZE;
24862306a36Sopenharmony_ci	dev->hw_attrs.max_hw_wqes = I40IW_MAX_WQ_ENTRIES;
24962306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.max_hw_rq_quanta = I40IW_QP_SW_MAX_RQ_QUANTA;
25062306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.max_hw_wq_quanta = I40IW_QP_SW_MAX_WQ_QUANTA;
25162306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.max_hw_sq_chunk = I40IW_MAX_QUANTA_PER_WR;
25262306a36Sopenharmony_ci	dev->hw_attrs.max_hw_pds = I40IW_MAX_PDS;
25362306a36Sopenharmony_ci	dev->hw_attrs.max_stat_inst = I40IW_MAX_STATS_COUNT;
25462306a36Sopenharmony_ci	dev->hw_attrs.max_stat_idx = IRDMA_HW_STAT_INDEX_MAX_GEN_1;
25562306a36Sopenharmony_ci	dev->hw_attrs.max_hw_outbound_msg_size = I40IW_MAX_OUTBOUND_MSG_SIZE;
25662306a36Sopenharmony_ci	dev->hw_attrs.max_hw_inbound_msg_size = I40IW_MAX_INBOUND_MSG_SIZE;
25762306a36Sopenharmony_ci	dev->hw_attrs.uk_attrs.min_hw_wq_size = I40IW_MIN_WQ_SIZE;
25862306a36Sopenharmony_ci	dev->hw_attrs.max_qp_wr = I40IW_MAX_QP_WRS;
25962306a36Sopenharmony_ci}
260