162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * ADRF6780 driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright 2021 Analog Devices Inc. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitfield.h> 962306a36Sopenharmony_ci#include <linux/bits.h> 1062306a36Sopenharmony_ci#include <linux/clk.h> 1162306a36Sopenharmony_ci#include <linux/clkdev.h> 1262306a36Sopenharmony_ci#include <linux/clk-provider.h> 1362306a36Sopenharmony_ci#include <linux/delay.h> 1462306a36Sopenharmony_ci#include <linux/device.h> 1562306a36Sopenharmony_ci#include <linux/iio/iio.h> 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1862306a36Sopenharmony_ci#include <linux/spi/spi.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include <asm/unaligned.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci/* ADRF6780 Register Map */ 2362306a36Sopenharmony_ci#define ADRF6780_REG_CONTROL 0x00 2462306a36Sopenharmony_ci#define ADRF6780_REG_ALARM_READBACK 0x01 2562306a36Sopenharmony_ci#define ADRF6780_REG_ALARM_MASKS 0x02 2662306a36Sopenharmony_ci#define ADRF6780_REG_ENABLE 0x03 2762306a36Sopenharmony_ci#define ADRF6780_REG_LINEARIZE 0x04 2862306a36Sopenharmony_ci#define ADRF6780_REG_LO_PATH 0x05 2962306a36Sopenharmony_ci#define ADRF6780_REG_ADC_CONTROL 0x06 3062306a36Sopenharmony_ci#define ADRF6780_REG_ADC_OUTPUT 0x0C 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci/* ADRF6780_REG_CONTROL Map */ 3362306a36Sopenharmony_ci#define ADRF6780_PARITY_EN_MSK BIT(15) 3462306a36Sopenharmony_ci#define ADRF6780_SOFT_RESET_MSK BIT(14) 3562306a36Sopenharmony_ci#define ADRF6780_CHIP_ID_MSK GENMASK(11, 4) 3662306a36Sopenharmony_ci#define ADRF6780_CHIP_ID 0xA 3762306a36Sopenharmony_ci#define ADRF6780_CHIP_REVISION_MSK GENMASK(3, 0) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* ADRF6780_REG_ALARM_READBACK Map */ 4062306a36Sopenharmony_ci#define ADRF6780_PARITY_ERROR_MSK BIT(15) 4162306a36Sopenharmony_ci#define ADRF6780_TOO_FEW_ERRORS_MSK BIT(14) 4262306a36Sopenharmony_ci#define ADRF6780_TOO_MANY_ERRORS_MSK BIT(13) 4362306a36Sopenharmony_ci#define ADRF6780_ADDRESS_RANGE_ERROR_MSK BIT(12) 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* ADRF6780_REG_ENABLE Map */ 4662306a36Sopenharmony_ci#define ADRF6780_VGA_BUFFER_EN_MSK BIT(8) 4762306a36Sopenharmony_ci#define ADRF6780_DETECTOR_EN_MSK BIT(7) 4862306a36Sopenharmony_ci#define ADRF6780_LO_BUFFER_EN_MSK BIT(6) 4962306a36Sopenharmony_ci#define ADRF6780_IF_MODE_EN_MSK BIT(5) 5062306a36Sopenharmony_ci#define ADRF6780_IQ_MODE_EN_MSK BIT(4) 5162306a36Sopenharmony_ci#define ADRF6780_LO_X2_EN_MSK BIT(3) 5262306a36Sopenharmony_ci#define ADRF6780_LO_PPF_EN_MSK BIT(2) 5362306a36Sopenharmony_ci#define ADRF6780_LO_EN_MSK BIT(1) 5462306a36Sopenharmony_ci#define ADRF6780_UC_BIAS_EN_MSK BIT(0) 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci/* ADRF6780_REG_LINEARIZE Map */ 5762306a36Sopenharmony_ci#define ADRF6780_RDAC_LINEARIZE_MSK GENMASK(7, 0) 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci/* ADRF6780_REG_LO_PATH Map */ 6062306a36Sopenharmony_ci#define ADRF6780_LO_SIDEBAND_MSK BIT(10) 6162306a36Sopenharmony_ci#define ADRF6780_Q_PATH_PHASE_ACCURACY_MSK GENMASK(7, 4) 6262306a36Sopenharmony_ci#define ADRF6780_I_PATH_PHASE_ACCURACY_MSK GENMASK(3, 0) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* ADRF6780_REG_ADC_CONTROL Map */ 6562306a36Sopenharmony_ci#define ADRF6780_VDET_OUTPUT_SELECT_MSK BIT(3) 6662306a36Sopenharmony_ci#define ADRF6780_ADC_START_MSK BIT(2) 6762306a36Sopenharmony_ci#define ADRF6780_ADC_EN_MSK BIT(1) 6862306a36Sopenharmony_ci#define ADRF6780_ADC_CLOCK_EN_MSK BIT(0) 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci/* ADRF6780_REG_ADC_OUTPUT Map */ 7162306a36Sopenharmony_ci#define ADRF6780_ADC_STATUS_MSK BIT(8) 7262306a36Sopenharmony_ci#define ADRF6780_ADC_VALUE_MSK GENMASK(7, 0) 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistruct adrf6780_state { 7562306a36Sopenharmony_ci struct spi_device *spi; 7662306a36Sopenharmony_ci struct clk *clkin; 7762306a36Sopenharmony_ci /* Protect against concurrent accesses to the device */ 7862306a36Sopenharmony_ci struct mutex lock; 7962306a36Sopenharmony_ci bool vga_buff_en; 8062306a36Sopenharmony_ci bool lo_buff_en; 8162306a36Sopenharmony_ci bool if_mode_en; 8262306a36Sopenharmony_ci bool iq_mode_en; 8362306a36Sopenharmony_ci bool lo_x2_en; 8462306a36Sopenharmony_ci bool lo_ppf_en; 8562306a36Sopenharmony_ci bool lo_en; 8662306a36Sopenharmony_ci bool uc_bias_en; 8762306a36Sopenharmony_ci bool lo_sideband; 8862306a36Sopenharmony_ci bool vdet_out_en; 8962306a36Sopenharmony_ci u8 data[3] __aligned(IIO_DMA_MINALIGN); 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic int __adrf6780_spi_read(struct adrf6780_state *st, unsigned int reg, 9362306a36Sopenharmony_ci unsigned int *val) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci int ret; 9662306a36Sopenharmony_ci struct spi_transfer t = {0}; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci st->data[0] = 0x80 | (reg << 1); 9962306a36Sopenharmony_ci st->data[1] = 0x0; 10062306a36Sopenharmony_ci st->data[2] = 0x0; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci t.rx_buf = &st->data[0]; 10362306a36Sopenharmony_ci t.tx_buf = &st->data[0]; 10462306a36Sopenharmony_ci t.len = 3; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci ret = spi_sync_transfer(st->spi, &t, 1); 10762306a36Sopenharmony_ci if (ret) 10862306a36Sopenharmony_ci return ret; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci *val = (get_unaligned_be24(&st->data[0]) >> 1) & GENMASK(15, 0); 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci return ret; 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic int adrf6780_spi_read(struct adrf6780_state *st, unsigned int reg, 11662306a36Sopenharmony_ci unsigned int *val) 11762306a36Sopenharmony_ci{ 11862306a36Sopenharmony_ci int ret; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci mutex_lock(&st->lock); 12162306a36Sopenharmony_ci ret = __adrf6780_spi_read(st, reg, val); 12262306a36Sopenharmony_ci mutex_unlock(&st->lock); 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci return ret; 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic int __adrf6780_spi_write(struct adrf6780_state *st, 12862306a36Sopenharmony_ci unsigned int reg, 12962306a36Sopenharmony_ci unsigned int val) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci put_unaligned_be24((val << 1) | (reg << 17), &st->data[0]); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci return spi_write(st->spi, &st->data[0], 3); 13462306a36Sopenharmony_ci} 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic int adrf6780_spi_write(struct adrf6780_state *st, unsigned int reg, 13762306a36Sopenharmony_ci unsigned int val) 13862306a36Sopenharmony_ci{ 13962306a36Sopenharmony_ci int ret; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci mutex_lock(&st->lock); 14262306a36Sopenharmony_ci ret = __adrf6780_spi_write(st, reg, val); 14362306a36Sopenharmony_ci mutex_unlock(&st->lock); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci return ret; 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic int __adrf6780_spi_update_bits(struct adrf6780_state *st, 14962306a36Sopenharmony_ci unsigned int reg, unsigned int mask, 15062306a36Sopenharmony_ci unsigned int val) 15162306a36Sopenharmony_ci{ 15262306a36Sopenharmony_ci int ret; 15362306a36Sopenharmony_ci unsigned int data, temp; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci ret = __adrf6780_spi_read(st, reg, &data); 15662306a36Sopenharmony_ci if (ret) 15762306a36Sopenharmony_ci return ret; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci temp = (data & ~mask) | (val & mask); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci return __adrf6780_spi_write(st, reg, temp); 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic int adrf6780_spi_update_bits(struct adrf6780_state *st, unsigned int reg, 16562306a36Sopenharmony_ci unsigned int mask, unsigned int val) 16662306a36Sopenharmony_ci{ 16762306a36Sopenharmony_ci int ret; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci mutex_lock(&st->lock); 17062306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, reg, mask, val); 17162306a36Sopenharmony_ci mutex_unlock(&st->lock); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci return ret; 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic int adrf6780_read_adc_raw(struct adrf6780_state *st, unsigned int *read_val) 17762306a36Sopenharmony_ci{ 17862306a36Sopenharmony_ci int ret; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci mutex_lock(&st->lock); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, ADRF6780_REG_ADC_CONTROL, 18362306a36Sopenharmony_ci ADRF6780_ADC_EN_MSK | 18462306a36Sopenharmony_ci ADRF6780_ADC_CLOCK_EN_MSK | 18562306a36Sopenharmony_ci ADRF6780_ADC_START_MSK, 18662306a36Sopenharmony_ci FIELD_PREP(ADRF6780_ADC_EN_MSK, 1) | 18762306a36Sopenharmony_ci FIELD_PREP(ADRF6780_ADC_CLOCK_EN_MSK, 1) | 18862306a36Sopenharmony_ci FIELD_PREP(ADRF6780_ADC_START_MSK, 1)); 18962306a36Sopenharmony_ci if (ret) 19062306a36Sopenharmony_ci goto exit; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci /* Recommended delay for the ADC to be ready*/ 19362306a36Sopenharmony_ci usleep_range(200, 250); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci ret = __adrf6780_spi_read(st, ADRF6780_REG_ADC_OUTPUT, read_val); 19662306a36Sopenharmony_ci if (ret) 19762306a36Sopenharmony_ci goto exit; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci if (!(*read_val & ADRF6780_ADC_STATUS_MSK)) { 20062306a36Sopenharmony_ci ret = -EINVAL; 20162306a36Sopenharmony_ci goto exit; 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, ADRF6780_REG_ADC_CONTROL, 20562306a36Sopenharmony_ci ADRF6780_ADC_START_MSK, 20662306a36Sopenharmony_ci FIELD_PREP(ADRF6780_ADC_START_MSK, 0)); 20762306a36Sopenharmony_ci if (ret) 20862306a36Sopenharmony_ci goto exit; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci ret = __adrf6780_spi_read(st, ADRF6780_REG_ADC_OUTPUT, read_val); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ciexit: 21362306a36Sopenharmony_ci mutex_unlock(&st->lock); 21462306a36Sopenharmony_ci return ret; 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic int adrf6780_read_raw(struct iio_dev *indio_dev, 21862306a36Sopenharmony_ci struct iio_chan_spec const *chan, 21962306a36Sopenharmony_ci int *val, int *val2, long info) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci struct adrf6780_state *dev = iio_priv(indio_dev); 22262306a36Sopenharmony_ci unsigned int data; 22362306a36Sopenharmony_ci int ret; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci switch (info) { 22662306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 22762306a36Sopenharmony_ci ret = adrf6780_read_adc_raw(dev, &data); 22862306a36Sopenharmony_ci if (ret) 22962306a36Sopenharmony_ci return ret; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci *val = data & ADRF6780_ADC_VALUE_MSK; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci return IIO_VAL_INT; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 23662306a36Sopenharmony_ci ret = adrf6780_spi_read(dev, ADRF6780_REG_LINEARIZE, &data); 23762306a36Sopenharmony_ci if (ret) 23862306a36Sopenharmony_ci return ret; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci *val = data & ADRF6780_RDAC_LINEARIZE_MSK; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci return IIO_VAL_INT; 24362306a36Sopenharmony_ci case IIO_CHAN_INFO_PHASE: 24462306a36Sopenharmony_ci ret = adrf6780_spi_read(dev, ADRF6780_REG_LO_PATH, &data); 24562306a36Sopenharmony_ci if (ret) 24662306a36Sopenharmony_ci return ret; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci switch (chan->channel2) { 24962306a36Sopenharmony_ci case IIO_MOD_I: 25062306a36Sopenharmony_ci *val = data & ADRF6780_I_PATH_PHASE_ACCURACY_MSK; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci return IIO_VAL_INT; 25362306a36Sopenharmony_ci case IIO_MOD_Q: 25462306a36Sopenharmony_ci *val = FIELD_GET(ADRF6780_Q_PATH_PHASE_ACCURACY_MSK, 25562306a36Sopenharmony_ci data); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci return IIO_VAL_INT; 25862306a36Sopenharmony_ci default: 25962306a36Sopenharmony_ci return -EINVAL; 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci default: 26262306a36Sopenharmony_ci return -EINVAL; 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci} 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cistatic int adrf6780_write_raw(struct iio_dev *indio_dev, 26762306a36Sopenharmony_ci struct iio_chan_spec const *chan, 26862306a36Sopenharmony_ci int val, int val2, long info) 26962306a36Sopenharmony_ci{ 27062306a36Sopenharmony_ci struct adrf6780_state *st = iio_priv(indio_dev); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci switch (info) { 27362306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 27462306a36Sopenharmony_ci return adrf6780_spi_write(st, ADRF6780_REG_LINEARIZE, val); 27562306a36Sopenharmony_ci case IIO_CHAN_INFO_PHASE: 27662306a36Sopenharmony_ci switch (chan->channel2) { 27762306a36Sopenharmony_ci case IIO_MOD_I: 27862306a36Sopenharmony_ci return adrf6780_spi_update_bits(st, 27962306a36Sopenharmony_ci ADRF6780_REG_LO_PATH, 28062306a36Sopenharmony_ci ADRF6780_I_PATH_PHASE_ACCURACY_MSK, 28162306a36Sopenharmony_ci FIELD_PREP(ADRF6780_I_PATH_PHASE_ACCURACY_MSK, val)); 28262306a36Sopenharmony_ci case IIO_MOD_Q: 28362306a36Sopenharmony_ci return adrf6780_spi_update_bits(st, 28462306a36Sopenharmony_ci ADRF6780_REG_LO_PATH, 28562306a36Sopenharmony_ci ADRF6780_Q_PATH_PHASE_ACCURACY_MSK, 28662306a36Sopenharmony_ci FIELD_PREP(ADRF6780_Q_PATH_PHASE_ACCURACY_MSK, val)); 28762306a36Sopenharmony_ci default: 28862306a36Sopenharmony_ci return -EINVAL; 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci default: 29162306a36Sopenharmony_ci return -EINVAL; 29262306a36Sopenharmony_ci } 29362306a36Sopenharmony_ci} 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_cistatic int adrf6780_reg_access(struct iio_dev *indio_dev, 29662306a36Sopenharmony_ci unsigned int reg, 29762306a36Sopenharmony_ci unsigned int write_val, 29862306a36Sopenharmony_ci unsigned int *read_val) 29962306a36Sopenharmony_ci{ 30062306a36Sopenharmony_ci struct adrf6780_state *st = iio_priv(indio_dev); 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci if (read_val) 30362306a36Sopenharmony_ci return adrf6780_spi_read(st, reg, read_val); 30462306a36Sopenharmony_ci else 30562306a36Sopenharmony_ci return adrf6780_spi_write(st, reg, write_val); 30662306a36Sopenharmony_ci} 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistatic const struct iio_info adrf6780_info = { 30962306a36Sopenharmony_ci .read_raw = adrf6780_read_raw, 31062306a36Sopenharmony_ci .write_raw = adrf6780_write_raw, 31162306a36Sopenharmony_ci .debugfs_reg_access = &adrf6780_reg_access, 31262306a36Sopenharmony_ci}; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci#define ADRF6780_CHAN_ADC(_channel) { \ 31562306a36Sopenharmony_ci .type = IIO_ALTVOLTAGE, \ 31662306a36Sopenharmony_ci .output = 0, \ 31762306a36Sopenharmony_ci .indexed = 1, \ 31862306a36Sopenharmony_ci .channel = _channel, \ 31962306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) \ 32062306a36Sopenharmony_ci} 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci#define ADRF6780_CHAN_RDAC(_channel) { \ 32362306a36Sopenharmony_ci .type = IIO_ALTVOLTAGE, \ 32462306a36Sopenharmony_ci .output = 1, \ 32562306a36Sopenharmony_ci .indexed = 1, \ 32662306a36Sopenharmony_ci .channel = _channel, \ 32762306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_SCALE) \ 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci#define ADRF6780_CHAN_IQ_PHASE(_channel, rf_comp) { \ 33162306a36Sopenharmony_ci .type = IIO_ALTVOLTAGE, \ 33262306a36Sopenharmony_ci .modified = 1, \ 33362306a36Sopenharmony_ci .output = 1, \ 33462306a36Sopenharmony_ci .indexed = 1, \ 33562306a36Sopenharmony_ci .channel2 = IIO_MOD_##rf_comp, \ 33662306a36Sopenharmony_ci .channel = _channel, \ 33762306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_PHASE) \ 33862306a36Sopenharmony_ci} 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_cistatic const struct iio_chan_spec adrf6780_channels[] = { 34162306a36Sopenharmony_ci ADRF6780_CHAN_ADC(0), 34262306a36Sopenharmony_ci ADRF6780_CHAN_RDAC(0), 34362306a36Sopenharmony_ci ADRF6780_CHAN_IQ_PHASE(0, I), 34462306a36Sopenharmony_ci ADRF6780_CHAN_IQ_PHASE(0, Q), 34562306a36Sopenharmony_ci}; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic int adrf6780_reset(struct adrf6780_state *st) 34862306a36Sopenharmony_ci{ 34962306a36Sopenharmony_ci int ret; 35062306a36Sopenharmony_ci struct spi_device *spi = st->spi; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, ADRF6780_REG_CONTROL, 35362306a36Sopenharmony_ci ADRF6780_SOFT_RESET_MSK, 35462306a36Sopenharmony_ci FIELD_PREP(ADRF6780_SOFT_RESET_MSK, 1)); 35562306a36Sopenharmony_ci if (ret) { 35662306a36Sopenharmony_ci dev_err(&spi->dev, "ADRF6780 SPI software reset failed.\n"); 35762306a36Sopenharmony_ci return ret; 35862306a36Sopenharmony_ci } 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, ADRF6780_REG_CONTROL, 36162306a36Sopenharmony_ci ADRF6780_SOFT_RESET_MSK, 36262306a36Sopenharmony_ci FIELD_PREP(ADRF6780_SOFT_RESET_MSK, 0)); 36362306a36Sopenharmony_ci if (ret) { 36462306a36Sopenharmony_ci dev_err(&spi->dev, "ADRF6780 SPI software reset disable failed.\n"); 36562306a36Sopenharmony_ci return ret; 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci return 0; 36962306a36Sopenharmony_ci} 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_cistatic int adrf6780_init(struct adrf6780_state *st) 37262306a36Sopenharmony_ci{ 37362306a36Sopenharmony_ci int ret; 37462306a36Sopenharmony_ci unsigned int chip_id, enable_reg, enable_reg_msk; 37562306a36Sopenharmony_ci struct spi_device *spi = st->spi; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci /* Perform a software reset */ 37862306a36Sopenharmony_ci ret = adrf6780_reset(st); 37962306a36Sopenharmony_ci if (ret) 38062306a36Sopenharmony_ci return ret; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci ret = __adrf6780_spi_read(st, ADRF6780_REG_CONTROL, &chip_id); 38362306a36Sopenharmony_ci if (ret) 38462306a36Sopenharmony_ci return ret; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci chip_id = FIELD_GET(ADRF6780_CHIP_ID_MSK, chip_id); 38762306a36Sopenharmony_ci if (chip_id != ADRF6780_CHIP_ID) { 38862306a36Sopenharmony_ci dev_err(&spi->dev, "ADRF6780 Invalid Chip ID.\n"); 38962306a36Sopenharmony_ci return -EINVAL; 39062306a36Sopenharmony_ci } 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci enable_reg_msk = ADRF6780_VGA_BUFFER_EN_MSK | 39362306a36Sopenharmony_ci ADRF6780_DETECTOR_EN_MSK | 39462306a36Sopenharmony_ci ADRF6780_LO_BUFFER_EN_MSK | 39562306a36Sopenharmony_ci ADRF6780_IF_MODE_EN_MSK | 39662306a36Sopenharmony_ci ADRF6780_IQ_MODE_EN_MSK | 39762306a36Sopenharmony_ci ADRF6780_LO_X2_EN_MSK | 39862306a36Sopenharmony_ci ADRF6780_LO_PPF_EN_MSK | 39962306a36Sopenharmony_ci ADRF6780_LO_EN_MSK | 40062306a36Sopenharmony_ci ADRF6780_UC_BIAS_EN_MSK; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci enable_reg = FIELD_PREP(ADRF6780_VGA_BUFFER_EN_MSK, st->vga_buff_en) | 40362306a36Sopenharmony_ci FIELD_PREP(ADRF6780_DETECTOR_EN_MSK, 1) | 40462306a36Sopenharmony_ci FIELD_PREP(ADRF6780_LO_BUFFER_EN_MSK, st->lo_buff_en) | 40562306a36Sopenharmony_ci FIELD_PREP(ADRF6780_IF_MODE_EN_MSK, st->if_mode_en) | 40662306a36Sopenharmony_ci FIELD_PREP(ADRF6780_IQ_MODE_EN_MSK, st->iq_mode_en) | 40762306a36Sopenharmony_ci FIELD_PREP(ADRF6780_LO_X2_EN_MSK, st->lo_x2_en) | 40862306a36Sopenharmony_ci FIELD_PREP(ADRF6780_LO_PPF_EN_MSK, st->lo_ppf_en) | 40962306a36Sopenharmony_ci FIELD_PREP(ADRF6780_LO_EN_MSK, st->lo_en) | 41062306a36Sopenharmony_ci FIELD_PREP(ADRF6780_UC_BIAS_EN_MSK, st->uc_bias_en); 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, ADRF6780_REG_ENABLE, 41362306a36Sopenharmony_ci enable_reg_msk, enable_reg); 41462306a36Sopenharmony_ci if (ret) 41562306a36Sopenharmony_ci return ret; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci ret = __adrf6780_spi_update_bits(st, ADRF6780_REG_LO_PATH, 41862306a36Sopenharmony_ci ADRF6780_LO_SIDEBAND_MSK, 41962306a36Sopenharmony_ci FIELD_PREP(ADRF6780_LO_SIDEBAND_MSK, st->lo_sideband)); 42062306a36Sopenharmony_ci if (ret) 42162306a36Sopenharmony_ci return ret; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci return __adrf6780_spi_update_bits(st, ADRF6780_REG_ADC_CONTROL, 42462306a36Sopenharmony_ci ADRF6780_VDET_OUTPUT_SELECT_MSK, 42562306a36Sopenharmony_ci FIELD_PREP(ADRF6780_VDET_OUTPUT_SELECT_MSK, st->vdet_out_en)); 42662306a36Sopenharmony_ci} 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_cistatic void adrf6780_properties_parse(struct adrf6780_state *st) 42962306a36Sopenharmony_ci{ 43062306a36Sopenharmony_ci struct spi_device *spi = st->spi; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci st->vga_buff_en = device_property_read_bool(&spi->dev, "adi,vga-buff-en"); 43362306a36Sopenharmony_ci st->lo_buff_en = device_property_read_bool(&spi->dev, "adi,lo-buff-en"); 43462306a36Sopenharmony_ci st->if_mode_en = device_property_read_bool(&spi->dev, "adi,if-mode-en"); 43562306a36Sopenharmony_ci st->iq_mode_en = device_property_read_bool(&spi->dev, "adi,iq-mode-en"); 43662306a36Sopenharmony_ci st->lo_x2_en = device_property_read_bool(&spi->dev, "adi,lo-x2-en"); 43762306a36Sopenharmony_ci st->lo_ppf_en = device_property_read_bool(&spi->dev, "adi,lo-ppf-en"); 43862306a36Sopenharmony_ci st->lo_en = device_property_read_bool(&spi->dev, "adi,lo-en"); 43962306a36Sopenharmony_ci st->uc_bias_en = device_property_read_bool(&spi->dev, "adi,uc-bias-en"); 44062306a36Sopenharmony_ci st->lo_sideband = device_property_read_bool(&spi->dev, "adi,lo-sideband"); 44162306a36Sopenharmony_ci st->vdet_out_en = device_property_read_bool(&spi->dev, "adi,vdet-out-en"); 44262306a36Sopenharmony_ci} 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_cistatic void adrf6780_powerdown(void *data) 44562306a36Sopenharmony_ci{ 44662306a36Sopenharmony_ci /* Disable all components in the Enable Register */ 44762306a36Sopenharmony_ci adrf6780_spi_write(data, ADRF6780_REG_ENABLE, 0x0); 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_cistatic int adrf6780_probe(struct spi_device *spi) 45162306a36Sopenharmony_ci{ 45262306a36Sopenharmony_ci struct iio_dev *indio_dev; 45362306a36Sopenharmony_ci struct adrf6780_state *st; 45462306a36Sopenharmony_ci int ret; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st)); 45762306a36Sopenharmony_ci if (!indio_dev) 45862306a36Sopenharmony_ci return -ENOMEM; 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci st = iio_priv(indio_dev); 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci indio_dev->info = &adrf6780_info; 46362306a36Sopenharmony_ci indio_dev->name = "adrf6780"; 46462306a36Sopenharmony_ci indio_dev->channels = adrf6780_channels; 46562306a36Sopenharmony_ci indio_dev->num_channels = ARRAY_SIZE(adrf6780_channels); 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci st->spi = spi; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci adrf6780_properties_parse(st); 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci st->clkin = devm_clk_get_enabled(&spi->dev, "lo_in"); 47262306a36Sopenharmony_ci if (IS_ERR(st->clkin)) 47362306a36Sopenharmony_ci return dev_err_probe(&spi->dev, PTR_ERR(st->clkin), 47462306a36Sopenharmony_ci "failed to get the LO input clock\n"); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci mutex_init(&st->lock); 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci ret = adrf6780_init(st); 47962306a36Sopenharmony_ci if (ret) 48062306a36Sopenharmony_ci return ret; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci ret = devm_add_action_or_reset(&spi->dev, adrf6780_powerdown, st); 48362306a36Sopenharmony_ci if (ret) 48462306a36Sopenharmony_ci return ret; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci return devm_iio_device_register(&spi->dev, indio_dev); 48762306a36Sopenharmony_ci} 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_cistatic const struct spi_device_id adrf6780_id[] = { 49062306a36Sopenharmony_ci { "adrf6780", 0 }, 49162306a36Sopenharmony_ci {} 49262306a36Sopenharmony_ci}; 49362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, adrf6780_id); 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_cistatic const struct of_device_id adrf6780_of_match[] = { 49662306a36Sopenharmony_ci { .compatible = "adi,adrf6780" }, 49762306a36Sopenharmony_ci {} 49862306a36Sopenharmony_ci}; 49962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, adrf6780_of_match); 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic struct spi_driver adrf6780_driver = { 50262306a36Sopenharmony_ci .driver = { 50362306a36Sopenharmony_ci .name = "adrf6780", 50462306a36Sopenharmony_ci .of_match_table = adrf6780_of_match, 50562306a36Sopenharmony_ci }, 50662306a36Sopenharmony_ci .probe = adrf6780_probe, 50762306a36Sopenharmony_ci .id_table = adrf6780_id, 50862306a36Sopenharmony_ci}; 50962306a36Sopenharmony_cimodule_spi_driver(adrf6780_driver); 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ciMODULE_AUTHOR("Antoniu Miclaus <antoniu.miclaus@analog.com"); 51262306a36Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices ADRF6780"); 51362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 514