162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * AD9523 SPI Low Jitter Clock Generator
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2012 Analog Devices Inc.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/device.h>
962306a36Sopenharmony_ci#include <linux/kernel.h>
1062306a36Sopenharmony_ci#include <linux/slab.h>
1162306a36Sopenharmony_ci#include <linux/sysfs.h>
1262306a36Sopenharmony_ci#include <linux/spi/spi.h>
1362306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1462306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1562306a36Sopenharmony_ci#include <linux/err.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/delay.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <linux/iio/iio.h>
2062306a36Sopenharmony_ci#include <linux/iio/sysfs.h>
2162306a36Sopenharmony_ci#include <linux/iio/frequency/ad9523.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define AD9523_READ	(1 << 15)
2462306a36Sopenharmony_ci#define AD9523_WRITE	(0 << 15)
2562306a36Sopenharmony_ci#define AD9523_CNT(x)	(((x) - 1) << 13)
2662306a36Sopenharmony_ci#define AD9523_ADDR(x)	((x) & 0xFFF)
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define AD9523_R1B	(1 << 16)
2962306a36Sopenharmony_ci#define AD9523_R2B	(2 << 16)
3062306a36Sopenharmony_ci#define AD9523_R3B	(3 << 16)
3162306a36Sopenharmony_ci#define AD9523_TRANSF_LEN(x)			((x) >> 16)
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define AD9523_SERIAL_PORT_CONFIG		(AD9523_R1B | 0x0)
3462306a36Sopenharmony_ci#define AD9523_VERSION_REGISTER			(AD9523_R1B | 0x2)
3562306a36Sopenharmony_ci#define AD9523_PART_REGISTER			(AD9523_R1B | 0x3)
3662306a36Sopenharmony_ci#define AD9523_READBACK_CTRL			(AD9523_R1B | 0x4)
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define AD9523_EEPROM_CUSTOMER_VERSION_ID	(AD9523_R2B | 0x6)
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#define AD9523_PLL1_REF_A_DIVIDER		(AD9523_R2B | 0x11)
4162306a36Sopenharmony_ci#define AD9523_PLL1_REF_B_DIVIDER		(AD9523_R2B | 0x13)
4262306a36Sopenharmony_ci#define AD9523_PLL1_REF_TEST_DIVIDER		(AD9523_R1B | 0x14)
4362306a36Sopenharmony_ci#define AD9523_PLL1_FEEDBACK_DIVIDER		(AD9523_R2B | 0x17)
4462306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_CTRL		(AD9523_R2B | 0x19)
4562306a36Sopenharmony_ci#define AD9523_PLL1_INPUT_RECEIVERS_CTRL	(AD9523_R1B | 0x1A)
4662306a36Sopenharmony_ci#define AD9523_PLL1_REF_CTRL			(AD9523_R1B | 0x1B)
4762306a36Sopenharmony_ci#define AD9523_PLL1_MISC_CTRL			(AD9523_R1B | 0x1C)
4862306a36Sopenharmony_ci#define AD9523_PLL1_LOOP_FILTER_CTRL		(AD9523_R1B | 0x1D)
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#define AD9523_PLL2_CHARGE_PUMP			(AD9523_R1B | 0xF0)
5162306a36Sopenharmony_ci#define AD9523_PLL2_FEEDBACK_DIVIDER_AB		(AD9523_R1B | 0xF1)
5262306a36Sopenharmony_ci#define AD9523_PLL2_CTRL			(AD9523_R1B | 0xF2)
5362306a36Sopenharmony_ci#define AD9523_PLL2_VCO_CTRL			(AD9523_R1B | 0xF3)
5462306a36Sopenharmony_ci#define AD9523_PLL2_VCO_DIVIDER			(AD9523_R1B | 0xF4)
5562306a36Sopenharmony_ci#define AD9523_PLL2_LOOP_FILTER_CTRL		(AD9523_R2B | 0xF6)
5662306a36Sopenharmony_ci#define AD9523_PLL2_R2_DIVIDER			(AD9523_R1B | 0xF7)
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci#define AD9523_CHANNEL_CLOCK_DIST(ch)		(AD9523_R3B | (0x192 + 3 * ch))
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define AD9523_PLL1_OUTPUT_CTRL			(AD9523_R1B | 0x1BA)
6162306a36Sopenharmony_ci#define AD9523_PLL1_OUTPUT_CHANNEL_CTRL		(AD9523_R1B | 0x1BB)
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define AD9523_READBACK_0			(AD9523_R1B | 0x22C)
6462306a36Sopenharmony_ci#define AD9523_READBACK_1			(AD9523_R1B | 0x22D)
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci#define AD9523_STATUS_SIGNALS			(AD9523_R3B | 0x232)
6762306a36Sopenharmony_ci#define AD9523_POWER_DOWN_CTRL			(AD9523_R1B | 0x233)
6862306a36Sopenharmony_ci#define AD9523_IO_UPDATE			(AD9523_R1B | 0x234)
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci#define AD9523_EEPROM_DATA_XFER_STATUS		(AD9523_R1B | 0xB00)
7162306a36Sopenharmony_ci#define AD9523_EEPROM_ERROR_READBACK		(AD9523_R1B | 0xB01)
7262306a36Sopenharmony_ci#define AD9523_EEPROM_CTRL1			(AD9523_R1B | 0xB02)
7362306a36Sopenharmony_ci#define AD9523_EEPROM_CTRL2			(AD9523_R1B | 0xB03)
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci/* AD9523_SERIAL_PORT_CONFIG */
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci#define AD9523_SER_CONF_SDO_ACTIVE		(1 << 7)
7862306a36Sopenharmony_ci#define AD9523_SER_CONF_SOFT_RESET		(1 << 5)
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci/* AD9523_READBACK_CTRL */
8162306a36Sopenharmony_ci#define AD9523_READBACK_CTRL_READ_BUFFERED	(1 << 0)
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci/* AD9523_PLL1_CHARGE_PUMP_CTRL */
8462306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(x)	(((x) / 500) & 0x7F)
8562306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_TRISTATE	(1 << 7)
8662306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL	(3 << 8)
8762306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_DOWN	(2 << 8)
8862306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_UP	(1 << 8)
8962306a36Sopenharmony_ci#define AD9523_PLL1_CHARGE_PUMP_MODE_TRISTATE	(0 << 8)
9062306a36Sopenharmony_ci#define AD9523_PLL1_BACKLASH_PW_MIN		(0 << 10)
9162306a36Sopenharmony_ci#define AD9523_PLL1_BACKLASH_PW_LOW		(1 << 10)
9262306a36Sopenharmony_ci#define AD9523_PLL1_BACKLASH_PW_HIGH		(2 << 10)
9362306a36Sopenharmony_ci#define AD9523_PLL1_BACKLASH_PW_MAX		(3 << 10)
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci/* AD9523_PLL1_INPUT_RECEIVERS_CTRL */
9662306a36Sopenharmony_ci#define AD9523_PLL1_REF_TEST_RCV_EN		(1 << 7)
9762306a36Sopenharmony_ci#define AD9523_PLL1_REFB_DIFF_RCV_EN		(1 << 6)
9862306a36Sopenharmony_ci#define AD9523_PLL1_REFA_DIFF_RCV_EN		(1 << 5)
9962306a36Sopenharmony_ci#define AD9523_PLL1_REFB_RCV_EN			(1 << 4)
10062306a36Sopenharmony_ci#define AD9523_PLL1_REFA_RCV_EN			(1 << 3)
10162306a36Sopenharmony_ci#define AD9523_PLL1_REFA_REFB_PWR_CTRL_EN	(1 << 2)
10262306a36Sopenharmony_ci#define AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN	(1 << 1)
10362306a36Sopenharmony_ci#define AD9523_PLL1_OSC_IN_DIFF_EN		(1 << 0)
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci/* AD9523_PLL1_REF_CTRL */
10662306a36Sopenharmony_ci#define AD9523_PLL1_BYPASS_REF_TEST_DIV_EN	(1 << 7)
10762306a36Sopenharmony_ci#define AD9523_PLL1_BYPASS_FEEDBACK_DIV_EN	(1 << 6)
10862306a36Sopenharmony_ci#define AD9523_PLL1_ZERO_DELAY_MODE_INT		(1 << 5)
10962306a36Sopenharmony_ci#define AD9523_PLL1_ZERO_DELAY_MODE_EXT		(0 << 5)
11062306a36Sopenharmony_ci#define AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN	(1 << 4)
11162306a36Sopenharmony_ci#define AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN	(1 << 3)
11262306a36Sopenharmony_ci#define AD9523_PLL1_ZD_IN_DIFF_EN		(1 << 2)
11362306a36Sopenharmony_ci#define AD9523_PLL1_REFB_CMOS_NEG_INP_EN	(1 << 1)
11462306a36Sopenharmony_ci#define AD9523_PLL1_REFA_CMOS_NEG_INP_EN	(1 << 0)
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/* AD9523_PLL1_MISC_CTRL */
11762306a36Sopenharmony_ci#define AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN	(1 << 7)
11862306a36Sopenharmony_ci#define AD9523_PLL1_OSC_CTRL_FAIL_VCC_BY2_EN	(1 << 6)
11962306a36Sopenharmony_ci#define AD9523_PLL1_REF_MODE(x)			((x) << 2)
12062306a36Sopenharmony_ci#define AD9523_PLL1_BYPASS_REFB_DIV		(1 << 1)
12162306a36Sopenharmony_ci#define AD9523_PLL1_BYPASS_REFA_DIV		(1 << 0)
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/* AD9523_PLL1_LOOP_FILTER_CTRL */
12462306a36Sopenharmony_ci#define AD9523_PLL1_LOOP_FILTER_RZERO(x)	((x) & 0xF)
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci/* AD9523_PLL2_CHARGE_PUMP */
12762306a36Sopenharmony_ci#define AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(x)	((x) / 3500)
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci/* AD9523_PLL2_FEEDBACK_DIVIDER_AB */
13062306a36Sopenharmony_ci#define AD9523_PLL2_FB_NDIV_A_CNT(x)		(((x) & 0x3) << 6)
13162306a36Sopenharmony_ci#define AD9523_PLL2_FB_NDIV_B_CNT(x)		(((x) & 0x3F) << 0)
13262306a36Sopenharmony_ci#define AD9523_PLL2_FB_NDIV(a, b)		(4 * (b) + (a))
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci/* AD9523_PLL2_CTRL */
13562306a36Sopenharmony_ci#define AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL	(3 << 0)
13662306a36Sopenharmony_ci#define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_DOWN	(2 << 0)
13762306a36Sopenharmony_ci#define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_UP	(1 << 0)
13862306a36Sopenharmony_ci#define AD9523_PLL2_CHARGE_PUMP_MODE_TRISTATE	(0 << 0)
13962306a36Sopenharmony_ci#define AD9523_PLL2_BACKLASH_PW_MIN		(0 << 2)
14062306a36Sopenharmony_ci#define AD9523_PLL2_BACKLASH_PW_LOW		(1 << 2)
14162306a36Sopenharmony_ci#define AD9523_PLL2_BACKLASH_PW_HIGH		(2 << 2)
14262306a36Sopenharmony_ci#define AD9523_PLL2_BACKLASH_PW_MAX		(3 << 1)
14362306a36Sopenharmony_ci#define AD9523_PLL2_BACKLASH_CTRL_EN		(1 << 4)
14462306a36Sopenharmony_ci#define AD9523_PLL2_FREQ_DOUBLER_EN		(1 << 5)
14562306a36Sopenharmony_ci#define AD9523_PLL2_LOCK_DETECT_PWR_DOWN_EN	(1 << 7)
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci/* AD9523_PLL2_VCO_CTRL */
14862306a36Sopenharmony_ci#define AD9523_PLL2_VCO_CALIBRATE		(1 << 1)
14962306a36Sopenharmony_ci#define AD9523_PLL2_FORCE_VCO_MIDSCALE		(1 << 2)
15062306a36Sopenharmony_ci#define AD9523_PLL2_FORCE_REFERENCE_VALID	(1 << 3)
15162306a36Sopenharmony_ci#define AD9523_PLL2_FORCE_RELEASE_SYNC		(1 << 4)
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci/* AD9523_PLL2_VCO_DIVIDER */
15462306a36Sopenharmony_ci#define AD9523_PLL2_VCO_DIV_M1(x)		((((x) - 3) & 0x3) << 0)
15562306a36Sopenharmony_ci#define AD9523_PLL2_VCO_DIV_M2(x)		((((x) - 3) & 0x3) << 4)
15662306a36Sopenharmony_ci#define AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN	(1 << 2)
15762306a36Sopenharmony_ci#define AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN	(1 << 6)
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci/* AD9523_PLL2_LOOP_FILTER_CTRL */
16062306a36Sopenharmony_ci#define AD9523_PLL2_LOOP_FILTER_CPOLE1(x)	(((x) & 0x7) << 0)
16162306a36Sopenharmony_ci#define AD9523_PLL2_LOOP_FILTER_RZERO(x)	(((x) & 0x7) << 3)
16262306a36Sopenharmony_ci#define AD9523_PLL2_LOOP_FILTER_RPOLE2(x)	(((x) & 0x7) << 6)
16362306a36Sopenharmony_ci#define AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN	(1 << 8)
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci/* AD9523_PLL2_R2_DIVIDER */
16662306a36Sopenharmony_ci#define AD9523_PLL2_R2_DIVIDER_VAL(x)		(((x) & 0x1F) << 0)
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci/* AD9523_CHANNEL_CLOCK_DIST */
16962306a36Sopenharmony_ci#define AD9523_CLK_DIST_DIV_PHASE(x)		(((x) & 0x3F) << 18)
17062306a36Sopenharmony_ci#define AD9523_CLK_DIST_DIV_PHASE_REV(x)	((ret >> 18) & 0x3F)
17162306a36Sopenharmony_ci#define AD9523_CLK_DIST_DIV(x)			((((x) - 1) & 0x3FF) << 8)
17262306a36Sopenharmony_ci#define AD9523_CLK_DIST_DIV_REV(x)		(((ret >> 8) & 0x3FF) + 1)
17362306a36Sopenharmony_ci#define AD9523_CLK_DIST_INV_DIV_OUTPUT_EN	(1 << 7)
17462306a36Sopenharmony_ci#define AD9523_CLK_DIST_IGNORE_SYNC_EN		(1 << 6)
17562306a36Sopenharmony_ci#define AD9523_CLK_DIST_PWR_DOWN_EN		(1 << 5)
17662306a36Sopenharmony_ci#define AD9523_CLK_DIST_LOW_PWR_MODE_EN		(1 << 4)
17762306a36Sopenharmony_ci#define AD9523_CLK_DIST_DRIVER_MODE(x)		(((x) & 0xF) << 0)
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci/* AD9523_PLL1_OUTPUT_CTRL */
18062306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH6_M2	(1 << 7)
18162306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH5_M2	(1 << 6)
18262306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2	(1 << 5)
18362306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_CMOS_DRV_WEAK		(1 << 4)
18462306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_1		(0 << 0)
18562306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_2		(1 << 0)
18662306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_4		(2 << 0)
18762306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_8		(4 << 0)
18862306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_16		(8 << 0)
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci/* AD9523_PLL1_OUTPUT_CHANNEL_CTRL */
19162306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_OUTPUT_PWR_DOWN_EN	(1 << 7)
19262306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH9_M2	(1 << 6)
19362306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH8_M2	(1 << 5)
19462306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2	(1 << 4)
19562306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH3	(1 << 3)
19662306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH2	(1 << 2)
19762306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH1	(1 << 1)
19862306a36Sopenharmony_ci#define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0	(1 << 0)
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci/* AD9523_READBACK_0 */
20162306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_PLL2_REF_CLK		(1 << 7)
20262306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_PLL2_FB_CLK		(1 << 6)
20362306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_VCXO			(1 << 5)
20462306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_REF_TEST			(1 << 4)
20562306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_REFB			(1 << 3)
20662306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_REFA			(1 << 2)
20762306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_PLL2_LD			(1 << 1)
20862306a36Sopenharmony_ci#define AD9523_READBACK_0_STAT_PLL1_LD			(1 << 0)
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci/* AD9523_READBACK_1 */
21162306a36Sopenharmony_ci#define AD9523_READBACK_1_HOLDOVER_ACTIVE		(1 << 3)
21262306a36Sopenharmony_ci#define AD9523_READBACK_1_AUTOMODE_SEL_REFB		(1 << 2)
21362306a36Sopenharmony_ci#define AD9523_READBACK_1_VCO_CALIB_IN_PROGRESS		(1 << 0)
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci/* AD9523_STATUS_SIGNALS */
21662306a36Sopenharmony_ci#define AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL		(1 << 16)
21762306a36Sopenharmony_ci#define AD9523_STATUS_MONITOR_01_PLL12_LOCKED		(0x302)
21862306a36Sopenharmony_ci/* AD9523_POWER_DOWN_CTRL */
21962306a36Sopenharmony_ci#define AD9523_POWER_DOWN_CTRL_PLL1_PWR_DOWN		(1 << 2)
22062306a36Sopenharmony_ci#define AD9523_POWER_DOWN_CTRL_PLL2_PWR_DOWN		(1 << 1)
22162306a36Sopenharmony_ci#define AD9523_POWER_DOWN_CTRL_DIST_PWR_DOWN		(1 << 0)
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci/* AD9523_IO_UPDATE */
22462306a36Sopenharmony_ci#define AD9523_IO_UPDATE_EN				(1 << 0)
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci/* AD9523_EEPROM_DATA_XFER_STATUS */
22762306a36Sopenharmony_ci#define AD9523_EEPROM_DATA_XFER_IN_PROGRESS		(1 << 0)
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci/* AD9523_EEPROM_ERROR_READBACK */
23062306a36Sopenharmony_ci#define AD9523_EEPROM_ERROR_READBACK_FAIL		(1 << 0)
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci/* AD9523_EEPROM_CTRL1 */
23362306a36Sopenharmony_ci#define AD9523_EEPROM_CTRL1_SOFT_EEPROM			(1 << 1)
23462306a36Sopenharmony_ci#define AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS	(1 << 0)
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci/* AD9523_EEPROM_CTRL2 */
23762306a36Sopenharmony_ci#define AD9523_EEPROM_CTRL2_REG2EEPROM			(1 << 0)
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci#define AD9523_NUM_CHAN					14
24062306a36Sopenharmony_ci#define AD9523_NUM_CHAN_ALT_CLK_SRC			10
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci/* Helpers to avoid excess line breaks */
24362306a36Sopenharmony_ci#define AD_IFE(_pde, _a, _b) ((pdata->_pde) ? _a : _b)
24462306a36Sopenharmony_ci#define AD_IF(_pde, _a) AD_IFE(_pde, _a, 0)
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cienum {
24762306a36Sopenharmony_ci	AD9523_STAT_PLL1_LD,
24862306a36Sopenharmony_ci	AD9523_STAT_PLL2_LD,
24962306a36Sopenharmony_ci	AD9523_STAT_REFA,
25062306a36Sopenharmony_ci	AD9523_STAT_REFB,
25162306a36Sopenharmony_ci	AD9523_STAT_REF_TEST,
25262306a36Sopenharmony_ci	AD9523_STAT_VCXO,
25362306a36Sopenharmony_ci	AD9523_STAT_PLL2_FB_CLK,
25462306a36Sopenharmony_ci	AD9523_STAT_PLL2_REF_CLK,
25562306a36Sopenharmony_ci	AD9523_SYNC,
25662306a36Sopenharmony_ci	AD9523_EEPROM,
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cienum {
26062306a36Sopenharmony_ci	AD9523_VCO1,
26162306a36Sopenharmony_ci	AD9523_VCO2,
26262306a36Sopenharmony_ci	AD9523_VCXO,
26362306a36Sopenharmony_ci	AD9523_NUM_CLK_SRC,
26462306a36Sopenharmony_ci};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistruct ad9523_state {
26762306a36Sopenharmony_ci	struct spi_device		*spi;
26862306a36Sopenharmony_ci	struct ad9523_platform_data	*pdata;
26962306a36Sopenharmony_ci	struct iio_chan_spec		ad9523_channels[AD9523_NUM_CHAN];
27062306a36Sopenharmony_ci	struct gpio_desc		*pwrdown_gpio;
27162306a36Sopenharmony_ci	struct gpio_desc		*reset_gpio;
27262306a36Sopenharmony_ci	struct gpio_desc		*sync_gpio;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	unsigned long		vcxo_freq;
27562306a36Sopenharmony_ci	unsigned long		vco_freq;
27662306a36Sopenharmony_ci	unsigned long		vco_out_freq[AD9523_NUM_CLK_SRC];
27762306a36Sopenharmony_ci	unsigned char		vco_out_map[AD9523_NUM_CHAN_ALT_CLK_SRC];
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	/*
28062306a36Sopenharmony_ci	 * Lock for accessing device registers. Some operations require
28162306a36Sopenharmony_ci	 * multiple consecutive R/W operations, during which the device
28262306a36Sopenharmony_ci	 * shouldn't be interrupted.  The buffers are also shared across
28362306a36Sopenharmony_ci	 * all operations so need to be protected on stand alone reads and
28462306a36Sopenharmony_ci	 * writes.
28562306a36Sopenharmony_ci	 */
28662306a36Sopenharmony_ci	struct mutex		lock;
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	/*
28962306a36Sopenharmony_ci	 * DMA (thus cache coherency maintenance) may require that
29062306a36Sopenharmony_ci	 * transfer buffers live in their own cache lines.
29162306a36Sopenharmony_ci	 */
29262306a36Sopenharmony_ci	union {
29362306a36Sopenharmony_ci		__be32 d32;
29462306a36Sopenharmony_ci		u8 d8[4];
29562306a36Sopenharmony_ci	} data[2] __aligned(IIO_DMA_MINALIGN);
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic int ad9523_read(struct iio_dev *indio_dev, unsigned int addr)
29962306a36Sopenharmony_ci{
30062306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
30162306a36Sopenharmony_ci	int ret;
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	/* We encode the register size 1..3 bytes into the register address.
30462306a36Sopenharmony_ci	 * On transfer we get the size from the register datum, and make sure
30562306a36Sopenharmony_ci	 * the result is properly aligned.
30662306a36Sopenharmony_ci	 */
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	struct spi_transfer t[] = {
30962306a36Sopenharmony_ci		{
31062306a36Sopenharmony_ci			.tx_buf = &st->data[0].d8[2],
31162306a36Sopenharmony_ci			.len = 2,
31262306a36Sopenharmony_ci		}, {
31362306a36Sopenharmony_ci			.rx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
31462306a36Sopenharmony_ci			.len = AD9523_TRANSF_LEN(addr),
31562306a36Sopenharmony_ci		},
31662306a36Sopenharmony_ci	};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	st->data[0].d32 = cpu_to_be32(AD9523_READ |
31962306a36Sopenharmony_ci				      AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
32062306a36Sopenharmony_ci				      AD9523_ADDR(addr));
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
32362306a36Sopenharmony_ci	if (ret < 0)
32462306a36Sopenharmony_ci		dev_err(&indio_dev->dev, "read failed (%d)", ret);
32562306a36Sopenharmony_ci	else
32662306a36Sopenharmony_ci		ret = be32_to_cpu(st->data[1].d32) & (0xFFFFFF >>
32762306a36Sopenharmony_ci				  (8 * (3 - AD9523_TRANSF_LEN(addr))));
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	return ret;
33062306a36Sopenharmony_ci};
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_cistatic int ad9523_write(struct iio_dev *indio_dev,
33362306a36Sopenharmony_ci		unsigned int addr, unsigned int val)
33462306a36Sopenharmony_ci{
33562306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
33662306a36Sopenharmony_ci	int ret;
33762306a36Sopenharmony_ci	struct spi_transfer t[] = {
33862306a36Sopenharmony_ci		{
33962306a36Sopenharmony_ci			.tx_buf = &st->data[0].d8[2],
34062306a36Sopenharmony_ci			.len = 2,
34162306a36Sopenharmony_ci		}, {
34262306a36Sopenharmony_ci			.tx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
34362306a36Sopenharmony_ci			.len = AD9523_TRANSF_LEN(addr),
34462306a36Sopenharmony_ci		},
34562306a36Sopenharmony_ci	};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	st->data[0].d32 = cpu_to_be32(AD9523_WRITE |
34862306a36Sopenharmony_ci				      AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
34962306a36Sopenharmony_ci				      AD9523_ADDR(addr));
35062306a36Sopenharmony_ci	st->data[1].d32 = cpu_to_be32(val);
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	if (ret < 0)
35562306a36Sopenharmony_ci		dev_err(&indio_dev->dev, "write failed (%d)", ret);
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	return ret;
35862306a36Sopenharmony_ci}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic int ad9523_io_update(struct iio_dev *indio_dev)
36162306a36Sopenharmony_ci{
36262306a36Sopenharmony_ci	return ad9523_write(indio_dev, AD9523_IO_UPDATE, AD9523_IO_UPDATE_EN);
36362306a36Sopenharmony_ci}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic int ad9523_vco_out_map(struct iio_dev *indio_dev,
36662306a36Sopenharmony_ci			      unsigned int ch, unsigned int out)
36762306a36Sopenharmony_ci{
36862306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
36962306a36Sopenharmony_ci	int ret;
37062306a36Sopenharmony_ci	unsigned int mask;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	switch (ch) {
37362306a36Sopenharmony_ci	case 0 ... 3:
37462306a36Sopenharmony_ci		ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
37562306a36Sopenharmony_ci		if (ret < 0)
37662306a36Sopenharmony_ci			break;
37762306a36Sopenharmony_ci		mask = AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0 << ch;
37862306a36Sopenharmony_ci		if (out) {
37962306a36Sopenharmony_ci			ret |= mask;
38062306a36Sopenharmony_ci			out = 2;
38162306a36Sopenharmony_ci		} else {
38262306a36Sopenharmony_ci			ret &= ~mask;
38362306a36Sopenharmony_ci		}
38462306a36Sopenharmony_ci		ret = ad9523_write(indio_dev,
38562306a36Sopenharmony_ci				   AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
38662306a36Sopenharmony_ci		break;
38762306a36Sopenharmony_ci	case 4 ... 6:
38862306a36Sopenharmony_ci		ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CTRL);
38962306a36Sopenharmony_ci		if (ret < 0)
39062306a36Sopenharmony_ci			break;
39162306a36Sopenharmony_ci		mask = AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2 << (ch - 4);
39262306a36Sopenharmony_ci		if (out)
39362306a36Sopenharmony_ci			ret |= mask;
39462306a36Sopenharmony_ci		else
39562306a36Sopenharmony_ci			ret &= ~mask;
39662306a36Sopenharmony_ci		ret = ad9523_write(indio_dev, AD9523_PLL1_OUTPUT_CTRL, ret);
39762306a36Sopenharmony_ci		break;
39862306a36Sopenharmony_ci	case 7 ... 9:
39962306a36Sopenharmony_ci		ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
40062306a36Sopenharmony_ci		if (ret < 0)
40162306a36Sopenharmony_ci			break;
40262306a36Sopenharmony_ci		mask = AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2 << (ch - 7);
40362306a36Sopenharmony_ci		if (out)
40462306a36Sopenharmony_ci			ret |= mask;
40562306a36Sopenharmony_ci		else
40662306a36Sopenharmony_ci			ret &= ~mask;
40762306a36Sopenharmony_ci		ret = ad9523_write(indio_dev,
40862306a36Sopenharmony_ci				   AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
40962306a36Sopenharmony_ci		break;
41062306a36Sopenharmony_ci	default:
41162306a36Sopenharmony_ci		return 0;
41262306a36Sopenharmony_ci	}
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	st->vco_out_map[ch] = out;
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	return ret;
41762306a36Sopenharmony_ci}
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_cistatic int ad9523_set_clock_provider(struct iio_dev *indio_dev,
42062306a36Sopenharmony_ci			      unsigned int ch, unsigned long freq)
42162306a36Sopenharmony_ci{
42262306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
42362306a36Sopenharmony_ci	long tmp1, tmp2;
42462306a36Sopenharmony_ci	bool use_alt_clk_src;
42562306a36Sopenharmony_ci
42662306a36Sopenharmony_ci	switch (ch) {
42762306a36Sopenharmony_ci	case 0 ... 3:
42862306a36Sopenharmony_ci		use_alt_clk_src = (freq == st->vco_out_freq[AD9523_VCXO]);
42962306a36Sopenharmony_ci		break;
43062306a36Sopenharmony_ci	case 4 ... 9:
43162306a36Sopenharmony_ci		tmp1 = st->vco_out_freq[AD9523_VCO1] / freq;
43262306a36Sopenharmony_ci		tmp2 = st->vco_out_freq[AD9523_VCO2] / freq;
43362306a36Sopenharmony_ci		tmp1 *= freq;
43462306a36Sopenharmony_ci		tmp2 *= freq;
43562306a36Sopenharmony_ci		use_alt_clk_src = (abs(tmp1 - freq) > abs(tmp2 - freq));
43662306a36Sopenharmony_ci		break;
43762306a36Sopenharmony_ci	default:
43862306a36Sopenharmony_ci		/* Ch 10..14: No action required, return success */
43962306a36Sopenharmony_ci		return 0;
44062306a36Sopenharmony_ci	}
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	return ad9523_vco_out_map(indio_dev, ch, use_alt_clk_src);
44362306a36Sopenharmony_ci}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_cistatic int ad9523_store_eeprom(struct iio_dev *indio_dev)
44662306a36Sopenharmony_ci{
44762306a36Sopenharmony_ci	int ret, tmp;
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1,
45062306a36Sopenharmony_ci			   AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS);
45162306a36Sopenharmony_ci	if (ret < 0)
45262306a36Sopenharmony_ci		return ret;
45362306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL2,
45462306a36Sopenharmony_ci			   AD9523_EEPROM_CTRL2_REG2EEPROM);
45562306a36Sopenharmony_ci	if (ret < 0)
45662306a36Sopenharmony_ci		return ret;
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci	tmp = 4;
45962306a36Sopenharmony_ci	do {
46062306a36Sopenharmony_ci		msleep(20);
46162306a36Sopenharmony_ci		ret = ad9523_read(indio_dev,
46262306a36Sopenharmony_ci				  AD9523_EEPROM_DATA_XFER_STATUS);
46362306a36Sopenharmony_ci		if (ret < 0)
46462306a36Sopenharmony_ci			return ret;
46562306a36Sopenharmony_ci	} while ((ret & AD9523_EEPROM_DATA_XFER_IN_PROGRESS) && tmp--);
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1, 0);
46862306a36Sopenharmony_ci	if (ret < 0)
46962306a36Sopenharmony_ci		return ret;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	ret = ad9523_read(indio_dev, AD9523_EEPROM_ERROR_READBACK);
47262306a36Sopenharmony_ci	if (ret < 0)
47362306a36Sopenharmony_ci		return ret;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci	if (ret & AD9523_EEPROM_ERROR_READBACK_FAIL) {
47662306a36Sopenharmony_ci		dev_err(&indio_dev->dev, "Verify EEPROM failed");
47762306a36Sopenharmony_ci		ret = -EIO;
47862306a36Sopenharmony_ci	}
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	return ret;
48162306a36Sopenharmony_ci}
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_cistatic int ad9523_sync(struct iio_dev *indio_dev)
48462306a36Sopenharmony_ci{
48562306a36Sopenharmony_ci	int ret, tmp;
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_ci	ret = ad9523_read(indio_dev, AD9523_STATUS_SIGNALS);
48862306a36Sopenharmony_ci	if (ret < 0)
48962306a36Sopenharmony_ci		return ret;
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	tmp = ret;
49262306a36Sopenharmony_ci	tmp |= AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
49562306a36Sopenharmony_ci	if (ret < 0)
49662306a36Sopenharmony_ci		return ret;
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_ci	ad9523_io_update(indio_dev);
49962306a36Sopenharmony_ci	tmp &= ~AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
50262306a36Sopenharmony_ci	if (ret < 0)
50362306a36Sopenharmony_ci		return ret;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	return ad9523_io_update(indio_dev);
50662306a36Sopenharmony_ci}
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_cistatic ssize_t ad9523_store(struct device *dev,
50962306a36Sopenharmony_ci				struct device_attribute *attr,
51062306a36Sopenharmony_ci				const char *buf, size_t len)
51162306a36Sopenharmony_ci{
51262306a36Sopenharmony_ci	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
51362306a36Sopenharmony_ci	struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
51462306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
51562306a36Sopenharmony_ci	bool state;
51662306a36Sopenharmony_ci	int ret;
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	ret = kstrtobool(buf, &state);
51962306a36Sopenharmony_ci	if (ret < 0)
52062306a36Sopenharmony_ci		return ret;
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	if (!state)
52362306a36Sopenharmony_ci		return len;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	mutex_lock(&st->lock);
52662306a36Sopenharmony_ci	switch ((u32)this_attr->address) {
52762306a36Sopenharmony_ci	case AD9523_SYNC:
52862306a36Sopenharmony_ci		ret = ad9523_sync(indio_dev);
52962306a36Sopenharmony_ci		break;
53062306a36Sopenharmony_ci	case AD9523_EEPROM:
53162306a36Sopenharmony_ci		ret = ad9523_store_eeprom(indio_dev);
53262306a36Sopenharmony_ci		break;
53362306a36Sopenharmony_ci	default:
53462306a36Sopenharmony_ci		ret = -ENODEV;
53562306a36Sopenharmony_ci	}
53662306a36Sopenharmony_ci	mutex_unlock(&st->lock);
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_ci	return ret ? ret : len;
53962306a36Sopenharmony_ci}
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic ssize_t ad9523_show(struct device *dev,
54262306a36Sopenharmony_ci			struct device_attribute *attr,
54362306a36Sopenharmony_ci			char *buf)
54462306a36Sopenharmony_ci{
54562306a36Sopenharmony_ci	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
54662306a36Sopenharmony_ci	struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
54762306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
54862306a36Sopenharmony_ci	int ret;
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	mutex_lock(&st->lock);
55162306a36Sopenharmony_ci	ret = ad9523_read(indio_dev, AD9523_READBACK_0);
55262306a36Sopenharmony_ci	if (ret >= 0) {
55362306a36Sopenharmony_ci		ret = sysfs_emit(buf, "%d\n", !!(ret & (1 <<
55462306a36Sopenharmony_ci			(u32)this_attr->address)));
55562306a36Sopenharmony_ci	}
55662306a36Sopenharmony_ci	mutex_unlock(&st->lock);
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	return ret;
55962306a36Sopenharmony_ci}
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll1_locked, S_IRUGO,
56262306a36Sopenharmony_ci			ad9523_show,
56362306a36Sopenharmony_ci			NULL,
56462306a36Sopenharmony_ci			AD9523_STAT_PLL1_LD);
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll2_locked, S_IRUGO,
56762306a36Sopenharmony_ci			ad9523_show,
56862306a36Sopenharmony_ci			NULL,
56962306a36Sopenharmony_ci			AD9523_STAT_PLL2_LD);
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll1_reference_clk_a_present, S_IRUGO,
57262306a36Sopenharmony_ci			ad9523_show,
57362306a36Sopenharmony_ci			NULL,
57462306a36Sopenharmony_ci			AD9523_STAT_REFA);
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll1_reference_clk_b_present, S_IRUGO,
57762306a36Sopenharmony_ci			ad9523_show,
57862306a36Sopenharmony_ci			NULL,
57962306a36Sopenharmony_ci			AD9523_STAT_REFB);
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll1_reference_clk_test_present, S_IRUGO,
58262306a36Sopenharmony_ci			ad9523_show,
58362306a36Sopenharmony_ci			NULL,
58462306a36Sopenharmony_ci			AD9523_STAT_REF_TEST);
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(vcxo_clk_present, S_IRUGO,
58762306a36Sopenharmony_ci			ad9523_show,
58862306a36Sopenharmony_ci			NULL,
58962306a36Sopenharmony_ci			AD9523_STAT_VCXO);
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll2_feedback_clk_present, S_IRUGO,
59262306a36Sopenharmony_ci			ad9523_show,
59362306a36Sopenharmony_ci			NULL,
59462306a36Sopenharmony_ci			AD9523_STAT_PLL2_FB_CLK);
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(pll2_reference_clk_present, S_IRUGO,
59762306a36Sopenharmony_ci			ad9523_show,
59862306a36Sopenharmony_ci			NULL,
59962306a36Sopenharmony_ci			AD9523_STAT_PLL2_REF_CLK);
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(sync_dividers, S_IWUSR,
60262306a36Sopenharmony_ci			NULL,
60362306a36Sopenharmony_ci			ad9523_store,
60462306a36Sopenharmony_ci			AD9523_SYNC);
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(store_eeprom, S_IWUSR,
60762306a36Sopenharmony_ci			NULL,
60862306a36Sopenharmony_ci			ad9523_store,
60962306a36Sopenharmony_ci			AD9523_EEPROM);
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_cistatic struct attribute *ad9523_attributes[] = {
61262306a36Sopenharmony_ci	&iio_dev_attr_sync_dividers.dev_attr.attr,
61362306a36Sopenharmony_ci	&iio_dev_attr_store_eeprom.dev_attr.attr,
61462306a36Sopenharmony_ci	&iio_dev_attr_pll2_feedback_clk_present.dev_attr.attr,
61562306a36Sopenharmony_ci	&iio_dev_attr_pll2_reference_clk_present.dev_attr.attr,
61662306a36Sopenharmony_ci	&iio_dev_attr_pll1_reference_clk_a_present.dev_attr.attr,
61762306a36Sopenharmony_ci	&iio_dev_attr_pll1_reference_clk_b_present.dev_attr.attr,
61862306a36Sopenharmony_ci	&iio_dev_attr_pll1_reference_clk_test_present.dev_attr.attr,
61962306a36Sopenharmony_ci	&iio_dev_attr_vcxo_clk_present.dev_attr.attr,
62062306a36Sopenharmony_ci	&iio_dev_attr_pll1_locked.dev_attr.attr,
62162306a36Sopenharmony_ci	&iio_dev_attr_pll2_locked.dev_attr.attr,
62262306a36Sopenharmony_ci	NULL,
62362306a36Sopenharmony_ci};
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_cistatic const struct attribute_group ad9523_attribute_group = {
62662306a36Sopenharmony_ci	.attrs = ad9523_attributes,
62762306a36Sopenharmony_ci};
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_cistatic int ad9523_read_raw(struct iio_dev *indio_dev,
63062306a36Sopenharmony_ci			   struct iio_chan_spec const *chan,
63162306a36Sopenharmony_ci			   int *val,
63262306a36Sopenharmony_ci			   int *val2,
63362306a36Sopenharmony_ci			   long m)
63462306a36Sopenharmony_ci{
63562306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
63662306a36Sopenharmony_ci	unsigned int code;
63762306a36Sopenharmony_ci	int ret;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci	mutex_lock(&st->lock);
64062306a36Sopenharmony_ci	ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
64162306a36Sopenharmony_ci	mutex_unlock(&st->lock);
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci	if (ret < 0)
64462306a36Sopenharmony_ci		return ret;
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_ci	switch (m) {
64762306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
64862306a36Sopenharmony_ci		*val = !(ret & AD9523_CLK_DIST_PWR_DOWN_EN);
64962306a36Sopenharmony_ci		return IIO_VAL_INT;
65062306a36Sopenharmony_ci	case IIO_CHAN_INFO_FREQUENCY:
65162306a36Sopenharmony_ci		*val = st->vco_out_freq[st->vco_out_map[chan->channel]] /
65262306a36Sopenharmony_ci			AD9523_CLK_DIST_DIV_REV(ret);
65362306a36Sopenharmony_ci		return IIO_VAL_INT;
65462306a36Sopenharmony_ci	case IIO_CHAN_INFO_PHASE:
65562306a36Sopenharmony_ci		code = (AD9523_CLK_DIST_DIV_PHASE_REV(ret) * 3141592) /
65662306a36Sopenharmony_ci			AD9523_CLK_DIST_DIV_REV(ret);
65762306a36Sopenharmony_ci		*val = code / 1000000;
65862306a36Sopenharmony_ci		*val2 = code % 1000000;
65962306a36Sopenharmony_ci		return IIO_VAL_INT_PLUS_MICRO;
66062306a36Sopenharmony_ci	default:
66162306a36Sopenharmony_ci		return -EINVAL;
66262306a36Sopenharmony_ci	}
66362306a36Sopenharmony_ci};
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_cistatic int ad9523_write_raw(struct iio_dev *indio_dev,
66662306a36Sopenharmony_ci			    struct iio_chan_spec const *chan,
66762306a36Sopenharmony_ci			    int val,
66862306a36Sopenharmony_ci			    int val2,
66962306a36Sopenharmony_ci			    long mask)
67062306a36Sopenharmony_ci{
67162306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
67262306a36Sopenharmony_ci	unsigned int reg;
67362306a36Sopenharmony_ci	int ret, tmp, code;
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	mutex_lock(&st->lock);
67662306a36Sopenharmony_ci	ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
67762306a36Sopenharmony_ci	if (ret < 0)
67862306a36Sopenharmony_ci		goto out;
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	reg = ret;
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	switch (mask) {
68362306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
68462306a36Sopenharmony_ci		if (val)
68562306a36Sopenharmony_ci			reg &= ~AD9523_CLK_DIST_PWR_DOWN_EN;
68662306a36Sopenharmony_ci		else
68762306a36Sopenharmony_ci			reg |= AD9523_CLK_DIST_PWR_DOWN_EN;
68862306a36Sopenharmony_ci		break;
68962306a36Sopenharmony_ci	case IIO_CHAN_INFO_FREQUENCY:
69062306a36Sopenharmony_ci		if (val <= 0) {
69162306a36Sopenharmony_ci			ret = -EINVAL;
69262306a36Sopenharmony_ci			goto out;
69362306a36Sopenharmony_ci		}
69462306a36Sopenharmony_ci		ret = ad9523_set_clock_provider(indio_dev, chan->channel, val);
69562306a36Sopenharmony_ci		if (ret < 0)
69662306a36Sopenharmony_ci			goto out;
69762306a36Sopenharmony_ci		tmp = st->vco_out_freq[st->vco_out_map[chan->channel]] / val;
69862306a36Sopenharmony_ci		tmp = clamp(tmp, 1, 1024);
69962306a36Sopenharmony_ci		reg &= ~(0x3FF << 8);
70062306a36Sopenharmony_ci		reg |= AD9523_CLK_DIST_DIV(tmp);
70162306a36Sopenharmony_ci		break;
70262306a36Sopenharmony_ci	case IIO_CHAN_INFO_PHASE:
70362306a36Sopenharmony_ci		code = val * 1000000 + val2 % 1000000;
70462306a36Sopenharmony_ci		tmp = (code * AD9523_CLK_DIST_DIV_REV(ret)) / 3141592;
70562306a36Sopenharmony_ci		tmp = clamp(tmp, 0, 63);
70662306a36Sopenharmony_ci		reg &= ~AD9523_CLK_DIST_DIV_PHASE(~0);
70762306a36Sopenharmony_ci		reg |= AD9523_CLK_DIST_DIV_PHASE(tmp);
70862306a36Sopenharmony_ci		break;
70962306a36Sopenharmony_ci	default:
71062306a36Sopenharmony_ci		ret = -EINVAL;
71162306a36Sopenharmony_ci		goto out;
71262306a36Sopenharmony_ci	}
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel),
71562306a36Sopenharmony_ci			   reg);
71662306a36Sopenharmony_ci	if (ret < 0)
71762306a36Sopenharmony_ci		goto out;
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci	ad9523_io_update(indio_dev);
72062306a36Sopenharmony_ciout:
72162306a36Sopenharmony_ci	mutex_unlock(&st->lock);
72262306a36Sopenharmony_ci	return ret;
72362306a36Sopenharmony_ci}
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_cistatic int ad9523_reg_access(struct iio_dev *indio_dev,
72662306a36Sopenharmony_ci			      unsigned int reg, unsigned int writeval,
72762306a36Sopenharmony_ci			      unsigned int *readval)
72862306a36Sopenharmony_ci{
72962306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
73062306a36Sopenharmony_ci	int ret;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	mutex_lock(&st->lock);
73362306a36Sopenharmony_ci	if (readval == NULL) {
73462306a36Sopenharmony_ci		ret = ad9523_write(indio_dev, reg | AD9523_R1B, writeval);
73562306a36Sopenharmony_ci		ad9523_io_update(indio_dev);
73662306a36Sopenharmony_ci	} else {
73762306a36Sopenharmony_ci		ret = ad9523_read(indio_dev, reg | AD9523_R1B);
73862306a36Sopenharmony_ci		if (ret < 0)
73962306a36Sopenharmony_ci			goto out_unlock;
74062306a36Sopenharmony_ci		*readval = ret;
74162306a36Sopenharmony_ci		ret = 0;
74262306a36Sopenharmony_ci	}
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ciout_unlock:
74562306a36Sopenharmony_ci	mutex_unlock(&st->lock);
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_ci	return ret;
74862306a36Sopenharmony_ci}
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_cistatic const struct iio_info ad9523_info = {
75162306a36Sopenharmony_ci	.read_raw = &ad9523_read_raw,
75262306a36Sopenharmony_ci	.write_raw = &ad9523_write_raw,
75362306a36Sopenharmony_ci	.debugfs_reg_access = &ad9523_reg_access,
75462306a36Sopenharmony_ci	.attrs = &ad9523_attribute_group,
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic int ad9523_setup(struct iio_dev *indio_dev)
75862306a36Sopenharmony_ci{
75962306a36Sopenharmony_ci	struct ad9523_state *st = iio_priv(indio_dev);
76062306a36Sopenharmony_ci	struct ad9523_platform_data *pdata = st->pdata;
76162306a36Sopenharmony_ci	struct ad9523_channel_spec *chan;
76262306a36Sopenharmony_ci	unsigned long active_mask = 0;
76362306a36Sopenharmony_ci	int ret, i;
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_SERIAL_PORT_CONFIG,
76662306a36Sopenharmony_ci			   AD9523_SER_CONF_SOFT_RESET |
76762306a36Sopenharmony_ci			  (st->spi->mode & SPI_3WIRE ? 0 :
76862306a36Sopenharmony_ci			  AD9523_SER_CONF_SDO_ACTIVE));
76962306a36Sopenharmony_ci	if (ret < 0)
77062306a36Sopenharmony_ci		return ret;
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_READBACK_CTRL,
77362306a36Sopenharmony_ci			  AD9523_READBACK_CTRL_READ_BUFFERED);
77462306a36Sopenharmony_ci	if (ret < 0)
77562306a36Sopenharmony_ci		return ret;
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	ret = ad9523_io_update(indio_dev);
77862306a36Sopenharmony_ci	if (ret < 0)
77962306a36Sopenharmony_ci		return ret;
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_ci	/*
78262306a36Sopenharmony_ci	 * PLL1 Setup
78362306a36Sopenharmony_ci	 */
78462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_REF_A_DIVIDER,
78562306a36Sopenharmony_ci		pdata->refa_r_div);
78662306a36Sopenharmony_ci	if (ret < 0)
78762306a36Sopenharmony_ci		return ret;
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_REF_B_DIVIDER,
79062306a36Sopenharmony_ci		pdata->refb_r_div);
79162306a36Sopenharmony_ci	if (ret < 0)
79262306a36Sopenharmony_ci		return ret;
79362306a36Sopenharmony_ci
79462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_FEEDBACK_DIVIDER,
79562306a36Sopenharmony_ci		pdata->pll1_feedback_div);
79662306a36Sopenharmony_ci	if (ret < 0)
79762306a36Sopenharmony_ci		return ret;
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_CHARGE_PUMP_CTRL,
80062306a36Sopenharmony_ci		AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(pdata->
80162306a36Sopenharmony_ci			pll1_charge_pump_current_nA) |
80262306a36Sopenharmony_ci		AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL |
80362306a36Sopenharmony_ci		AD9523_PLL1_BACKLASH_PW_MIN);
80462306a36Sopenharmony_ci	if (ret < 0)
80562306a36Sopenharmony_ci		return ret;
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_INPUT_RECEIVERS_CTRL,
80862306a36Sopenharmony_ci		AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_RCV_EN) |
80962306a36Sopenharmony_ci		AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_RCV_EN) |
81062306a36Sopenharmony_ci		AD_IF(osc_in_diff_en, AD9523_PLL1_OSC_IN_DIFF_EN) |
81162306a36Sopenharmony_ci		AD_IF(osc_in_cmos_neg_inp_en,
81262306a36Sopenharmony_ci		      AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN) |
81362306a36Sopenharmony_ci		AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_DIFF_RCV_EN) |
81462306a36Sopenharmony_ci		AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_DIFF_RCV_EN));
81562306a36Sopenharmony_ci	if (ret < 0)
81662306a36Sopenharmony_ci		return ret;
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_REF_CTRL,
81962306a36Sopenharmony_ci		AD_IF(zd_in_diff_en, AD9523_PLL1_ZD_IN_DIFF_EN) |
82062306a36Sopenharmony_ci		AD_IF(zd_in_cmos_neg_inp_en,
82162306a36Sopenharmony_ci		      AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN) |
82262306a36Sopenharmony_ci		AD_IF(zero_delay_mode_internal_en,
82362306a36Sopenharmony_ci		      AD9523_PLL1_ZERO_DELAY_MODE_INT) |
82462306a36Sopenharmony_ci		AD_IF(osc_in_feedback_en, AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN) |
82562306a36Sopenharmony_ci		AD_IF(refa_cmos_neg_inp_en, AD9523_PLL1_REFA_CMOS_NEG_INP_EN) |
82662306a36Sopenharmony_ci		AD_IF(refb_cmos_neg_inp_en, AD9523_PLL1_REFB_CMOS_NEG_INP_EN));
82762306a36Sopenharmony_ci	if (ret < 0)
82862306a36Sopenharmony_ci		return ret;
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_MISC_CTRL,
83162306a36Sopenharmony_ci		AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN |
83262306a36Sopenharmony_ci		AD9523_PLL1_REF_MODE(pdata->ref_mode));
83362306a36Sopenharmony_ci	if (ret < 0)
83462306a36Sopenharmony_ci		return ret;
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL1_LOOP_FILTER_CTRL,
83762306a36Sopenharmony_ci		AD9523_PLL1_LOOP_FILTER_RZERO(pdata->pll1_loop_filter_rzero));
83862306a36Sopenharmony_ci	if (ret < 0)
83962306a36Sopenharmony_ci		return ret;
84062306a36Sopenharmony_ci	/*
84162306a36Sopenharmony_ci	 * PLL2 Setup
84262306a36Sopenharmony_ci	 */
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_CHARGE_PUMP,
84562306a36Sopenharmony_ci		AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(pdata->
84662306a36Sopenharmony_ci			pll2_charge_pump_current_nA));
84762306a36Sopenharmony_ci	if (ret < 0)
84862306a36Sopenharmony_ci		return ret;
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_FEEDBACK_DIVIDER_AB,
85162306a36Sopenharmony_ci		AD9523_PLL2_FB_NDIV_A_CNT(pdata->pll2_ndiv_a_cnt) |
85262306a36Sopenharmony_ci		AD9523_PLL2_FB_NDIV_B_CNT(pdata->pll2_ndiv_b_cnt));
85362306a36Sopenharmony_ci	if (ret < 0)
85462306a36Sopenharmony_ci		return ret;
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_CTRL,
85762306a36Sopenharmony_ci		AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL |
85862306a36Sopenharmony_ci		AD9523_PLL2_BACKLASH_CTRL_EN |
85962306a36Sopenharmony_ci		AD_IF(pll2_freq_doubler_en, AD9523_PLL2_FREQ_DOUBLER_EN));
86062306a36Sopenharmony_ci	if (ret < 0)
86162306a36Sopenharmony_ci		return ret;
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_ci	st->vco_freq = div_u64((unsigned long long)pdata->vcxo_freq *
86462306a36Sopenharmony_ci			       (pdata->pll2_freq_doubler_en ? 2 : 1) *
86562306a36Sopenharmony_ci			       AD9523_PLL2_FB_NDIV(pdata->pll2_ndiv_a_cnt,
86662306a36Sopenharmony_ci						   pdata->pll2_ndiv_b_cnt),
86762306a36Sopenharmony_ci			       pdata->pll2_r2_div);
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_CTRL,
87062306a36Sopenharmony_ci		AD9523_PLL2_VCO_CALIBRATE);
87162306a36Sopenharmony_ci	if (ret < 0)
87262306a36Sopenharmony_ci		return ret;
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_DIVIDER,
87562306a36Sopenharmony_ci		AD9523_PLL2_VCO_DIV_M1(pdata->pll2_vco_div_m1) |
87662306a36Sopenharmony_ci		AD9523_PLL2_VCO_DIV_M2(pdata->pll2_vco_div_m2) |
87762306a36Sopenharmony_ci		AD_IFE(pll2_vco_div_m1, 0,
87862306a36Sopenharmony_ci		       AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN) |
87962306a36Sopenharmony_ci		AD_IFE(pll2_vco_div_m2, 0,
88062306a36Sopenharmony_ci		       AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN));
88162306a36Sopenharmony_ci	if (ret < 0)
88262306a36Sopenharmony_ci		return ret;
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_ci	if (pdata->pll2_vco_div_m1)
88562306a36Sopenharmony_ci		st->vco_out_freq[AD9523_VCO1] =
88662306a36Sopenharmony_ci			st->vco_freq / pdata->pll2_vco_div_m1;
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	if (pdata->pll2_vco_div_m2)
88962306a36Sopenharmony_ci		st->vco_out_freq[AD9523_VCO2] =
89062306a36Sopenharmony_ci			st->vco_freq / pdata->pll2_vco_div_m2;
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_ci	st->vco_out_freq[AD9523_VCXO] = pdata->vcxo_freq;
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_R2_DIVIDER,
89562306a36Sopenharmony_ci		AD9523_PLL2_R2_DIVIDER_VAL(pdata->pll2_r2_div));
89662306a36Sopenharmony_ci	if (ret < 0)
89762306a36Sopenharmony_ci		return ret;
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_PLL2_LOOP_FILTER_CTRL,
90062306a36Sopenharmony_ci		AD9523_PLL2_LOOP_FILTER_CPOLE1(pdata->cpole1) |
90162306a36Sopenharmony_ci		AD9523_PLL2_LOOP_FILTER_RZERO(pdata->rzero) |
90262306a36Sopenharmony_ci		AD9523_PLL2_LOOP_FILTER_RPOLE2(pdata->rpole2) |
90362306a36Sopenharmony_ci		AD_IF(rzero_bypass_en,
90462306a36Sopenharmony_ci		      AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN));
90562306a36Sopenharmony_ci	if (ret < 0)
90662306a36Sopenharmony_ci		return ret;
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_ci	for (i = 0; i < pdata->num_channels; i++) {
90962306a36Sopenharmony_ci		chan = &pdata->channels[i];
91062306a36Sopenharmony_ci		if (chan->channel_num < AD9523_NUM_CHAN) {
91162306a36Sopenharmony_ci			__set_bit(chan->channel_num, &active_mask);
91262306a36Sopenharmony_ci			ret = ad9523_write(indio_dev,
91362306a36Sopenharmony_ci				AD9523_CHANNEL_CLOCK_DIST(chan->channel_num),
91462306a36Sopenharmony_ci				AD9523_CLK_DIST_DRIVER_MODE(chan->driver_mode) |
91562306a36Sopenharmony_ci				AD9523_CLK_DIST_DIV(chan->channel_divider) |
91662306a36Sopenharmony_ci				AD9523_CLK_DIST_DIV_PHASE(chan->divider_phase) |
91762306a36Sopenharmony_ci				(chan->sync_ignore_en ?
91862306a36Sopenharmony_ci					AD9523_CLK_DIST_IGNORE_SYNC_EN : 0) |
91962306a36Sopenharmony_ci				(chan->divider_output_invert_en ?
92062306a36Sopenharmony_ci					AD9523_CLK_DIST_INV_DIV_OUTPUT_EN : 0) |
92162306a36Sopenharmony_ci				(chan->low_power_mode_en ?
92262306a36Sopenharmony_ci					AD9523_CLK_DIST_LOW_PWR_MODE_EN : 0) |
92362306a36Sopenharmony_ci				(chan->output_dis ?
92462306a36Sopenharmony_ci					AD9523_CLK_DIST_PWR_DOWN_EN : 0));
92562306a36Sopenharmony_ci			if (ret < 0)
92662306a36Sopenharmony_ci				return ret;
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_ci			ret = ad9523_vco_out_map(indio_dev, chan->channel_num,
92962306a36Sopenharmony_ci					   chan->use_alt_clock_src);
93062306a36Sopenharmony_ci			if (ret < 0)
93162306a36Sopenharmony_ci				return ret;
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_ci			st->ad9523_channels[i].type = IIO_ALTVOLTAGE;
93462306a36Sopenharmony_ci			st->ad9523_channels[i].output = 1;
93562306a36Sopenharmony_ci			st->ad9523_channels[i].indexed = 1;
93662306a36Sopenharmony_ci			st->ad9523_channels[i].channel = chan->channel_num;
93762306a36Sopenharmony_ci			st->ad9523_channels[i].extend_name =
93862306a36Sopenharmony_ci				chan->extended_name;
93962306a36Sopenharmony_ci			st->ad9523_channels[i].info_mask_separate =
94062306a36Sopenharmony_ci				BIT(IIO_CHAN_INFO_RAW) |
94162306a36Sopenharmony_ci				BIT(IIO_CHAN_INFO_PHASE) |
94262306a36Sopenharmony_ci				BIT(IIO_CHAN_INFO_FREQUENCY);
94362306a36Sopenharmony_ci		}
94462306a36Sopenharmony_ci	}
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_ci	for_each_clear_bit(i, &active_mask, AD9523_NUM_CHAN) {
94762306a36Sopenharmony_ci		ret = ad9523_write(indio_dev,
94862306a36Sopenharmony_ci			     AD9523_CHANNEL_CLOCK_DIST(i),
94962306a36Sopenharmony_ci			     AD9523_CLK_DIST_DRIVER_MODE(TRISTATE) |
95062306a36Sopenharmony_ci			     AD9523_CLK_DIST_PWR_DOWN_EN);
95162306a36Sopenharmony_ci		if (ret < 0)
95262306a36Sopenharmony_ci			return ret;
95362306a36Sopenharmony_ci	}
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_POWER_DOWN_CTRL, 0);
95662306a36Sopenharmony_ci	if (ret < 0)
95762306a36Sopenharmony_ci		return ret;
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_ci	ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS,
96062306a36Sopenharmony_ci			   AD9523_STATUS_MONITOR_01_PLL12_LOCKED);
96162306a36Sopenharmony_ci	if (ret < 0)
96262306a36Sopenharmony_ci		return ret;
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_ci	ret = ad9523_io_update(indio_dev);
96562306a36Sopenharmony_ci	if (ret < 0)
96662306a36Sopenharmony_ci		return ret;
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_ci	return 0;
96962306a36Sopenharmony_ci}
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_cistatic int ad9523_probe(struct spi_device *spi)
97262306a36Sopenharmony_ci{
97362306a36Sopenharmony_ci	struct ad9523_platform_data *pdata = spi->dev.platform_data;
97462306a36Sopenharmony_ci	struct iio_dev *indio_dev;
97562306a36Sopenharmony_ci	struct ad9523_state *st;
97662306a36Sopenharmony_ci	int ret;
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_ci	if (!pdata) {
97962306a36Sopenharmony_ci		dev_err(&spi->dev, "no platform data?\n");
98062306a36Sopenharmony_ci		return -EINVAL;
98162306a36Sopenharmony_ci	}
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
98462306a36Sopenharmony_ci	if (indio_dev == NULL)
98562306a36Sopenharmony_ci		return -ENOMEM;
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_ci	st = iio_priv(indio_dev);
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_ci	mutex_init(&st->lock);
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci	ret = devm_regulator_get_enable(&spi->dev, "vcc");
99262306a36Sopenharmony_ci	if (ret)
99362306a36Sopenharmony_ci		return ret;
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_ci	st->pwrdown_gpio = devm_gpiod_get_optional(&spi->dev, "powerdown",
99662306a36Sopenharmony_ci		GPIOD_OUT_HIGH);
99762306a36Sopenharmony_ci	if (IS_ERR(st->pwrdown_gpio))
99862306a36Sopenharmony_ci		return PTR_ERR(st->pwrdown_gpio);
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_ci	st->reset_gpio = devm_gpiod_get_optional(&spi->dev, "reset",
100162306a36Sopenharmony_ci		GPIOD_OUT_LOW);
100262306a36Sopenharmony_ci	if (IS_ERR(st->reset_gpio))
100362306a36Sopenharmony_ci		return PTR_ERR(st->reset_gpio);
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_ci	if (st->reset_gpio) {
100662306a36Sopenharmony_ci		udelay(1);
100762306a36Sopenharmony_ci		gpiod_direction_output(st->reset_gpio, 1);
100862306a36Sopenharmony_ci	}
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci	st->sync_gpio = devm_gpiod_get_optional(&spi->dev, "sync",
101162306a36Sopenharmony_ci		GPIOD_OUT_HIGH);
101262306a36Sopenharmony_ci	if (IS_ERR(st->sync_gpio))
101362306a36Sopenharmony_ci		return PTR_ERR(st->sync_gpio);
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	spi_set_drvdata(spi, indio_dev);
101662306a36Sopenharmony_ci	st->spi = spi;
101762306a36Sopenharmony_ci	st->pdata = pdata;
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_ci	indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
102062306a36Sopenharmony_ci			  spi_get_device_id(spi)->name;
102162306a36Sopenharmony_ci	indio_dev->info = &ad9523_info;
102262306a36Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
102362306a36Sopenharmony_ci	indio_dev->channels = st->ad9523_channels;
102462306a36Sopenharmony_ci	indio_dev->num_channels = pdata->num_channels;
102562306a36Sopenharmony_ci
102662306a36Sopenharmony_ci	ret = ad9523_setup(indio_dev);
102762306a36Sopenharmony_ci	if (ret < 0)
102862306a36Sopenharmony_ci		return ret;
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_ci	return devm_iio_device_register(&spi->dev, indio_dev);
103162306a36Sopenharmony_ci}
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_cistatic const struct spi_device_id ad9523_id[] = {
103462306a36Sopenharmony_ci	{"ad9523-1", 9523},
103562306a36Sopenharmony_ci	{}
103662306a36Sopenharmony_ci};
103762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, ad9523_id);
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_cistatic struct spi_driver ad9523_driver = {
104062306a36Sopenharmony_ci	.driver = {
104162306a36Sopenharmony_ci		.name	= "ad9523",
104262306a36Sopenharmony_ci	},
104362306a36Sopenharmony_ci	.probe		= ad9523_probe,
104462306a36Sopenharmony_ci	.id_table	= ad9523_id,
104562306a36Sopenharmony_ci};
104662306a36Sopenharmony_cimodule_spi_driver(ad9523_driver);
104762306a36Sopenharmony_ci
104862306a36Sopenharmony_ciMODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
104962306a36Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices AD9523 CLOCKDIST/PLL");
105062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1051