162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * This file is part of STM32 DAC driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2017, STMicroelectronics - All Rights Reserved 662306a36Sopenharmony_ci * Authors: Amelie Delaunay <amelie.delaunay@st.com> 762306a36Sopenharmony_ci * Fabrice Gasnier <fabrice.gasnier@st.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/bitfield.h> 1162306a36Sopenharmony_ci#include <linux/delay.h> 1262306a36Sopenharmony_ci#include <linux/iio/iio.h> 1362306a36Sopenharmony_ci#include <linux/kernel.h> 1462306a36Sopenharmony_ci#include <linux/module.h> 1562306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1662306a36Sopenharmony_ci#include <linux/of.h> 1762306a36Sopenharmony_ci#include <linux/platform_device.h> 1862306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1962306a36Sopenharmony_ci#include <linux/string_helpers.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include "stm32-dac-core.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define STM32_DAC_CHANNEL_1 1 2462306a36Sopenharmony_ci#define STM32_DAC_CHANNEL_2 2 2562306a36Sopenharmony_ci#define STM32_DAC_IS_CHAN_1(ch) ((ch) & STM32_DAC_CHANNEL_1) 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define STM32_DAC_AUTO_SUSPEND_DELAY_MS 2000 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/** 3062306a36Sopenharmony_ci * struct stm32_dac - private data of DAC driver 3162306a36Sopenharmony_ci * @common: reference to DAC common data 3262306a36Sopenharmony_ci * @lock: lock to protect against potential races when reading 3362306a36Sopenharmony_ci * and update CR, to keep it in sync with pm_runtime 3462306a36Sopenharmony_ci */ 3562306a36Sopenharmony_cistruct stm32_dac { 3662306a36Sopenharmony_ci struct stm32_dac_common *common; 3762306a36Sopenharmony_ci struct mutex lock; 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic int stm32_dac_is_enabled(struct iio_dev *indio_dev, int channel) 4162306a36Sopenharmony_ci{ 4262306a36Sopenharmony_ci struct stm32_dac *dac = iio_priv(indio_dev); 4362306a36Sopenharmony_ci u32 en, val; 4462306a36Sopenharmony_ci int ret; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci ret = regmap_read(dac->common->regmap, STM32_DAC_CR, &val); 4762306a36Sopenharmony_ci if (ret < 0) 4862306a36Sopenharmony_ci return ret; 4962306a36Sopenharmony_ci if (STM32_DAC_IS_CHAN_1(channel)) 5062306a36Sopenharmony_ci en = FIELD_GET(STM32_DAC_CR_EN1, val); 5162306a36Sopenharmony_ci else 5262306a36Sopenharmony_ci en = FIELD_GET(STM32_DAC_CR_EN2, val); 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci return !!en; 5562306a36Sopenharmony_ci} 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic int stm32_dac_set_enable_state(struct iio_dev *indio_dev, int ch, 5862306a36Sopenharmony_ci bool enable) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci struct stm32_dac *dac = iio_priv(indio_dev); 6162306a36Sopenharmony_ci struct device *dev = indio_dev->dev.parent; 6262306a36Sopenharmony_ci u32 msk = STM32_DAC_IS_CHAN_1(ch) ? STM32_DAC_CR_EN1 : STM32_DAC_CR_EN2; 6362306a36Sopenharmony_ci u32 en = enable ? msk : 0; 6462306a36Sopenharmony_ci int ret; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci /* already enabled / disabled ? */ 6762306a36Sopenharmony_ci mutex_lock(&dac->lock); 6862306a36Sopenharmony_ci ret = stm32_dac_is_enabled(indio_dev, ch); 6962306a36Sopenharmony_ci if (ret < 0 || enable == !!ret) { 7062306a36Sopenharmony_ci mutex_unlock(&dac->lock); 7162306a36Sopenharmony_ci return ret < 0 ? ret : 0; 7262306a36Sopenharmony_ci } 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci if (enable) { 7562306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(dev); 7662306a36Sopenharmony_ci if (ret < 0) { 7762306a36Sopenharmony_ci mutex_unlock(&dac->lock); 7862306a36Sopenharmony_ci return ret; 7962306a36Sopenharmony_ci } 8062306a36Sopenharmony_ci } 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci ret = regmap_update_bits(dac->common->regmap, STM32_DAC_CR, msk, en); 8362306a36Sopenharmony_ci mutex_unlock(&dac->lock); 8462306a36Sopenharmony_ci if (ret < 0) { 8562306a36Sopenharmony_ci dev_err(&indio_dev->dev, "%s failed\n", str_enable_disable(en)); 8662306a36Sopenharmony_ci goto err_put_pm; 8762306a36Sopenharmony_ci } 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci /* 9062306a36Sopenharmony_ci * When HFSEL is set, it is not allowed to write the DHRx register 9162306a36Sopenharmony_ci * during 8 clock cycles after the ENx bit is set. It is not allowed 9262306a36Sopenharmony_ci * to make software/hardware trigger during this period either. 9362306a36Sopenharmony_ci */ 9462306a36Sopenharmony_ci if (en && dac->common->hfsel) 9562306a36Sopenharmony_ci udelay(1); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci if (!enable) { 9862306a36Sopenharmony_ci pm_runtime_mark_last_busy(dev); 9962306a36Sopenharmony_ci pm_runtime_put_autosuspend(dev); 10062306a36Sopenharmony_ci } 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci return 0; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cierr_put_pm: 10562306a36Sopenharmony_ci if (enable) { 10662306a36Sopenharmony_ci pm_runtime_mark_last_busy(dev); 10762306a36Sopenharmony_ci pm_runtime_put_autosuspend(dev); 10862306a36Sopenharmony_ci } 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci return ret; 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic int stm32_dac_get_value(struct stm32_dac *dac, int channel, int *val) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci int ret; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci if (STM32_DAC_IS_CHAN_1(channel)) 11862306a36Sopenharmony_ci ret = regmap_read(dac->common->regmap, STM32_DAC_DOR1, val); 11962306a36Sopenharmony_ci else 12062306a36Sopenharmony_ci ret = regmap_read(dac->common->regmap, STM32_DAC_DOR2, val); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci return ret ? ret : IIO_VAL_INT; 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic int stm32_dac_set_value(struct stm32_dac *dac, int channel, int val) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci int ret; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci if (STM32_DAC_IS_CHAN_1(channel)) 13062306a36Sopenharmony_ci ret = regmap_write(dac->common->regmap, STM32_DAC_DHR12R1, val); 13162306a36Sopenharmony_ci else 13262306a36Sopenharmony_ci ret = regmap_write(dac->common->regmap, STM32_DAC_DHR12R2, val); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci return ret; 13562306a36Sopenharmony_ci} 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_cistatic int stm32_dac_read_raw(struct iio_dev *indio_dev, 13862306a36Sopenharmony_ci struct iio_chan_spec const *chan, 13962306a36Sopenharmony_ci int *val, int *val2, long mask) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci struct stm32_dac *dac = iio_priv(indio_dev); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci switch (mask) { 14462306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 14562306a36Sopenharmony_ci return stm32_dac_get_value(dac, chan->channel, val); 14662306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 14762306a36Sopenharmony_ci *val = dac->common->vref_mv; 14862306a36Sopenharmony_ci *val2 = chan->scan_type.realbits; 14962306a36Sopenharmony_ci return IIO_VAL_FRACTIONAL_LOG2; 15062306a36Sopenharmony_ci default: 15162306a36Sopenharmony_ci return -EINVAL; 15262306a36Sopenharmony_ci } 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic int stm32_dac_write_raw(struct iio_dev *indio_dev, 15662306a36Sopenharmony_ci struct iio_chan_spec const *chan, 15762306a36Sopenharmony_ci int val, int val2, long mask) 15862306a36Sopenharmony_ci{ 15962306a36Sopenharmony_ci struct stm32_dac *dac = iio_priv(indio_dev); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci switch (mask) { 16262306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 16362306a36Sopenharmony_ci return stm32_dac_set_value(dac, chan->channel, val); 16462306a36Sopenharmony_ci default: 16562306a36Sopenharmony_ci return -EINVAL; 16662306a36Sopenharmony_ci } 16762306a36Sopenharmony_ci} 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic int stm32_dac_debugfs_reg_access(struct iio_dev *indio_dev, 17062306a36Sopenharmony_ci unsigned reg, unsigned writeval, 17162306a36Sopenharmony_ci unsigned *readval) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct stm32_dac *dac = iio_priv(indio_dev); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci if (!readval) 17662306a36Sopenharmony_ci return regmap_write(dac->common->regmap, reg, writeval); 17762306a36Sopenharmony_ci else 17862306a36Sopenharmony_ci return regmap_read(dac->common->regmap, reg, readval); 17962306a36Sopenharmony_ci} 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic const struct iio_info stm32_dac_iio_info = { 18262306a36Sopenharmony_ci .read_raw = stm32_dac_read_raw, 18362306a36Sopenharmony_ci .write_raw = stm32_dac_write_raw, 18462306a36Sopenharmony_ci .debugfs_reg_access = stm32_dac_debugfs_reg_access, 18562306a36Sopenharmony_ci}; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic const char * const stm32_dac_powerdown_modes[] = { 18862306a36Sopenharmony_ci "three_state", 18962306a36Sopenharmony_ci}; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic int stm32_dac_get_powerdown_mode(struct iio_dev *indio_dev, 19262306a36Sopenharmony_ci const struct iio_chan_spec *chan) 19362306a36Sopenharmony_ci{ 19462306a36Sopenharmony_ci return 0; 19562306a36Sopenharmony_ci} 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic int stm32_dac_set_powerdown_mode(struct iio_dev *indio_dev, 19862306a36Sopenharmony_ci const struct iio_chan_spec *chan, 19962306a36Sopenharmony_ci unsigned int type) 20062306a36Sopenharmony_ci{ 20162306a36Sopenharmony_ci return 0; 20262306a36Sopenharmony_ci} 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic ssize_t stm32_dac_read_powerdown(struct iio_dev *indio_dev, 20562306a36Sopenharmony_ci uintptr_t private, 20662306a36Sopenharmony_ci const struct iio_chan_spec *chan, 20762306a36Sopenharmony_ci char *buf) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci int ret = stm32_dac_is_enabled(indio_dev, chan->channel); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci if (ret < 0) 21262306a36Sopenharmony_ci return ret; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci return sysfs_emit(buf, "%d\n", ret ? 0 : 1); 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic ssize_t stm32_dac_write_powerdown(struct iio_dev *indio_dev, 21862306a36Sopenharmony_ci uintptr_t private, 21962306a36Sopenharmony_ci const struct iio_chan_spec *chan, 22062306a36Sopenharmony_ci const char *buf, size_t len) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci bool powerdown; 22362306a36Sopenharmony_ci int ret; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci ret = kstrtobool(buf, &powerdown); 22662306a36Sopenharmony_ci if (ret) 22762306a36Sopenharmony_ci return ret; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci ret = stm32_dac_set_enable_state(indio_dev, chan->channel, !powerdown); 23062306a36Sopenharmony_ci if (ret) 23162306a36Sopenharmony_ci return ret; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci return len; 23462306a36Sopenharmony_ci} 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic const struct iio_enum stm32_dac_powerdown_mode_en = { 23762306a36Sopenharmony_ci .items = stm32_dac_powerdown_modes, 23862306a36Sopenharmony_ci .num_items = ARRAY_SIZE(stm32_dac_powerdown_modes), 23962306a36Sopenharmony_ci .get = stm32_dac_get_powerdown_mode, 24062306a36Sopenharmony_ci .set = stm32_dac_set_powerdown_mode, 24162306a36Sopenharmony_ci}; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_cistatic const struct iio_chan_spec_ext_info stm32_dac_ext_info[] = { 24462306a36Sopenharmony_ci { 24562306a36Sopenharmony_ci .name = "powerdown", 24662306a36Sopenharmony_ci .read = stm32_dac_read_powerdown, 24762306a36Sopenharmony_ci .write = stm32_dac_write_powerdown, 24862306a36Sopenharmony_ci .shared = IIO_SEPARATE, 24962306a36Sopenharmony_ci }, 25062306a36Sopenharmony_ci IIO_ENUM("powerdown_mode", IIO_SEPARATE, &stm32_dac_powerdown_mode_en), 25162306a36Sopenharmony_ci IIO_ENUM_AVAILABLE("powerdown_mode", IIO_SHARED_BY_TYPE, &stm32_dac_powerdown_mode_en), 25262306a36Sopenharmony_ci {}, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci#define STM32_DAC_CHANNEL(chan, name) { \ 25662306a36Sopenharmony_ci .type = IIO_VOLTAGE, \ 25762306a36Sopenharmony_ci .indexed = 1, \ 25862306a36Sopenharmony_ci .output = 1, \ 25962306a36Sopenharmony_ci .channel = chan, \ 26062306a36Sopenharmony_ci .info_mask_separate = \ 26162306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_RAW) | \ 26262306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_SCALE), \ 26362306a36Sopenharmony_ci /* scan_index is always 0 as num_channels is 1 */ \ 26462306a36Sopenharmony_ci .scan_type = { \ 26562306a36Sopenharmony_ci .sign = 'u', \ 26662306a36Sopenharmony_ci .realbits = 12, \ 26762306a36Sopenharmony_ci .storagebits = 16, \ 26862306a36Sopenharmony_ci }, \ 26962306a36Sopenharmony_ci .datasheet_name = name, \ 27062306a36Sopenharmony_ci .ext_info = stm32_dac_ext_info \ 27162306a36Sopenharmony_ci} 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_cistatic const struct iio_chan_spec stm32_dac_channels[] = { 27462306a36Sopenharmony_ci STM32_DAC_CHANNEL(STM32_DAC_CHANNEL_1, "out1"), 27562306a36Sopenharmony_ci STM32_DAC_CHANNEL(STM32_DAC_CHANNEL_2, "out2"), 27662306a36Sopenharmony_ci}; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_cistatic int stm32_dac_chan_of_init(struct iio_dev *indio_dev) 27962306a36Sopenharmony_ci{ 28062306a36Sopenharmony_ci struct device_node *np = indio_dev->dev.of_node; 28162306a36Sopenharmony_ci unsigned int i; 28262306a36Sopenharmony_ci u32 channel; 28362306a36Sopenharmony_ci int ret; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci ret = of_property_read_u32(np, "reg", &channel); 28662306a36Sopenharmony_ci if (ret) { 28762306a36Sopenharmony_ci dev_err(&indio_dev->dev, "Failed to read reg property\n"); 28862306a36Sopenharmony_ci return ret; 28962306a36Sopenharmony_ci } 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(stm32_dac_channels); i++) { 29262306a36Sopenharmony_ci if (stm32_dac_channels[i].channel == channel) 29362306a36Sopenharmony_ci break; 29462306a36Sopenharmony_ci } 29562306a36Sopenharmony_ci if (i >= ARRAY_SIZE(stm32_dac_channels)) { 29662306a36Sopenharmony_ci dev_err(&indio_dev->dev, "Invalid reg property\n"); 29762306a36Sopenharmony_ci return -EINVAL; 29862306a36Sopenharmony_ci } 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci indio_dev->channels = &stm32_dac_channels[i]; 30162306a36Sopenharmony_ci /* 30262306a36Sopenharmony_ci * Expose only one channel here, as they can be used independently, 30362306a36Sopenharmony_ci * with separate trigger. Then separate IIO devices are instantiated 30462306a36Sopenharmony_ci * to manage this. 30562306a36Sopenharmony_ci */ 30662306a36Sopenharmony_ci indio_dev->num_channels = 1; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci return 0; 30962306a36Sopenharmony_ci}; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_cistatic int stm32_dac_probe(struct platform_device *pdev) 31262306a36Sopenharmony_ci{ 31362306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 31462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 31562306a36Sopenharmony_ci struct iio_dev *indio_dev; 31662306a36Sopenharmony_ci struct stm32_dac *dac; 31762306a36Sopenharmony_ci int ret; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci if (!np) 32062306a36Sopenharmony_ci return -ENODEV; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*dac)); 32362306a36Sopenharmony_ci if (!indio_dev) 32462306a36Sopenharmony_ci return -ENOMEM; 32562306a36Sopenharmony_ci platform_set_drvdata(pdev, indio_dev); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci dac = iio_priv(indio_dev); 32862306a36Sopenharmony_ci dac->common = dev_get_drvdata(pdev->dev.parent); 32962306a36Sopenharmony_ci indio_dev->name = dev_name(&pdev->dev); 33062306a36Sopenharmony_ci indio_dev->dev.of_node = pdev->dev.of_node; 33162306a36Sopenharmony_ci indio_dev->info = &stm32_dac_iio_info; 33262306a36Sopenharmony_ci indio_dev->modes = INDIO_DIRECT_MODE; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci mutex_init(&dac->lock); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci ret = stm32_dac_chan_of_init(indio_dev); 33762306a36Sopenharmony_ci if (ret < 0) 33862306a36Sopenharmony_ci return ret; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci /* Get stm32-dac-core PM online */ 34162306a36Sopenharmony_ci pm_runtime_get_noresume(dev); 34262306a36Sopenharmony_ci pm_runtime_set_active(dev); 34362306a36Sopenharmony_ci pm_runtime_set_autosuspend_delay(dev, STM32_DAC_AUTO_SUSPEND_DELAY_MS); 34462306a36Sopenharmony_ci pm_runtime_use_autosuspend(dev); 34562306a36Sopenharmony_ci pm_runtime_enable(dev); 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci ret = iio_device_register(indio_dev); 34862306a36Sopenharmony_ci if (ret) 34962306a36Sopenharmony_ci goto err_pm_put; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci pm_runtime_mark_last_busy(dev); 35262306a36Sopenharmony_ci pm_runtime_put_autosuspend(dev); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci return 0; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cierr_pm_put: 35762306a36Sopenharmony_ci pm_runtime_disable(dev); 35862306a36Sopenharmony_ci pm_runtime_set_suspended(dev); 35962306a36Sopenharmony_ci pm_runtime_put_noidle(dev); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci return ret; 36262306a36Sopenharmony_ci} 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic int stm32_dac_remove(struct platform_device *pdev) 36562306a36Sopenharmony_ci{ 36662306a36Sopenharmony_ci struct iio_dev *indio_dev = platform_get_drvdata(pdev); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci pm_runtime_get_sync(&pdev->dev); 36962306a36Sopenharmony_ci iio_device_unregister(indio_dev); 37062306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 37162306a36Sopenharmony_ci pm_runtime_set_suspended(&pdev->dev); 37262306a36Sopenharmony_ci pm_runtime_put_noidle(&pdev->dev); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci return 0; 37562306a36Sopenharmony_ci} 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic int stm32_dac_suspend(struct device *dev) 37862306a36Sopenharmony_ci{ 37962306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_get_drvdata(dev); 38062306a36Sopenharmony_ci int channel = indio_dev->channels[0].channel; 38162306a36Sopenharmony_ci int ret; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_ci /* Ensure DAC is disabled before suspend */ 38462306a36Sopenharmony_ci ret = stm32_dac_is_enabled(indio_dev, channel); 38562306a36Sopenharmony_ci if (ret) 38662306a36Sopenharmony_ci return ret < 0 ? ret : -EBUSY; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci return pm_runtime_force_suspend(dev); 38962306a36Sopenharmony_ci} 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic DEFINE_SIMPLE_DEV_PM_OPS(stm32_dac_pm_ops, stm32_dac_suspend, 39262306a36Sopenharmony_ci pm_runtime_force_resume); 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic const struct of_device_id stm32_dac_of_match[] = { 39562306a36Sopenharmony_ci { .compatible = "st,stm32-dac", }, 39662306a36Sopenharmony_ci {}, 39762306a36Sopenharmony_ci}; 39862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, stm32_dac_of_match); 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic struct platform_driver stm32_dac_driver = { 40162306a36Sopenharmony_ci .probe = stm32_dac_probe, 40262306a36Sopenharmony_ci .remove = stm32_dac_remove, 40362306a36Sopenharmony_ci .driver = { 40462306a36Sopenharmony_ci .name = "stm32-dac", 40562306a36Sopenharmony_ci .of_match_table = stm32_dac_of_match, 40662306a36Sopenharmony_ci .pm = pm_sleep_ptr(&stm32_dac_pm_ops), 40762306a36Sopenharmony_ci }, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_cimodule_platform_driver(stm32_dac_driver); 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ciMODULE_ALIAS("platform:stm32-dac"); 41262306a36Sopenharmony_ciMODULE_AUTHOR("Amelie Delaunay <amelie.delaunay@st.com>"); 41362306a36Sopenharmony_ciMODULE_DESCRIPTION("STMicroelectronics STM32 DAC driver"); 41462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 415