162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Analog Devices AD5766, AD5767
462306a36Sopenharmony_ci * Digital to Analog Converters driver
562306a36Sopenharmony_ci * Copyright 2019-2020 Analog Devices Inc.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci#include <linux/bitfield.h>
862306a36Sopenharmony_ci#include <linux/bitops.h>
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/device.h>
1162306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1262306a36Sopenharmony_ci#include <linux/iio/iio.h>
1362306a36Sopenharmony_ci#include <linux/iio/triggered_buffer.h>
1462306a36Sopenharmony_ci#include <linux/iio/trigger_consumer.h>
1562306a36Sopenharmony_ci#include <linux/module.h>
1662306a36Sopenharmony_ci#include <linux/spi/spi.h>
1762306a36Sopenharmony_ci#include <asm/unaligned.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define AD5766_UPPER_WORD_SPI_MASK		GENMASK(31, 16)
2062306a36Sopenharmony_ci#define AD5766_LOWER_WORD_SPI_MASK		GENMASK(15, 0)
2162306a36Sopenharmony_ci#define AD5766_DITHER_SOURCE_MASK(ch)		GENMASK(((2 * ch) + 1), (2 * ch))
2262306a36Sopenharmony_ci#define AD5766_DITHER_SOURCE(ch, source)	BIT((ch * 2) + source)
2362306a36Sopenharmony_ci#define AD5766_DITHER_SCALE_MASK(x)		AD5766_DITHER_SOURCE_MASK(x)
2462306a36Sopenharmony_ci#define AD5766_DITHER_SCALE(ch, scale)		(scale << (ch * 2))
2562306a36Sopenharmony_ci#define AD5766_DITHER_ENABLE_MASK(ch)		BIT(ch)
2662306a36Sopenharmony_ci#define AD5766_DITHER_ENABLE(ch, state)		((!state) << ch)
2762306a36Sopenharmony_ci#define AD5766_DITHER_INVERT_MASK(ch)		BIT(ch)
2862306a36Sopenharmony_ci#define AD5766_DITHER_INVERT(ch, state)		(state << ch)
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define AD5766_CMD_NOP_MUX_OUT			0x00
3162306a36Sopenharmony_ci#define AD5766_CMD_SDO_CNTRL			0x01
3262306a36Sopenharmony_ci#define AD5766_CMD_WR_IN_REG(x)			(0x10 | ((x) & GENMASK(3, 0)))
3362306a36Sopenharmony_ci#define AD5766_CMD_WR_DAC_REG(x)		(0x20 | ((x) & GENMASK(3, 0)))
3462306a36Sopenharmony_ci#define AD5766_CMD_SW_LDAC			0x30
3562306a36Sopenharmony_ci#define AD5766_CMD_SPAN_REG			0x40
3662306a36Sopenharmony_ci#define AD5766_CMD_WR_PWR_DITHER		0x51
3762306a36Sopenharmony_ci#define AD5766_CMD_WR_DAC_REG_ALL		0x60
3862306a36Sopenharmony_ci#define AD5766_CMD_SW_FULL_RESET		0x70
3962306a36Sopenharmony_ci#define AD5766_CMD_READBACK_REG(x)		(0x80 | ((x) & GENMASK(3, 0)))
4062306a36Sopenharmony_ci#define AD5766_CMD_DITHER_SIG_1			0x90
4162306a36Sopenharmony_ci#define AD5766_CMD_DITHER_SIG_2			0xA0
4262306a36Sopenharmony_ci#define AD5766_CMD_INV_DITHER			0xB0
4362306a36Sopenharmony_ci#define AD5766_CMD_DITHER_SCALE_1		0xC0
4462306a36Sopenharmony_ci#define AD5766_CMD_DITHER_SCALE_2		0xD0
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci#define AD5766_FULL_RESET_CODE			0x1234
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cienum ad5766_type {
4962306a36Sopenharmony_ci	ID_AD5766,
5062306a36Sopenharmony_ci	ID_AD5767,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cienum ad5766_voltage_range {
5462306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M20V_0V,
5562306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M16V_to_0V,
5662306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M10V_to_0V,
5762306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M12V_to_14V,
5862306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M16V_to_10V,
5962306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M10V_to_6V,
6062306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M5V_to_5V,
6162306a36Sopenharmony_ci	AD5766_VOLTAGE_RANGE_M10V_to_10V,
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci/**
6562306a36Sopenharmony_ci * struct ad5766_chip_info - chip specific information
6662306a36Sopenharmony_ci * @num_channels:	number of channels
6762306a36Sopenharmony_ci * @channels:	        channel specification
6862306a36Sopenharmony_ci */
6962306a36Sopenharmony_cistruct ad5766_chip_info {
7062306a36Sopenharmony_ci	unsigned int			num_channels;
7162306a36Sopenharmony_ci	const struct iio_chan_spec	*channels;
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cienum {
7562306a36Sopenharmony_ci	AD5766_DITHER_ENABLE,
7662306a36Sopenharmony_ci	AD5766_DITHER_INVERT,
7762306a36Sopenharmony_ci	AD5766_DITHER_SOURCE,
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci/*
8162306a36Sopenharmony_ci * Dither signal can also be scaled.
8262306a36Sopenharmony_ci * Available dither scale strings corresponding to "dither_scale" field in
8362306a36Sopenharmony_ci * "struct ad5766_state".
8462306a36Sopenharmony_ci */
8562306a36Sopenharmony_cistatic const char * const ad5766_dither_scales[] = {
8662306a36Sopenharmony_ci	"1",
8762306a36Sopenharmony_ci	"0.75",
8862306a36Sopenharmony_ci	"0.5",
8962306a36Sopenharmony_ci	"0.25",
9062306a36Sopenharmony_ci};
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/**
9362306a36Sopenharmony_ci * struct ad5766_state - driver instance specific data
9462306a36Sopenharmony_ci * @spi:		SPI device
9562306a36Sopenharmony_ci * @lock:		Lock used to restrict concurrent access to SPI device
9662306a36Sopenharmony_ci * @chip_info:		Chip model specific constants
9762306a36Sopenharmony_ci * @gpio_reset:		Reset GPIO, used to reset the device
9862306a36Sopenharmony_ci * @crt_range:		Current selected output range
9962306a36Sopenharmony_ci * @dither_enable:	Power enable bit for each channel dither block (for
10062306a36Sopenharmony_ci *			example, D15 = DAC 15,D8 = DAC 8, and D0 = DAC 0)
10162306a36Sopenharmony_ci *			0 - Normal operation, 1 - Power down
10262306a36Sopenharmony_ci * @dither_invert:	Inverts the dither signal applied to the selected DAC
10362306a36Sopenharmony_ci *			outputs
10462306a36Sopenharmony_ci * @dither_source:	Selects between 2 possible sources:
10562306a36Sopenharmony_ci *			1: N0, 2: N1
10662306a36Sopenharmony_ci *			Two bits are used for each channel
10762306a36Sopenharmony_ci * @dither_scale:	Two bits are used for each of the 16 channels:
10862306a36Sopenharmony_ci *			0: 1 SCALING, 1: 0.75 SCALING, 2: 0.5 SCALING,
10962306a36Sopenharmony_ci *			3: 0.25 SCALING.
11062306a36Sopenharmony_ci * @data:		SPI transfer buffers
11162306a36Sopenharmony_ci */
11262306a36Sopenharmony_cistruct ad5766_state {
11362306a36Sopenharmony_ci	struct spi_device		*spi;
11462306a36Sopenharmony_ci	struct mutex			lock;
11562306a36Sopenharmony_ci	const struct ad5766_chip_info	*chip_info;
11662306a36Sopenharmony_ci	struct gpio_desc		*gpio_reset;
11762306a36Sopenharmony_ci	enum ad5766_voltage_range	crt_range;
11862306a36Sopenharmony_ci	u16		dither_enable;
11962306a36Sopenharmony_ci	u16		dither_invert;
12062306a36Sopenharmony_ci	u32		dither_source;
12162306a36Sopenharmony_ci	u32		dither_scale;
12262306a36Sopenharmony_ci	union {
12362306a36Sopenharmony_ci		u32	d32;
12462306a36Sopenharmony_ci		u16	w16[2];
12562306a36Sopenharmony_ci		u8	b8[4];
12662306a36Sopenharmony_ci	} data[3] __aligned(IIO_DMA_MINALIGN);
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistruct ad5766_span_tbl {
13062306a36Sopenharmony_ci	int		min;
13162306a36Sopenharmony_ci	int		max;
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct ad5766_span_tbl ad5766_span_tbl[] = {
13562306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M20V_0V] =	{-20, 0},
13662306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M16V_to_0V] =	{-16, 0},
13762306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M10V_to_0V] =	{-10, 0},
13862306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M12V_to_14V] =	{-12, 14},
13962306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M16V_to_10V] =	{-16, 10},
14062306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M10V_to_6V] =	{-10, 6},
14162306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M5V_to_5V] =	{-5, 5},
14262306a36Sopenharmony_ci	[AD5766_VOLTAGE_RANGE_M10V_to_10V] =	{-10, 10},
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic int __ad5766_spi_read(struct ad5766_state *st, u8 dac, int *val)
14662306a36Sopenharmony_ci{
14762306a36Sopenharmony_ci	int ret;
14862306a36Sopenharmony_ci	struct spi_transfer xfers[] = {
14962306a36Sopenharmony_ci		{
15062306a36Sopenharmony_ci			.tx_buf = &st->data[0].d32,
15162306a36Sopenharmony_ci			.bits_per_word = 8,
15262306a36Sopenharmony_ci			.len = 3,
15362306a36Sopenharmony_ci			.cs_change = 1,
15462306a36Sopenharmony_ci		}, {
15562306a36Sopenharmony_ci			.tx_buf = &st->data[1].d32,
15662306a36Sopenharmony_ci			.rx_buf = &st->data[2].d32,
15762306a36Sopenharmony_ci			.bits_per_word = 8,
15862306a36Sopenharmony_ci			.len = 3,
15962306a36Sopenharmony_ci		},
16062306a36Sopenharmony_ci	};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	st->data[0].d32 = AD5766_CMD_READBACK_REG(dac);
16362306a36Sopenharmony_ci	st->data[1].d32 = AD5766_CMD_NOP_MUX_OUT;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	ret = spi_sync_transfer(st->spi, xfers, ARRAY_SIZE(xfers));
16662306a36Sopenharmony_ci	if (ret)
16762306a36Sopenharmony_ci		return ret;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	*val = st->data[2].w16[1];
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	return ret;
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic int __ad5766_spi_write(struct ad5766_state *st, u8 command, u16 data)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	st->data[0].b8[0] = command;
17762306a36Sopenharmony_ci	put_unaligned_be16(data, &st->data[0].b8[1]);
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	return spi_write(st->spi, &st->data[0].b8[0], 3);
18062306a36Sopenharmony_ci}
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic int ad5766_read(struct iio_dev *indio_dev, u8 dac, int *val)
18362306a36Sopenharmony_ci{
18462306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(indio_dev);
18562306a36Sopenharmony_ci	int ret;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	mutex_lock(&st->lock);
18862306a36Sopenharmony_ci	ret = __ad5766_spi_read(st, dac, val);
18962306a36Sopenharmony_ci	mutex_unlock(&st->lock);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	return ret;
19262306a36Sopenharmony_ci}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic int ad5766_write(struct iio_dev *indio_dev, u8 dac, u16 data)
19562306a36Sopenharmony_ci{
19662306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(indio_dev);
19762306a36Sopenharmony_ci	int ret;
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	mutex_lock(&st->lock);
20062306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_WR_DAC_REG(dac), data);
20162306a36Sopenharmony_ci	mutex_unlock(&st->lock);
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	return ret;
20462306a36Sopenharmony_ci}
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic int ad5766_reset(struct ad5766_state *st)
20762306a36Sopenharmony_ci{
20862306a36Sopenharmony_ci	int ret;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	if (st->gpio_reset) {
21162306a36Sopenharmony_ci		gpiod_set_value_cansleep(st->gpio_reset, 1);
21262306a36Sopenharmony_ci		ndelay(100); /* t_reset >= 100ns */
21362306a36Sopenharmony_ci		gpiod_set_value_cansleep(st->gpio_reset, 0);
21462306a36Sopenharmony_ci	} else {
21562306a36Sopenharmony_ci		ret = __ad5766_spi_write(st, AD5766_CMD_SW_FULL_RESET,
21662306a36Sopenharmony_ci					AD5766_FULL_RESET_CODE);
21762306a36Sopenharmony_ci		if (ret < 0)
21862306a36Sopenharmony_ci			return ret;
21962306a36Sopenharmony_ci	}
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	/*
22262306a36Sopenharmony_ci	 * Minimum time between a reset and the subsequent successful write is
22362306a36Sopenharmony_ci	 * typically 25 ns
22462306a36Sopenharmony_ci	 */
22562306a36Sopenharmony_ci	ndelay(25);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	return 0;
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic int ad5766_read_raw(struct iio_dev *indio_dev,
23162306a36Sopenharmony_ci			   struct iio_chan_spec const *chan,
23262306a36Sopenharmony_ci			   int *val,
23362306a36Sopenharmony_ci			   int *val2,
23462306a36Sopenharmony_ci			   long m)
23562306a36Sopenharmony_ci{
23662306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(indio_dev);
23762306a36Sopenharmony_ci	int ret;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	switch (m) {
24062306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
24162306a36Sopenharmony_ci		ret = ad5766_read(indio_dev, chan->address, val);
24262306a36Sopenharmony_ci		if (ret)
24362306a36Sopenharmony_ci			return ret;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci		return IIO_VAL_INT;
24662306a36Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
24762306a36Sopenharmony_ci		*val = ad5766_span_tbl[st->crt_range].min;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci		return IIO_VAL_INT;
25062306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
25162306a36Sopenharmony_ci		*val = ad5766_span_tbl[st->crt_range].max -
25262306a36Sopenharmony_ci		       ad5766_span_tbl[st->crt_range].min;
25362306a36Sopenharmony_ci		*val2 = st->chip_info->channels[0].scan_type.realbits;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci		return IIO_VAL_FRACTIONAL_LOG2;
25662306a36Sopenharmony_ci	default:
25762306a36Sopenharmony_ci		return -EINVAL;
25862306a36Sopenharmony_ci	}
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic int ad5766_write_raw(struct iio_dev *indio_dev,
26262306a36Sopenharmony_ci			    struct iio_chan_spec const *chan,
26362306a36Sopenharmony_ci			    int val,
26462306a36Sopenharmony_ci			    int val2,
26562306a36Sopenharmony_ci			    long info)
26662306a36Sopenharmony_ci{
26762306a36Sopenharmony_ci	switch (info) {
26862306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
26962306a36Sopenharmony_ci	{
27062306a36Sopenharmony_ci		const int max_val = GENMASK(chan->scan_type.realbits - 1, 0);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci		if (val > max_val || val < 0)
27362306a36Sopenharmony_ci			return -EINVAL;
27462306a36Sopenharmony_ci		val <<= chan->scan_type.shift;
27562306a36Sopenharmony_ci		return ad5766_write(indio_dev, chan->address, val);
27662306a36Sopenharmony_ci	}
27762306a36Sopenharmony_ci	default:
27862306a36Sopenharmony_ci		return -EINVAL;
27962306a36Sopenharmony_ci	}
28062306a36Sopenharmony_ci}
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic const struct iio_info ad5766_info = {
28362306a36Sopenharmony_ci	.read_raw = ad5766_read_raw,
28462306a36Sopenharmony_ci	.write_raw = ad5766_write_raw,
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic int ad5766_get_dither_source(struct iio_dev *dev,
28862306a36Sopenharmony_ci				    const struct iio_chan_spec *chan)
28962306a36Sopenharmony_ci{
29062306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(dev);
29162306a36Sopenharmony_ci	u32 source;
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	source = st->dither_source & AD5766_DITHER_SOURCE_MASK(chan->channel);
29462306a36Sopenharmony_ci	source = source >> (chan->channel * 2);
29562306a36Sopenharmony_ci	source -= 1;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	return source;
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int ad5766_set_dither_source(struct iio_dev *dev,
30162306a36Sopenharmony_ci			  const struct iio_chan_spec *chan,
30262306a36Sopenharmony_ci			  unsigned int source)
30362306a36Sopenharmony_ci{
30462306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(dev);
30562306a36Sopenharmony_ci	uint16_t val;
30662306a36Sopenharmony_ci	int ret;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	st->dither_source &= ~AD5766_DITHER_SOURCE_MASK(chan->channel);
30962306a36Sopenharmony_ci	st->dither_source |= AD5766_DITHER_SOURCE(chan->channel, source);
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	val = FIELD_GET(AD5766_LOWER_WORD_SPI_MASK, st->dither_source);
31262306a36Sopenharmony_ci	ret = ad5766_write(dev, AD5766_CMD_DITHER_SIG_1, val);
31362306a36Sopenharmony_ci	if (ret)
31462306a36Sopenharmony_ci		return ret;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	val = FIELD_GET(AD5766_UPPER_WORD_SPI_MASK, st->dither_source);
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	return ad5766_write(dev, AD5766_CMD_DITHER_SIG_2, val);
31962306a36Sopenharmony_ci}
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic int ad5766_get_dither_scale(struct iio_dev *dev,
32262306a36Sopenharmony_ci				   const struct iio_chan_spec *chan)
32362306a36Sopenharmony_ci{
32462306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(dev);
32562306a36Sopenharmony_ci	u32 scale;
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	scale = st->dither_scale & AD5766_DITHER_SCALE_MASK(chan->channel);
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	return (scale >> (chan->channel * 2));
33062306a36Sopenharmony_ci}
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_cistatic int ad5766_set_dither_scale(struct iio_dev *dev,
33362306a36Sopenharmony_ci			  const struct iio_chan_spec *chan,
33462306a36Sopenharmony_ci			  unsigned int scale)
33562306a36Sopenharmony_ci{
33662306a36Sopenharmony_ci	int ret;
33762306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(dev);
33862306a36Sopenharmony_ci	uint16_t val;
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	st->dither_scale &= ~AD5766_DITHER_SCALE_MASK(chan->channel);
34162306a36Sopenharmony_ci	st->dither_scale |= AD5766_DITHER_SCALE(chan->channel, scale);
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	val = FIELD_GET(AD5766_LOWER_WORD_SPI_MASK, st->dither_scale);
34462306a36Sopenharmony_ci	ret = ad5766_write(dev, AD5766_CMD_DITHER_SCALE_1, val);
34562306a36Sopenharmony_ci	if (ret)
34662306a36Sopenharmony_ci		return ret;
34762306a36Sopenharmony_ci	val = FIELD_GET(AD5766_UPPER_WORD_SPI_MASK, st->dither_scale);
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	return ad5766_write(dev, AD5766_CMD_DITHER_SCALE_2, val);
35062306a36Sopenharmony_ci}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_cistatic const struct iio_enum ad5766_dither_scale_enum = {
35362306a36Sopenharmony_ci	.items = ad5766_dither_scales,
35462306a36Sopenharmony_ci	.num_items = ARRAY_SIZE(ad5766_dither_scales),
35562306a36Sopenharmony_ci	.set = ad5766_set_dither_scale,
35662306a36Sopenharmony_ci	.get = ad5766_get_dither_scale,
35762306a36Sopenharmony_ci};
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_cistatic ssize_t ad5766_read_ext(struct iio_dev *indio_dev,
36062306a36Sopenharmony_ci			       uintptr_t private,
36162306a36Sopenharmony_ci			       const struct iio_chan_spec *chan,
36262306a36Sopenharmony_ci			       char *buf)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(indio_dev);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	switch (private) {
36762306a36Sopenharmony_ci	case AD5766_DITHER_ENABLE:
36862306a36Sopenharmony_ci		return sprintf(buf, "%u\n",
36962306a36Sopenharmony_ci			       !(st->dither_enable & BIT(chan->channel)));
37062306a36Sopenharmony_ci		break;
37162306a36Sopenharmony_ci	case AD5766_DITHER_INVERT:
37262306a36Sopenharmony_ci		return sprintf(buf, "%u\n",
37362306a36Sopenharmony_ci			       !!(st->dither_invert & BIT(chan->channel)));
37462306a36Sopenharmony_ci		break;
37562306a36Sopenharmony_ci	case AD5766_DITHER_SOURCE:
37662306a36Sopenharmony_ci		return sprintf(buf, "%d\n",
37762306a36Sopenharmony_ci			       ad5766_get_dither_source(indio_dev, chan));
37862306a36Sopenharmony_ci	default:
37962306a36Sopenharmony_ci		return -EINVAL;
38062306a36Sopenharmony_ci	}
38162306a36Sopenharmony_ci}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic ssize_t ad5766_write_ext(struct iio_dev *indio_dev,
38462306a36Sopenharmony_ci				 uintptr_t private,
38562306a36Sopenharmony_ci				 const struct iio_chan_spec *chan,
38662306a36Sopenharmony_ci				 const char *buf, size_t len)
38762306a36Sopenharmony_ci{
38862306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(indio_dev);
38962306a36Sopenharmony_ci	bool readin;
39062306a36Sopenharmony_ci	int ret;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	ret = kstrtobool(buf, &readin);
39362306a36Sopenharmony_ci	if (ret)
39462306a36Sopenharmony_ci		return ret;
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	switch (private) {
39762306a36Sopenharmony_ci	case AD5766_DITHER_ENABLE:
39862306a36Sopenharmony_ci		st->dither_enable &= ~AD5766_DITHER_ENABLE_MASK(chan->channel);
39962306a36Sopenharmony_ci		st->dither_enable |= AD5766_DITHER_ENABLE(chan->channel,
40062306a36Sopenharmony_ci							  readin);
40162306a36Sopenharmony_ci		ret = ad5766_write(indio_dev, AD5766_CMD_WR_PWR_DITHER,
40262306a36Sopenharmony_ci				   st->dither_enable);
40362306a36Sopenharmony_ci		break;
40462306a36Sopenharmony_ci	case AD5766_DITHER_INVERT:
40562306a36Sopenharmony_ci		st->dither_invert &= ~AD5766_DITHER_INVERT_MASK(chan->channel);
40662306a36Sopenharmony_ci		st->dither_invert |= AD5766_DITHER_INVERT(chan->channel,
40762306a36Sopenharmony_ci							  readin);
40862306a36Sopenharmony_ci		ret = ad5766_write(indio_dev, AD5766_CMD_INV_DITHER,
40962306a36Sopenharmony_ci				   st->dither_invert);
41062306a36Sopenharmony_ci		break;
41162306a36Sopenharmony_ci	case AD5766_DITHER_SOURCE:
41262306a36Sopenharmony_ci		ret = ad5766_set_dither_source(indio_dev, chan, readin);
41362306a36Sopenharmony_ci		break;
41462306a36Sopenharmony_ci	default:
41562306a36Sopenharmony_ci		return -EINVAL;
41662306a36Sopenharmony_ci	}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	return ret ? ret : len;
41962306a36Sopenharmony_ci}
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci#define _AD5766_CHAN_EXT_INFO(_name, _what, _shared) { \
42262306a36Sopenharmony_ci	.name = _name, \
42362306a36Sopenharmony_ci	.read = ad5766_read_ext, \
42462306a36Sopenharmony_ci	.write = ad5766_write_ext, \
42562306a36Sopenharmony_ci	.private = _what, \
42662306a36Sopenharmony_ci	.shared = _shared, \
42762306a36Sopenharmony_ci}
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_cistatic const struct iio_chan_spec_ext_info ad5766_ext_info[] = {
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	_AD5766_CHAN_EXT_INFO("dither_enable", AD5766_DITHER_ENABLE,
43262306a36Sopenharmony_ci			      IIO_SEPARATE),
43362306a36Sopenharmony_ci	_AD5766_CHAN_EXT_INFO("dither_invert", AD5766_DITHER_INVERT,
43462306a36Sopenharmony_ci			      IIO_SEPARATE),
43562306a36Sopenharmony_ci	_AD5766_CHAN_EXT_INFO("dither_source", AD5766_DITHER_SOURCE,
43662306a36Sopenharmony_ci			      IIO_SEPARATE),
43762306a36Sopenharmony_ci	IIO_ENUM("dither_scale", IIO_SEPARATE, &ad5766_dither_scale_enum),
43862306a36Sopenharmony_ci	IIO_ENUM_AVAILABLE("dither_scale", IIO_SEPARATE,
43962306a36Sopenharmony_ci			   &ad5766_dither_scale_enum),
44062306a36Sopenharmony_ci	{}
44162306a36Sopenharmony_ci};
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci#define AD576x_CHANNEL(_chan, _bits) {					\
44462306a36Sopenharmony_ci	.type = IIO_VOLTAGE,						\
44562306a36Sopenharmony_ci	.indexed = 1,							\
44662306a36Sopenharmony_ci	.output = 1,							\
44762306a36Sopenharmony_ci	.channel = (_chan),						\
44862306a36Sopenharmony_ci	.address = (_chan),						\
44962306a36Sopenharmony_ci	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW),			\
45062306a36Sopenharmony_ci	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_OFFSET) |		\
45162306a36Sopenharmony_ci		BIT(IIO_CHAN_INFO_SCALE),				\
45262306a36Sopenharmony_ci	.scan_index = (_chan),						\
45362306a36Sopenharmony_ci	.scan_type = {							\
45462306a36Sopenharmony_ci		.sign = 'u',						\
45562306a36Sopenharmony_ci		.realbits = (_bits),					\
45662306a36Sopenharmony_ci		.storagebits = 16,					\
45762306a36Sopenharmony_ci		.shift = 16 - (_bits),					\
45862306a36Sopenharmony_ci	},								\
45962306a36Sopenharmony_ci	.ext_info = ad5766_ext_info,					\
46062306a36Sopenharmony_ci}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci#define DECLARE_AD576x_CHANNELS(_name, _bits)			\
46362306a36Sopenharmony_ciconst struct iio_chan_spec _name[] = {				\
46462306a36Sopenharmony_ci	AD576x_CHANNEL(0, (_bits)),				\
46562306a36Sopenharmony_ci	AD576x_CHANNEL(1, (_bits)),				\
46662306a36Sopenharmony_ci	AD576x_CHANNEL(2, (_bits)),				\
46762306a36Sopenharmony_ci	AD576x_CHANNEL(3, (_bits)),				\
46862306a36Sopenharmony_ci	AD576x_CHANNEL(4, (_bits)),				\
46962306a36Sopenharmony_ci	AD576x_CHANNEL(5, (_bits)),				\
47062306a36Sopenharmony_ci	AD576x_CHANNEL(6, (_bits)),				\
47162306a36Sopenharmony_ci	AD576x_CHANNEL(7, (_bits)),				\
47262306a36Sopenharmony_ci	AD576x_CHANNEL(8, (_bits)),				\
47362306a36Sopenharmony_ci	AD576x_CHANNEL(9, (_bits)),				\
47462306a36Sopenharmony_ci	AD576x_CHANNEL(10, (_bits)),				\
47562306a36Sopenharmony_ci	AD576x_CHANNEL(11, (_bits)),				\
47662306a36Sopenharmony_ci	AD576x_CHANNEL(12, (_bits)),				\
47762306a36Sopenharmony_ci	AD576x_CHANNEL(13, (_bits)),				\
47862306a36Sopenharmony_ci	AD576x_CHANNEL(14, (_bits)),				\
47962306a36Sopenharmony_ci	AD576x_CHANNEL(15, (_bits)),				\
48062306a36Sopenharmony_ci}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_cistatic DECLARE_AD576x_CHANNELS(ad5766_channels, 16);
48362306a36Sopenharmony_cistatic DECLARE_AD576x_CHANNELS(ad5767_channels, 12);
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic const struct ad5766_chip_info ad5766_chip_infos[] = {
48662306a36Sopenharmony_ci	[ID_AD5766] = {
48762306a36Sopenharmony_ci		.num_channels = ARRAY_SIZE(ad5766_channels),
48862306a36Sopenharmony_ci		.channels = ad5766_channels,
48962306a36Sopenharmony_ci	},
49062306a36Sopenharmony_ci	[ID_AD5767] = {
49162306a36Sopenharmony_ci		.num_channels = ARRAY_SIZE(ad5767_channels),
49262306a36Sopenharmony_ci		.channels = ad5767_channels,
49362306a36Sopenharmony_ci	},
49462306a36Sopenharmony_ci};
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_cistatic int ad5766_get_output_range(struct ad5766_state *st)
49762306a36Sopenharmony_ci{
49862306a36Sopenharmony_ci	int i, ret, min, max, tmp[2];
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	ret = device_property_read_u32_array(&st->spi->dev,
50162306a36Sopenharmony_ci					     "output-range-microvolts",
50262306a36Sopenharmony_ci					     tmp, 2);
50362306a36Sopenharmony_ci	if (ret)
50462306a36Sopenharmony_ci		return ret;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	min = tmp[0] / 1000000;
50762306a36Sopenharmony_ci	max = tmp[1] / 1000000;
50862306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(ad5766_span_tbl); i++) {
50962306a36Sopenharmony_ci		if (ad5766_span_tbl[i].min != min ||
51062306a36Sopenharmony_ci		    ad5766_span_tbl[i].max != max)
51162306a36Sopenharmony_ci			continue;
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci		st->crt_range = i;
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_ci		return 0;
51662306a36Sopenharmony_ci	}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	return -EINVAL;
51962306a36Sopenharmony_ci}
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_cistatic int ad5766_default_setup(struct ad5766_state *st)
52262306a36Sopenharmony_ci{
52362306a36Sopenharmony_ci	uint16_t val;
52462306a36Sopenharmony_ci	int ret, i;
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci	/* Always issue a reset before writing to the span register. */
52762306a36Sopenharmony_ci	ret = ad5766_reset(st);
52862306a36Sopenharmony_ci	if (ret)
52962306a36Sopenharmony_ci		return ret;
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci	ret = ad5766_get_output_range(st);
53262306a36Sopenharmony_ci	if (ret)
53362306a36Sopenharmony_ci		return ret;
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	/* Dither power down */
53662306a36Sopenharmony_ci	st->dither_enable = GENMASK(15, 0);
53762306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_WR_PWR_DITHER,
53862306a36Sopenharmony_ci			     st->dither_enable);
53962306a36Sopenharmony_ci	if (ret)
54062306a36Sopenharmony_ci		return ret;
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_ci	st->dither_source = 0;
54362306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(ad5766_channels); i++)
54462306a36Sopenharmony_ci		st->dither_source |= AD5766_DITHER_SOURCE(i, 0);
54562306a36Sopenharmony_ci	val = FIELD_GET(AD5766_LOWER_WORD_SPI_MASK, st->dither_source);
54662306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_DITHER_SIG_1, val);
54762306a36Sopenharmony_ci	if (ret)
54862306a36Sopenharmony_ci		return ret;
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	val = FIELD_GET(AD5766_UPPER_WORD_SPI_MASK, st->dither_source);
55162306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_DITHER_SIG_2, val);
55262306a36Sopenharmony_ci	if (ret)
55362306a36Sopenharmony_ci		return ret;
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	st->dither_scale = 0;
55662306a36Sopenharmony_ci	val = FIELD_GET(AD5766_LOWER_WORD_SPI_MASK, st->dither_scale);
55762306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_DITHER_SCALE_1, val);
55862306a36Sopenharmony_ci	if (ret)
55962306a36Sopenharmony_ci		return ret;
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_ci	val = FIELD_GET(AD5766_UPPER_WORD_SPI_MASK, st->dither_scale);
56262306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_DITHER_SCALE_2, val);
56362306a36Sopenharmony_ci	if (ret)
56462306a36Sopenharmony_ci		return ret;
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	st->dither_invert = 0;
56762306a36Sopenharmony_ci	ret = __ad5766_spi_write(st, AD5766_CMD_INV_DITHER, st->dither_invert);
56862306a36Sopenharmony_ci	if (ret)
56962306a36Sopenharmony_ci		return ret;
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	return  __ad5766_spi_write(st, AD5766_CMD_SPAN_REG, st->crt_range);
57262306a36Sopenharmony_ci}
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_cistatic irqreturn_t ad5766_trigger_handler(int irq, void *p)
57562306a36Sopenharmony_ci{
57662306a36Sopenharmony_ci	struct iio_poll_func *pf = p;
57762306a36Sopenharmony_ci	struct iio_dev *indio_dev = pf->indio_dev;
57862306a36Sopenharmony_ci	struct iio_buffer *buffer = indio_dev->buffer;
57962306a36Sopenharmony_ci	struct ad5766_state *st = iio_priv(indio_dev);
58062306a36Sopenharmony_ci	int ret, ch, i;
58162306a36Sopenharmony_ci	u16 data[ARRAY_SIZE(ad5766_channels)];
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	ret = iio_pop_from_buffer(buffer, data);
58462306a36Sopenharmony_ci	if (ret)
58562306a36Sopenharmony_ci		goto done;
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	i = 0;
58862306a36Sopenharmony_ci	mutex_lock(&st->lock);
58962306a36Sopenharmony_ci	for_each_set_bit(ch, indio_dev->active_scan_mask,
59062306a36Sopenharmony_ci			 st->chip_info->num_channels - 1)
59162306a36Sopenharmony_ci		__ad5766_spi_write(st, AD5766_CMD_WR_IN_REG(ch), data[i++]);
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_ci	__ad5766_spi_write(st, AD5766_CMD_SW_LDAC,
59462306a36Sopenharmony_ci			   *indio_dev->active_scan_mask);
59562306a36Sopenharmony_ci	mutex_unlock(&st->lock);
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cidone:
59862306a36Sopenharmony_ci	iio_trigger_notify_done(indio_dev->trig);
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci	return IRQ_HANDLED;
60162306a36Sopenharmony_ci}
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic int ad5766_probe(struct spi_device *spi)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	enum ad5766_type type;
60662306a36Sopenharmony_ci	struct iio_dev *indio_dev;
60762306a36Sopenharmony_ci	struct ad5766_state *st;
60862306a36Sopenharmony_ci	int ret;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
61162306a36Sopenharmony_ci	if (!indio_dev)
61262306a36Sopenharmony_ci		return -ENOMEM;
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	st = iio_priv(indio_dev);
61562306a36Sopenharmony_ci	mutex_init(&st->lock);
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	st->spi = spi;
61862306a36Sopenharmony_ci	type = spi_get_device_id(spi)->driver_data;
61962306a36Sopenharmony_ci	st->chip_info = &ad5766_chip_infos[type];
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	indio_dev->channels = st->chip_info->channels;
62262306a36Sopenharmony_ci	indio_dev->num_channels = st->chip_info->num_channels;
62362306a36Sopenharmony_ci	indio_dev->info = &ad5766_info;
62462306a36Sopenharmony_ci	indio_dev->name = spi_get_device_id(spi)->name;
62562306a36Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	st->gpio_reset = devm_gpiod_get_optional(&st->spi->dev, "reset",
62862306a36Sopenharmony_ci						GPIOD_OUT_LOW);
62962306a36Sopenharmony_ci	if (IS_ERR(st->gpio_reset))
63062306a36Sopenharmony_ci		return PTR_ERR(st->gpio_reset);
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci	ret = ad5766_default_setup(st);
63362306a36Sopenharmony_ci	if (ret)
63462306a36Sopenharmony_ci		return ret;
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	/* Configure trigger buffer */
63762306a36Sopenharmony_ci	ret = devm_iio_triggered_buffer_setup_ext(&spi->dev, indio_dev, NULL,
63862306a36Sopenharmony_ci						  ad5766_trigger_handler,
63962306a36Sopenharmony_ci						  IIO_BUFFER_DIRECTION_OUT,
64062306a36Sopenharmony_ci						  NULL,
64162306a36Sopenharmony_ci						  NULL);
64262306a36Sopenharmony_ci	if (ret)
64362306a36Sopenharmony_ci		return ret;
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	return devm_iio_device_register(&spi->dev, indio_dev);
64662306a36Sopenharmony_ci}
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic const struct of_device_id ad5766_dt_match[] = {
64962306a36Sopenharmony_ci	{ .compatible = "adi,ad5766" },
65062306a36Sopenharmony_ci	{ .compatible = "adi,ad5767" },
65162306a36Sopenharmony_ci	{}
65262306a36Sopenharmony_ci};
65362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ad5766_dt_match);
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_cistatic const struct spi_device_id ad5766_spi_ids[] = {
65662306a36Sopenharmony_ci	{ "ad5766", ID_AD5766 },
65762306a36Sopenharmony_ci	{ "ad5767", ID_AD5767 },
65862306a36Sopenharmony_ci	{}
65962306a36Sopenharmony_ci};
66062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, ad5766_spi_ids);
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_cistatic struct spi_driver ad5766_driver = {
66362306a36Sopenharmony_ci	.driver = {
66462306a36Sopenharmony_ci		.name = "ad5766",
66562306a36Sopenharmony_ci		.of_match_table = ad5766_dt_match,
66662306a36Sopenharmony_ci	},
66762306a36Sopenharmony_ci	.probe = ad5766_probe,
66862306a36Sopenharmony_ci	.id_table = ad5766_spi_ids,
66962306a36Sopenharmony_ci};
67062306a36Sopenharmony_cimodule_spi_driver(ad5766_driver);
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ciMODULE_AUTHOR("Denis-Gabriel Gheorghescu <denis.gheorghescu@analog.com>");
67362306a36Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices AD5766/AD5767 DACs");
67462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
675