162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * AD5758 Digital to analog converters driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright 2018 Analog Devices Inc.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * TODO: Currently CRC is not supported in this driver
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci#include <linux/bsearch.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1462306a36Sopenharmony_ci#include <linux/property.h>
1562306a36Sopenharmony_ci#include <linux/spi/spi.h>
1662306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <linux/iio/iio.h>
1962306a36Sopenharmony_ci#include <linux/iio/sysfs.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* AD5758 registers definition */
2262306a36Sopenharmony_ci#define AD5758_NOP				0x00
2362306a36Sopenharmony_ci#define AD5758_DAC_INPUT			0x01
2462306a36Sopenharmony_ci#define AD5758_DAC_OUTPUT			0x02
2562306a36Sopenharmony_ci#define AD5758_CLEAR_CODE			0x03
2662306a36Sopenharmony_ci#define AD5758_USER_GAIN			0x04
2762306a36Sopenharmony_ci#define AD5758_USER_OFFSET			0x05
2862306a36Sopenharmony_ci#define AD5758_DAC_CONFIG			0x06
2962306a36Sopenharmony_ci#define AD5758_SW_LDAC				0x07
3062306a36Sopenharmony_ci#define AD5758_KEY				0x08
3162306a36Sopenharmony_ci#define AD5758_GP_CONFIG1			0x09
3262306a36Sopenharmony_ci#define AD5758_GP_CONFIG2			0x0A
3362306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG1			0x0B
3462306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG2			0x0C
3562306a36Sopenharmony_ci#define AD5758_WDT_CONFIG			0x0F
3662306a36Sopenharmony_ci#define AD5758_DIGITAL_DIAG_CONFIG		0x10
3762306a36Sopenharmony_ci#define AD5758_ADC_CONFIG			0x11
3862306a36Sopenharmony_ci#define AD5758_FAULT_PIN_CONFIG			0x12
3962306a36Sopenharmony_ci#define AD5758_TWO_STAGE_READBACK_SELECT	0x13
4062306a36Sopenharmony_ci#define AD5758_DIGITAL_DIAG_RESULTS		0x14
4162306a36Sopenharmony_ci#define AD5758_ANALOG_DIAG_RESULTS		0x15
4262306a36Sopenharmony_ci#define AD5758_STATUS				0x16
4362306a36Sopenharmony_ci#define AD5758_CHIP_ID				0x17
4462306a36Sopenharmony_ci#define AD5758_FREQ_MONITOR			0x18
4562306a36Sopenharmony_ci#define AD5758_DEVICE_ID_0			0x19
4662306a36Sopenharmony_ci#define AD5758_DEVICE_ID_1			0x1A
4762306a36Sopenharmony_ci#define AD5758_DEVICE_ID_2			0x1B
4862306a36Sopenharmony_ci#define AD5758_DEVICE_ID_3			0x1C
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/* AD5758_DAC_CONFIG */
5162306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_RANGE_MSK		GENMASK(3, 0)
5262306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_RANGE_MODE(x)		(((x) & 0xF) << 0)
5362306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_INT_EN_MSK		BIT(5)
5462306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_INT_EN_MODE(x)	(((x) & 0x1) << 5)
5562306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_OUT_EN_MSK		BIT(6)
5662306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_OUT_EN_MODE(x)	(((x) & 0x1) << 6)
5762306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_SR_EN_MSK		BIT(8)
5862306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_SR_EN_MODE(x)		(((x) & 0x1) << 8)
5962306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_SR_CLOCK_MSK		GENMASK(12, 9)
6062306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_SR_CLOCK_MODE(x)	(((x) & 0xF) << 9)
6162306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_SR_STEP_MSK		GENMASK(15, 13)
6262306a36Sopenharmony_ci#define AD5758_DAC_CONFIG_SR_STEP_MODE(x)	(((x) & 0x7) << 13)
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci/* AD5758_KEY */
6562306a36Sopenharmony_ci#define AD5758_KEY_CODE_RESET_1			0x15FA
6662306a36Sopenharmony_ci#define AD5758_KEY_CODE_RESET_2			0xAF51
6762306a36Sopenharmony_ci#define AD5758_KEY_CODE_SINGLE_ADC_CONV		0x1ADC
6862306a36Sopenharmony_ci#define AD5758_KEY_CODE_RESET_WDT		0x0D06
6962306a36Sopenharmony_ci#define AD5758_KEY_CODE_CALIB_MEM_REFRESH	0xFCBA
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci/* AD5758_DCDC_CONFIG1 */
7262306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG1_DCDC_VPROG_MSK	GENMASK(4, 0)
7362306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG1_DCDC_VPROG_MODE(x)	(((x) & 0x1F) << 0)
7462306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG1_DCDC_MODE_MSK	GENMASK(6, 5)
7562306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG1_DCDC_MODE_MODE(x)	(((x) & 0x3) << 5)
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci/* AD5758_DCDC_CONFIG2 */
7862306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG2_ILIMIT_MSK		GENMASK(3, 1)
7962306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG2_ILIMIT_MODE(x)	(((x) & 0x7) << 1)
8062306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG2_INTR_SAT_3WI_MSK	BIT(11)
8162306a36Sopenharmony_ci#define AD5758_DCDC_CONFIG2_BUSY_3WI_MSK	BIT(12)
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci/* AD5758_DIGITAL_DIAG_RESULTS */
8462306a36Sopenharmony_ci#define AD5758_CAL_MEM_UNREFRESHED_MSK		BIT(15)
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci/* AD5758_ADC_CONFIG */
8762306a36Sopenharmony_ci#define AD5758_ADC_CONFIG_PPC_BUF_EN(x)		(((x) & 0x1) << 11)
8862306a36Sopenharmony_ci#define AD5758_ADC_CONFIG_PPC_BUF_MSK		BIT(11)
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci#define AD5758_WR_FLAG_MSK(x)		(0x80 | ((x) & 0x1F))
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci#define AD5758_FULL_SCALE_MICRO	65535000000ULL
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistruct ad5758_range {
9562306a36Sopenharmony_ci	int reg;
9662306a36Sopenharmony_ci	int min;
9762306a36Sopenharmony_ci	int max;
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci/**
10162306a36Sopenharmony_ci * struct ad5758_state - driver instance specific data
10262306a36Sopenharmony_ci * @spi:	spi_device
10362306a36Sopenharmony_ci * @lock:	mutex lock
10462306a36Sopenharmony_ci * @gpio_reset:	gpio descriptor for the reset line
10562306a36Sopenharmony_ci * @out_range:	struct which stores the output range
10662306a36Sopenharmony_ci * @dc_dc_mode:	variable which stores the mode of operation
10762306a36Sopenharmony_ci * @dc_dc_ilim:	variable which stores the dc-to-dc converter current limit
10862306a36Sopenharmony_ci * @slew_time:	variable which stores the target slew time
10962306a36Sopenharmony_ci * @pwr_down:	variable which contains whether a channel is powered down or not
11062306a36Sopenharmony_ci * @d32:	spi transfer buffers
11162306a36Sopenharmony_ci */
11262306a36Sopenharmony_cistruct ad5758_state {
11362306a36Sopenharmony_ci	struct spi_device *spi;
11462306a36Sopenharmony_ci	struct mutex lock;
11562306a36Sopenharmony_ci	struct gpio_desc *gpio_reset;
11662306a36Sopenharmony_ci	struct ad5758_range out_range;
11762306a36Sopenharmony_ci	unsigned int dc_dc_mode;
11862306a36Sopenharmony_ci	unsigned int dc_dc_ilim;
11962306a36Sopenharmony_ci	unsigned int slew_time;
12062306a36Sopenharmony_ci	bool pwr_down;
12162306a36Sopenharmony_ci	__be32 d32[3];
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci/*
12562306a36Sopenharmony_ci * Output ranges corresponding to bits [3:0] from DAC_CONFIG register
12662306a36Sopenharmony_ci * 0000: 0 V to 5 V voltage range
12762306a36Sopenharmony_ci * 0001: 0 V to 10 V voltage range
12862306a36Sopenharmony_ci * 0010: ±5 V voltage range
12962306a36Sopenharmony_ci * 0011: ±10 V voltage range
13062306a36Sopenharmony_ci * 1000: 0 mA to 20 mA current range
13162306a36Sopenharmony_ci * 1001: 0 mA to 24 mA current range
13262306a36Sopenharmony_ci * 1010: 4 mA to 20 mA current range
13362306a36Sopenharmony_ci * 1011: ±20 mA current range
13462306a36Sopenharmony_ci * 1100: ±24 mA current range
13562306a36Sopenharmony_ci * 1101: -1 mA to +22 mA current range
13662306a36Sopenharmony_ci */
13762306a36Sopenharmony_cienum ad5758_output_range {
13862306a36Sopenharmony_ci	AD5758_RANGE_0V_5V,
13962306a36Sopenharmony_ci	AD5758_RANGE_0V_10V,
14062306a36Sopenharmony_ci	AD5758_RANGE_PLUSMINUS_5V,
14162306a36Sopenharmony_ci	AD5758_RANGE_PLUSMINUS_10V,
14262306a36Sopenharmony_ci	AD5758_RANGE_0mA_20mA = 8,
14362306a36Sopenharmony_ci	AD5758_RANGE_0mA_24mA,
14462306a36Sopenharmony_ci	AD5758_RANGE_4mA_24mA,
14562306a36Sopenharmony_ci	AD5758_RANGE_PLUSMINUS_20mA,
14662306a36Sopenharmony_ci	AD5758_RANGE_PLUSMINUS_24mA,
14762306a36Sopenharmony_ci	AD5758_RANGE_MINUS_1mA_PLUS_22mA,
14862306a36Sopenharmony_ci};
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cienum ad5758_dc_dc_mode {
15162306a36Sopenharmony_ci	AD5758_DCDC_MODE_POWER_OFF,
15262306a36Sopenharmony_ci	AD5758_DCDC_MODE_DPC_CURRENT,
15362306a36Sopenharmony_ci	AD5758_DCDC_MODE_DPC_VOLTAGE,
15462306a36Sopenharmony_ci	AD5758_DCDC_MODE_PPC_CURRENT,
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic const struct ad5758_range ad5758_voltage_range[] = {
15862306a36Sopenharmony_ci	{ AD5758_RANGE_0V_5V, 0, 5000000 },
15962306a36Sopenharmony_ci	{ AD5758_RANGE_0V_10V, 0, 10000000 },
16062306a36Sopenharmony_ci	{ AD5758_RANGE_PLUSMINUS_5V, -5000000, 5000000 },
16162306a36Sopenharmony_ci	{ AD5758_RANGE_PLUSMINUS_10V, -10000000, 10000000 }
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic const struct ad5758_range ad5758_current_range[] = {
16562306a36Sopenharmony_ci	{ AD5758_RANGE_0mA_20mA, 0, 20000},
16662306a36Sopenharmony_ci	{ AD5758_RANGE_0mA_24mA, 0, 24000 },
16762306a36Sopenharmony_ci	{ AD5758_RANGE_4mA_24mA, 4, 24000 },
16862306a36Sopenharmony_ci	{ AD5758_RANGE_PLUSMINUS_20mA, -20000, 20000 },
16962306a36Sopenharmony_ci	{ AD5758_RANGE_PLUSMINUS_24mA, -24000, 24000 },
17062306a36Sopenharmony_ci	{ AD5758_RANGE_MINUS_1mA_PLUS_22mA, -1000, 22000 },
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic const int ad5758_sr_clk[16] = {
17462306a36Sopenharmony_ci	240000, 200000, 150000, 128000, 64000, 32000, 16000, 8000, 4000, 2000,
17562306a36Sopenharmony_ci	1000, 512, 256, 128, 64, 16
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic const int ad5758_sr_step[8] = {
17962306a36Sopenharmony_ci	4, 12, 64, 120, 256, 500, 1820, 2048
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const int ad5758_dc_dc_ilim[6] = {
18362306a36Sopenharmony_ci	150000, 200000, 250000, 300000, 350000, 400000
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic int ad5758_spi_reg_read(struct ad5758_state *st, unsigned int addr)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	struct spi_transfer t[] = {
18962306a36Sopenharmony_ci		{
19062306a36Sopenharmony_ci			.tx_buf = &st->d32[0],
19162306a36Sopenharmony_ci			.len = 4,
19262306a36Sopenharmony_ci			.cs_change = 1,
19362306a36Sopenharmony_ci		}, {
19462306a36Sopenharmony_ci			.tx_buf = &st->d32[1],
19562306a36Sopenharmony_ci			.rx_buf = &st->d32[2],
19662306a36Sopenharmony_ci			.len = 4,
19762306a36Sopenharmony_ci		},
19862306a36Sopenharmony_ci	};
19962306a36Sopenharmony_ci	int ret;
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	st->d32[0] = cpu_to_be32(
20262306a36Sopenharmony_ci		(AD5758_WR_FLAG_MSK(AD5758_TWO_STAGE_READBACK_SELECT) << 24) |
20362306a36Sopenharmony_ci		(addr << 8));
20462306a36Sopenharmony_ci	st->d32[1] = cpu_to_be32(AD5758_WR_FLAG_MSK(AD5758_NOP) << 24);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
20762306a36Sopenharmony_ci	if (ret < 0)
20862306a36Sopenharmony_ci		return ret;
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	return (be32_to_cpu(st->d32[2]) >> 8) & 0xFFFF;
21162306a36Sopenharmony_ci}
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic int ad5758_spi_reg_write(struct ad5758_state *st,
21462306a36Sopenharmony_ci				unsigned int addr,
21562306a36Sopenharmony_ci				unsigned int val)
21662306a36Sopenharmony_ci{
21762306a36Sopenharmony_ci	st->d32[0] = cpu_to_be32((AD5758_WR_FLAG_MSK(addr) << 24) |
21862306a36Sopenharmony_ci				 ((val & 0xFFFF) << 8));
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	return spi_write(st->spi, &st->d32[0], sizeof(st->d32[0]));
22162306a36Sopenharmony_ci}
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic int ad5758_spi_write_mask(struct ad5758_state *st,
22462306a36Sopenharmony_ci				 unsigned int addr,
22562306a36Sopenharmony_ci				 unsigned long int mask,
22662306a36Sopenharmony_ci				 unsigned int val)
22762306a36Sopenharmony_ci{
22862306a36Sopenharmony_ci	int regval;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	regval = ad5758_spi_reg_read(st, addr);
23162306a36Sopenharmony_ci	if (regval < 0)
23262306a36Sopenharmony_ci		return regval;
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	regval &= ~mask;
23562306a36Sopenharmony_ci	regval |= val;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	return ad5758_spi_reg_write(st, addr, regval);
23862306a36Sopenharmony_ci}
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic int cmpfunc(const void *a, const void *b)
24162306a36Sopenharmony_ci{
24262306a36Sopenharmony_ci	return *(int *)a - *(int *)b;
24362306a36Sopenharmony_ci}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic int ad5758_find_closest_match(const int *array,
24662306a36Sopenharmony_ci				     unsigned int size, int val)
24762306a36Sopenharmony_ci{
24862306a36Sopenharmony_ci	int i;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	for (i = 0; i < size; i++) {
25162306a36Sopenharmony_ci		if (val <= array[i])
25262306a36Sopenharmony_ci			return i;
25362306a36Sopenharmony_ci	}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	return size - 1;
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic int ad5758_wait_for_task_complete(struct ad5758_state *st,
25962306a36Sopenharmony_ci					 unsigned int reg,
26062306a36Sopenharmony_ci					 unsigned int mask)
26162306a36Sopenharmony_ci{
26262306a36Sopenharmony_ci	unsigned int timeout;
26362306a36Sopenharmony_ci	int ret;
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	timeout = 10;
26662306a36Sopenharmony_ci	do {
26762306a36Sopenharmony_ci		ret = ad5758_spi_reg_read(st, reg);
26862306a36Sopenharmony_ci		if (ret < 0)
26962306a36Sopenharmony_ci			return ret;
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci		if (!(ret & mask))
27262306a36Sopenharmony_ci			return 0;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci		usleep_range(100, 1000);
27562306a36Sopenharmony_ci	} while (--timeout);
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	dev_err(&st->spi->dev,
27862306a36Sopenharmony_ci		"Error reading bit 0x%x in 0x%x register\n", mask, reg);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	return -EIO;
28162306a36Sopenharmony_ci}
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic int ad5758_calib_mem_refresh(struct ad5758_state *st)
28462306a36Sopenharmony_ci{
28562306a36Sopenharmony_ci	int ret;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	ret = ad5758_spi_reg_write(st, AD5758_KEY,
28862306a36Sopenharmony_ci				   AD5758_KEY_CODE_CALIB_MEM_REFRESH);
28962306a36Sopenharmony_ci	if (ret < 0) {
29062306a36Sopenharmony_ci		dev_err(&st->spi->dev,
29162306a36Sopenharmony_ci			"Failed to initiate a calibration memory refresh\n");
29262306a36Sopenharmony_ci		return ret;
29362306a36Sopenharmony_ci	}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	/* Wait to allow time for the internal calibrations to complete */
29662306a36Sopenharmony_ci	return ad5758_wait_for_task_complete(st, AD5758_DIGITAL_DIAG_RESULTS,
29762306a36Sopenharmony_ci					     AD5758_CAL_MEM_UNREFRESHED_MSK);
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int ad5758_soft_reset(struct ad5758_state *st)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	int ret;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	ret = ad5758_spi_reg_write(st, AD5758_KEY, AD5758_KEY_CODE_RESET_1);
30562306a36Sopenharmony_ci	if (ret < 0)
30662306a36Sopenharmony_ci		return ret;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	ret = ad5758_spi_reg_write(st, AD5758_KEY, AD5758_KEY_CODE_RESET_2);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	/* Perform a software reset and wait at least 100us */
31162306a36Sopenharmony_ci	usleep_range(100, 1000);
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci	return ret;
31462306a36Sopenharmony_ci}
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic int ad5758_set_dc_dc_conv_mode(struct ad5758_state *st,
31762306a36Sopenharmony_ci				      enum ad5758_dc_dc_mode mode)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	int ret;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	/*
32262306a36Sopenharmony_ci	 * The ENABLE_PPC_BUFFERS bit must be set prior to enabling PPC current
32362306a36Sopenharmony_ci	 * mode.
32462306a36Sopenharmony_ci	 */
32562306a36Sopenharmony_ci	if (mode == AD5758_DCDC_MODE_PPC_CURRENT) {
32662306a36Sopenharmony_ci		ret  = ad5758_spi_write_mask(st, AD5758_ADC_CONFIG,
32762306a36Sopenharmony_ci				    AD5758_ADC_CONFIG_PPC_BUF_MSK,
32862306a36Sopenharmony_ci				    AD5758_ADC_CONFIG_PPC_BUF_EN(1));
32962306a36Sopenharmony_ci		if (ret < 0)
33062306a36Sopenharmony_ci			return ret;
33162306a36Sopenharmony_ci	}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	ret = ad5758_spi_write_mask(st, AD5758_DCDC_CONFIG1,
33462306a36Sopenharmony_ci				    AD5758_DCDC_CONFIG1_DCDC_MODE_MSK,
33562306a36Sopenharmony_ci				    AD5758_DCDC_CONFIG1_DCDC_MODE_MODE(mode));
33662306a36Sopenharmony_ci	if (ret < 0)
33762306a36Sopenharmony_ci		return ret;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	/*
34062306a36Sopenharmony_ci	 * Poll the BUSY_3WI bit in the DCDC_CONFIG2 register until it is 0.
34162306a36Sopenharmony_ci	 * This allows the 3-wire interface communication to complete.
34262306a36Sopenharmony_ci	 */
34362306a36Sopenharmony_ci	ret = ad5758_wait_for_task_complete(st, AD5758_DCDC_CONFIG2,
34462306a36Sopenharmony_ci					    AD5758_DCDC_CONFIG2_BUSY_3WI_MSK);
34562306a36Sopenharmony_ci	if (ret < 0)
34662306a36Sopenharmony_ci		return ret;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	st->dc_dc_mode = mode;
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci	return ret;
35162306a36Sopenharmony_ci}
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic int ad5758_set_dc_dc_ilim(struct ad5758_state *st, unsigned int ilim)
35462306a36Sopenharmony_ci{
35562306a36Sopenharmony_ci	int ret;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	ret = ad5758_spi_write_mask(st, AD5758_DCDC_CONFIG2,
35862306a36Sopenharmony_ci				    AD5758_DCDC_CONFIG2_ILIMIT_MSK,
35962306a36Sopenharmony_ci				    AD5758_DCDC_CONFIG2_ILIMIT_MODE(ilim));
36062306a36Sopenharmony_ci	if (ret < 0)
36162306a36Sopenharmony_ci		return ret;
36262306a36Sopenharmony_ci	/*
36362306a36Sopenharmony_ci	 * Poll the BUSY_3WI bit in the DCDC_CONFIG2 register until it is 0.
36462306a36Sopenharmony_ci	 * This allows the 3-wire interface communication to complete.
36562306a36Sopenharmony_ci	 */
36662306a36Sopenharmony_ci	return ad5758_wait_for_task_complete(st, AD5758_DCDC_CONFIG2,
36762306a36Sopenharmony_ci					     AD5758_DCDC_CONFIG2_BUSY_3WI_MSK);
36862306a36Sopenharmony_ci}
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic int ad5758_slew_rate_set(struct ad5758_state *st,
37162306a36Sopenharmony_ci				unsigned int sr_clk_idx,
37262306a36Sopenharmony_ci				unsigned int sr_step_idx)
37362306a36Sopenharmony_ci{
37462306a36Sopenharmony_ci	unsigned int mode;
37562306a36Sopenharmony_ci	unsigned long int mask;
37662306a36Sopenharmony_ci	int ret;
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	mask = AD5758_DAC_CONFIG_SR_EN_MSK |
37962306a36Sopenharmony_ci	       AD5758_DAC_CONFIG_SR_CLOCK_MSK |
38062306a36Sopenharmony_ci	       AD5758_DAC_CONFIG_SR_STEP_MSK;
38162306a36Sopenharmony_ci	mode = AD5758_DAC_CONFIG_SR_EN_MODE(1) |
38262306a36Sopenharmony_ci	       AD5758_DAC_CONFIG_SR_STEP_MODE(sr_step_idx) |
38362306a36Sopenharmony_ci	       AD5758_DAC_CONFIG_SR_CLOCK_MODE(sr_clk_idx);
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	ret = ad5758_spi_write_mask(st, AD5758_DAC_CONFIG, mask, mode);
38662306a36Sopenharmony_ci	if (ret < 0)
38762306a36Sopenharmony_ci		return ret;
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	/* Wait to allow time for the internal calibrations to complete */
39062306a36Sopenharmony_ci	return ad5758_wait_for_task_complete(st, AD5758_DIGITAL_DIAG_RESULTS,
39162306a36Sopenharmony_ci					     AD5758_CAL_MEM_UNREFRESHED_MSK);
39262306a36Sopenharmony_ci}
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic int ad5758_slew_rate_config(struct ad5758_state *st)
39562306a36Sopenharmony_ci{
39662306a36Sopenharmony_ci	unsigned int sr_clk_idx, sr_step_idx;
39762306a36Sopenharmony_ci	int i, res;
39862306a36Sopenharmony_ci	s64 diff_new, diff_old;
39962306a36Sopenharmony_ci	u64 sr_step, calc_slew_time;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	sr_clk_idx = 0;
40262306a36Sopenharmony_ci	sr_step_idx = 0;
40362306a36Sopenharmony_ci	diff_old = S64_MAX;
40462306a36Sopenharmony_ci	/*
40562306a36Sopenharmony_ci	 * The slew time can be determined by using the formula:
40662306a36Sopenharmony_ci	 * Slew Time = (Full Scale Out / (Step Size x Update Clk Freq))
40762306a36Sopenharmony_ci	 * where Slew time is expressed in microseconds
40862306a36Sopenharmony_ci	 * Given the desired slew time, the following algorithm determines the
40962306a36Sopenharmony_ci	 * best match for the step size and the update clock frequency.
41062306a36Sopenharmony_ci	 */
41162306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(ad5758_sr_clk); i++) {
41262306a36Sopenharmony_ci		/*
41362306a36Sopenharmony_ci		 * Go through each valid update clock freq and determine a raw
41462306a36Sopenharmony_ci		 * value for the step size by using the formula:
41562306a36Sopenharmony_ci		 * Step Size = Full Scale Out / (Update Clk Freq * Slew Time)
41662306a36Sopenharmony_ci		 */
41762306a36Sopenharmony_ci		sr_step = AD5758_FULL_SCALE_MICRO;
41862306a36Sopenharmony_ci		do_div(sr_step, ad5758_sr_clk[i]);
41962306a36Sopenharmony_ci		do_div(sr_step, st->slew_time);
42062306a36Sopenharmony_ci		/*
42162306a36Sopenharmony_ci		 * After a raw value for step size was determined, find the
42262306a36Sopenharmony_ci		 * closest valid match
42362306a36Sopenharmony_ci		 */
42462306a36Sopenharmony_ci		res = ad5758_find_closest_match(ad5758_sr_step,
42562306a36Sopenharmony_ci						ARRAY_SIZE(ad5758_sr_step),
42662306a36Sopenharmony_ci						sr_step);
42762306a36Sopenharmony_ci		/* Calculate the slew time */
42862306a36Sopenharmony_ci		calc_slew_time = AD5758_FULL_SCALE_MICRO;
42962306a36Sopenharmony_ci		do_div(calc_slew_time, ad5758_sr_step[res]);
43062306a36Sopenharmony_ci		do_div(calc_slew_time, ad5758_sr_clk[i]);
43162306a36Sopenharmony_ci		/*
43262306a36Sopenharmony_ci		 * Determine with how many microseconds the calculated slew time
43362306a36Sopenharmony_ci		 * is different from the desired slew time and store the diff
43462306a36Sopenharmony_ci		 * for the next iteration
43562306a36Sopenharmony_ci		 */
43662306a36Sopenharmony_ci		diff_new = abs(st->slew_time - calc_slew_time);
43762306a36Sopenharmony_ci		if (diff_new < diff_old) {
43862306a36Sopenharmony_ci			diff_old = diff_new;
43962306a36Sopenharmony_ci			sr_clk_idx = i;
44062306a36Sopenharmony_ci			sr_step_idx = res;
44162306a36Sopenharmony_ci		}
44262306a36Sopenharmony_ci	}
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	return ad5758_slew_rate_set(st, sr_clk_idx, sr_step_idx);
44562306a36Sopenharmony_ci}
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic int ad5758_set_out_range(struct ad5758_state *st, int range)
44862306a36Sopenharmony_ci{
44962306a36Sopenharmony_ci	int ret;
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci	ret = ad5758_spi_write_mask(st, AD5758_DAC_CONFIG,
45262306a36Sopenharmony_ci				    AD5758_DAC_CONFIG_RANGE_MSK,
45362306a36Sopenharmony_ci				    AD5758_DAC_CONFIG_RANGE_MODE(range));
45462306a36Sopenharmony_ci	if (ret < 0)
45562306a36Sopenharmony_ci		return ret;
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci	/* Wait to allow time for the internal calibrations to complete */
45862306a36Sopenharmony_ci	return ad5758_wait_for_task_complete(st, AD5758_DIGITAL_DIAG_RESULTS,
45962306a36Sopenharmony_ci					     AD5758_CAL_MEM_UNREFRESHED_MSK);
46062306a36Sopenharmony_ci}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic int ad5758_internal_buffers_en(struct ad5758_state *st, bool enable)
46362306a36Sopenharmony_ci{
46462306a36Sopenharmony_ci	int ret;
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	ret = ad5758_spi_write_mask(st, AD5758_DAC_CONFIG,
46762306a36Sopenharmony_ci				    AD5758_DAC_CONFIG_INT_EN_MSK,
46862306a36Sopenharmony_ci				    AD5758_DAC_CONFIG_INT_EN_MODE(enable));
46962306a36Sopenharmony_ci	if (ret < 0)
47062306a36Sopenharmony_ci		return ret;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	/* Wait to allow time for the internal calibrations to complete */
47362306a36Sopenharmony_ci	return ad5758_wait_for_task_complete(st, AD5758_DIGITAL_DIAG_RESULTS,
47462306a36Sopenharmony_ci					     AD5758_CAL_MEM_UNREFRESHED_MSK);
47562306a36Sopenharmony_ci}
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_cistatic int ad5758_reset(struct ad5758_state *st)
47862306a36Sopenharmony_ci{
47962306a36Sopenharmony_ci	if (st->gpio_reset) {
48062306a36Sopenharmony_ci		gpiod_set_value(st->gpio_reset, 0);
48162306a36Sopenharmony_ci		usleep_range(100, 1000);
48262306a36Sopenharmony_ci		gpiod_set_value(st->gpio_reset, 1);
48362306a36Sopenharmony_ci		usleep_range(100, 1000);
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci		return 0;
48662306a36Sopenharmony_ci	} else {
48762306a36Sopenharmony_ci		/* Perform a software reset */
48862306a36Sopenharmony_ci		return ad5758_soft_reset(st);
48962306a36Sopenharmony_ci	}
49062306a36Sopenharmony_ci}
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic int ad5758_reg_access(struct iio_dev *indio_dev,
49362306a36Sopenharmony_ci			     unsigned int reg,
49462306a36Sopenharmony_ci			     unsigned int writeval,
49562306a36Sopenharmony_ci			     unsigned int *readval)
49662306a36Sopenharmony_ci{
49762306a36Sopenharmony_ci	struct ad5758_state *st = iio_priv(indio_dev);
49862306a36Sopenharmony_ci	int ret;
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	mutex_lock(&st->lock);
50162306a36Sopenharmony_ci	if (readval) {
50262306a36Sopenharmony_ci		ret = ad5758_spi_reg_read(st, reg);
50362306a36Sopenharmony_ci		if (ret < 0) {
50462306a36Sopenharmony_ci			mutex_unlock(&st->lock);
50562306a36Sopenharmony_ci			return ret;
50662306a36Sopenharmony_ci		}
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci		*readval = ret;
50962306a36Sopenharmony_ci		ret = 0;
51062306a36Sopenharmony_ci	} else {
51162306a36Sopenharmony_ci		ret = ad5758_spi_reg_write(st, reg, writeval);
51262306a36Sopenharmony_ci	}
51362306a36Sopenharmony_ci	mutex_unlock(&st->lock);
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_ci	return ret;
51662306a36Sopenharmony_ci}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_cistatic int ad5758_read_raw(struct iio_dev *indio_dev,
51962306a36Sopenharmony_ci			   struct iio_chan_spec const *chan,
52062306a36Sopenharmony_ci			   int *val, int *val2, long info)
52162306a36Sopenharmony_ci{
52262306a36Sopenharmony_ci	struct ad5758_state *st = iio_priv(indio_dev);
52362306a36Sopenharmony_ci	int max, min, ret;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	switch (info) {
52662306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
52762306a36Sopenharmony_ci		mutex_lock(&st->lock);
52862306a36Sopenharmony_ci		ret = ad5758_spi_reg_read(st, AD5758_DAC_INPUT);
52962306a36Sopenharmony_ci		mutex_unlock(&st->lock);
53062306a36Sopenharmony_ci		if (ret < 0)
53162306a36Sopenharmony_ci			return ret;
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci		*val = ret;
53462306a36Sopenharmony_ci		return IIO_VAL_INT;
53562306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
53662306a36Sopenharmony_ci		min = st->out_range.min;
53762306a36Sopenharmony_ci		max = st->out_range.max;
53862306a36Sopenharmony_ci		*val = (max - min) / 1000;
53962306a36Sopenharmony_ci		*val2 = 16;
54062306a36Sopenharmony_ci		return IIO_VAL_FRACTIONAL_LOG2;
54162306a36Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
54262306a36Sopenharmony_ci		min = st->out_range.min;
54362306a36Sopenharmony_ci		max = st->out_range.max;
54462306a36Sopenharmony_ci		*val = ((min * (1 << 16)) / (max - min)) / 1000;
54562306a36Sopenharmony_ci		return IIO_VAL_INT;
54662306a36Sopenharmony_ci	default:
54762306a36Sopenharmony_ci		return -EINVAL;
54862306a36Sopenharmony_ci	}
54962306a36Sopenharmony_ci}
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic int ad5758_write_raw(struct iio_dev *indio_dev,
55262306a36Sopenharmony_ci			    struct iio_chan_spec const *chan,
55362306a36Sopenharmony_ci			    int val, int val2, long info)
55462306a36Sopenharmony_ci{
55562306a36Sopenharmony_ci	struct ad5758_state *st = iio_priv(indio_dev);
55662306a36Sopenharmony_ci	int ret;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	switch (info) {
55962306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
56062306a36Sopenharmony_ci		mutex_lock(&st->lock);
56162306a36Sopenharmony_ci		ret = ad5758_spi_reg_write(st, AD5758_DAC_INPUT, val);
56262306a36Sopenharmony_ci		mutex_unlock(&st->lock);
56362306a36Sopenharmony_ci		return ret;
56462306a36Sopenharmony_ci	default:
56562306a36Sopenharmony_ci		return -EINVAL;
56662306a36Sopenharmony_ci	}
56762306a36Sopenharmony_ci}
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_cistatic ssize_t ad5758_read_powerdown(struct iio_dev *indio_dev,
57062306a36Sopenharmony_ci				     uintptr_t priv,
57162306a36Sopenharmony_ci				     const struct iio_chan_spec *chan,
57262306a36Sopenharmony_ci				     char *buf)
57362306a36Sopenharmony_ci{
57462306a36Sopenharmony_ci	struct ad5758_state *st = iio_priv(indio_dev);
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	return sysfs_emit(buf, "%d\n", st->pwr_down);
57762306a36Sopenharmony_ci}
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_cistatic ssize_t ad5758_write_powerdown(struct iio_dev *indio_dev,
58062306a36Sopenharmony_ci				      uintptr_t priv,
58162306a36Sopenharmony_ci				      struct iio_chan_spec const *chan,
58262306a36Sopenharmony_ci				      const char *buf, size_t len)
58362306a36Sopenharmony_ci{
58462306a36Sopenharmony_ci	struct ad5758_state *st = iio_priv(indio_dev);
58562306a36Sopenharmony_ci	bool pwr_down;
58662306a36Sopenharmony_ci	unsigned int dac_config_mode, val;
58762306a36Sopenharmony_ci	unsigned long int dac_config_msk;
58862306a36Sopenharmony_ci	int ret;
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	ret = kstrtobool(buf, &pwr_down);
59162306a36Sopenharmony_ci	if (ret)
59262306a36Sopenharmony_ci		return ret;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	mutex_lock(&st->lock);
59562306a36Sopenharmony_ci	if (pwr_down)
59662306a36Sopenharmony_ci		val = 0;
59762306a36Sopenharmony_ci	else
59862306a36Sopenharmony_ci		val = 1;
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci	dac_config_mode = AD5758_DAC_CONFIG_OUT_EN_MODE(val) |
60162306a36Sopenharmony_ci			  AD5758_DAC_CONFIG_INT_EN_MODE(val);
60262306a36Sopenharmony_ci	dac_config_msk = AD5758_DAC_CONFIG_OUT_EN_MSK |
60362306a36Sopenharmony_ci			 AD5758_DAC_CONFIG_INT_EN_MSK;
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_ci	ret = ad5758_spi_write_mask(st, AD5758_DAC_CONFIG,
60662306a36Sopenharmony_ci				    dac_config_msk,
60762306a36Sopenharmony_ci				    dac_config_mode);
60862306a36Sopenharmony_ci	if (ret < 0)
60962306a36Sopenharmony_ci		goto err_unlock;
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_ci	st->pwr_down = pwr_down;
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cierr_unlock:
61462306a36Sopenharmony_ci	mutex_unlock(&st->lock);
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci	return ret ? ret : len;
61762306a36Sopenharmony_ci}
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic const struct iio_info ad5758_info = {
62062306a36Sopenharmony_ci	.read_raw = ad5758_read_raw,
62162306a36Sopenharmony_ci	.write_raw = ad5758_write_raw,
62262306a36Sopenharmony_ci	.debugfs_reg_access = &ad5758_reg_access,
62362306a36Sopenharmony_ci};
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_cistatic const struct iio_chan_spec_ext_info ad5758_ext_info[] = {
62662306a36Sopenharmony_ci	{
62762306a36Sopenharmony_ci		.name = "powerdown",
62862306a36Sopenharmony_ci		.read = ad5758_read_powerdown,
62962306a36Sopenharmony_ci		.write = ad5758_write_powerdown,
63062306a36Sopenharmony_ci		.shared = IIO_SHARED_BY_TYPE,
63162306a36Sopenharmony_ci	},
63262306a36Sopenharmony_ci	{ }
63362306a36Sopenharmony_ci};
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci#define AD5758_DAC_CHAN(_chan_type) {				\
63662306a36Sopenharmony_ci	.type = (_chan_type),					\
63762306a36Sopenharmony_ci	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_RAW) |	\
63862306a36Sopenharmony_ci		BIT(IIO_CHAN_INFO_SCALE) |			\
63962306a36Sopenharmony_ci		BIT(IIO_CHAN_INFO_OFFSET),			\
64062306a36Sopenharmony_ci	.indexed = 1,						\
64162306a36Sopenharmony_ci	.output = 1,						\
64262306a36Sopenharmony_ci	.ext_info = ad5758_ext_info,				\
64362306a36Sopenharmony_ci}
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_cistatic const struct iio_chan_spec ad5758_voltage_ch[] = {
64662306a36Sopenharmony_ci	AD5758_DAC_CHAN(IIO_VOLTAGE)
64762306a36Sopenharmony_ci};
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_cistatic const struct iio_chan_spec ad5758_current_ch[] = {
65062306a36Sopenharmony_ci	AD5758_DAC_CHAN(IIO_CURRENT)
65162306a36Sopenharmony_ci};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cistatic bool ad5758_is_valid_mode(enum ad5758_dc_dc_mode mode)
65462306a36Sopenharmony_ci{
65562306a36Sopenharmony_ci	switch (mode) {
65662306a36Sopenharmony_ci	case AD5758_DCDC_MODE_DPC_CURRENT:
65762306a36Sopenharmony_ci	case AD5758_DCDC_MODE_DPC_VOLTAGE:
65862306a36Sopenharmony_ci	case AD5758_DCDC_MODE_PPC_CURRENT:
65962306a36Sopenharmony_ci		return true;
66062306a36Sopenharmony_ci	default:
66162306a36Sopenharmony_ci		return false;
66262306a36Sopenharmony_ci	}
66362306a36Sopenharmony_ci}
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_cistatic int ad5758_crc_disable(struct ad5758_state *st)
66662306a36Sopenharmony_ci{
66762306a36Sopenharmony_ci	unsigned int mask;
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	mask = (AD5758_WR_FLAG_MSK(AD5758_DIGITAL_DIAG_CONFIG) << 24) | 0x5C3A;
67062306a36Sopenharmony_ci	st->d32[0] = cpu_to_be32(mask);
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci	return spi_write(st->spi, &st->d32[0], 4);
67362306a36Sopenharmony_ci}
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_cistatic int ad5758_find_out_range(struct ad5758_state *st,
67662306a36Sopenharmony_ci				 const struct ad5758_range *range,
67762306a36Sopenharmony_ci				 unsigned int size,
67862306a36Sopenharmony_ci				 int min, int max)
67962306a36Sopenharmony_ci{
68062306a36Sopenharmony_ci	int i;
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	for (i = 0; i < size; i++) {
68362306a36Sopenharmony_ci		if ((min == range[i].min) && (max == range[i].max)) {
68462306a36Sopenharmony_ci			st->out_range.reg = range[i].reg;
68562306a36Sopenharmony_ci			st->out_range.min = range[i].min;
68662306a36Sopenharmony_ci			st->out_range.max = range[i].max;
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci			return 0;
68962306a36Sopenharmony_ci		}
69062306a36Sopenharmony_ci	}
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	return -EINVAL;
69362306a36Sopenharmony_ci}
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_cistatic int ad5758_parse_dt(struct ad5758_state *st)
69662306a36Sopenharmony_ci{
69762306a36Sopenharmony_ci	unsigned int tmp, tmparray[2], size;
69862306a36Sopenharmony_ci	const struct ad5758_range *range;
69962306a36Sopenharmony_ci	int *index, ret;
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_ci	st->dc_dc_ilim = 0;
70262306a36Sopenharmony_ci	ret = device_property_read_u32(&st->spi->dev,
70362306a36Sopenharmony_ci				       "adi,dc-dc-ilim-microamp", &tmp);
70462306a36Sopenharmony_ci	if (ret) {
70562306a36Sopenharmony_ci		dev_dbg(&st->spi->dev,
70662306a36Sopenharmony_ci			"Missing \"dc-dc-ilim-microamp\" property\n");
70762306a36Sopenharmony_ci	} else {
70862306a36Sopenharmony_ci		index = bsearch(&tmp, ad5758_dc_dc_ilim,
70962306a36Sopenharmony_ci				ARRAY_SIZE(ad5758_dc_dc_ilim),
71062306a36Sopenharmony_ci				sizeof(int), cmpfunc);
71162306a36Sopenharmony_ci		if (!index)
71262306a36Sopenharmony_ci			dev_dbg(&st->spi->dev, "dc-dc-ilim out of range\n");
71362306a36Sopenharmony_ci		else
71462306a36Sopenharmony_ci			st->dc_dc_ilim = index - ad5758_dc_dc_ilim;
71562306a36Sopenharmony_ci	}
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	ret = device_property_read_u32(&st->spi->dev, "adi,dc-dc-mode",
71862306a36Sopenharmony_ci				       &st->dc_dc_mode);
71962306a36Sopenharmony_ci	if (ret) {
72062306a36Sopenharmony_ci		dev_err(&st->spi->dev, "Missing \"dc-dc-mode\" property\n");
72162306a36Sopenharmony_ci		return ret;
72262306a36Sopenharmony_ci	}
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci	if (!ad5758_is_valid_mode(st->dc_dc_mode))
72562306a36Sopenharmony_ci		return -EINVAL;
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci	if (st->dc_dc_mode == AD5758_DCDC_MODE_DPC_VOLTAGE) {
72862306a36Sopenharmony_ci		ret = device_property_read_u32_array(&st->spi->dev,
72962306a36Sopenharmony_ci						     "adi,range-microvolt",
73062306a36Sopenharmony_ci						     tmparray, 2);
73162306a36Sopenharmony_ci		if (ret) {
73262306a36Sopenharmony_ci			dev_err(&st->spi->dev,
73362306a36Sopenharmony_ci				"Missing \"range-microvolt\" property\n");
73462306a36Sopenharmony_ci			return ret;
73562306a36Sopenharmony_ci		}
73662306a36Sopenharmony_ci		range = ad5758_voltage_range;
73762306a36Sopenharmony_ci		size = ARRAY_SIZE(ad5758_voltage_range);
73862306a36Sopenharmony_ci	} else {
73962306a36Sopenharmony_ci		ret = device_property_read_u32_array(&st->spi->dev,
74062306a36Sopenharmony_ci						     "adi,range-microamp",
74162306a36Sopenharmony_ci						     tmparray, 2);
74262306a36Sopenharmony_ci		if (ret) {
74362306a36Sopenharmony_ci			dev_err(&st->spi->dev,
74462306a36Sopenharmony_ci				"Missing \"range-microamp\" property\n");
74562306a36Sopenharmony_ci			return ret;
74662306a36Sopenharmony_ci		}
74762306a36Sopenharmony_ci		range = ad5758_current_range;
74862306a36Sopenharmony_ci		size = ARRAY_SIZE(ad5758_current_range);
74962306a36Sopenharmony_ci	}
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	ret = ad5758_find_out_range(st, range, size, tmparray[0], tmparray[1]);
75262306a36Sopenharmony_ci	if (ret) {
75362306a36Sopenharmony_ci		dev_err(&st->spi->dev, "range invalid\n");
75462306a36Sopenharmony_ci		return ret;
75562306a36Sopenharmony_ci	}
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	ret = device_property_read_u32(&st->spi->dev, "adi,slew-time-us", &tmp);
75862306a36Sopenharmony_ci	if (ret) {
75962306a36Sopenharmony_ci		dev_dbg(&st->spi->dev, "Missing \"slew-time-us\" property\n");
76062306a36Sopenharmony_ci		st->slew_time = 0;
76162306a36Sopenharmony_ci	} else {
76262306a36Sopenharmony_ci		st->slew_time = tmp;
76362306a36Sopenharmony_ci	}
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	return 0;
76662306a36Sopenharmony_ci}
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_cistatic int ad5758_init(struct ad5758_state *st)
76962306a36Sopenharmony_ci{
77062306a36Sopenharmony_ci	int regval, ret;
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_ci	st->gpio_reset = devm_gpiod_get_optional(&st->spi->dev, "reset",
77362306a36Sopenharmony_ci						 GPIOD_OUT_HIGH);
77462306a36Sopenharmony_ci	if (IS_ERR(st->gpio_reset))
77562306a36Sopenharmony_ci		return PTR_ERR(st->gpio_reset);
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	/* Disable CRC checks */
77862306a36Sopenharmony_ci	ret = ad5758_crc_disable(st);
77962306a36Sopenharmony_ci	if (ret < 0)
78062306a36Sopenharmony_ci		return ret;
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ci	/* Perform a reset */
78362306a36Sopenharmony_ci	ret = ad5758_reset(st);
78462306a36Sopenharmony_ci	if (ret < 0)
78562306a36Sopenharmony_ci		return ret;
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ci	/* Disable CRC checks */
78862306a36Sopenharmony_ci	ret = ad5758_crc_disable(st);
78962306a36Sopenharmony_ci	if (ret < 0)
79062306a36Sopenharmony_ci		return ret;
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_ci	/* Perform a calibration memory refresh */
79362306a36Sopenharmony_ci	ret = ad5758_calib_mem_refresh(st);
79462306a36Sopenharmony_ci	if (ret < 0)
79562306a36Sopenharmony_ci		return ret;
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci	regval = ad5758_spi_reg_read(st, AD5758_DIGITAL_DIAG_RESULTS);
79862306a36Sopenharmony_ci	if (regval < 0)
79962306a36Sopenharmony_ci		return regval;
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_ci	/* Clear all the error flags */
80262306a36Sopenharmony_ci	ret = ad5758_spi_reg_write(st, AD5758_DIGITAL_DIAG_RESULTS, regval);
80362306a36Sopenharmony_ci	if (ret < 0)
80462306a36Sopenharmony_ci		return ret;
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci	/* Set the dc-to-dc current limit */
80762306a36Sopenharmony_ci	ret = ad5758_set_dc_dc_ilim(st, st->dc_dc_ilim);
80862306a36Sopenharmony_ci	if (ret < 0)
80962306a36Sopenharmony_ci		return ret;
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_ci	/* Configure the dc-to-dc controller mode */
81262306a36Sopenharmony_ci	ret = ad5758_set_dc_dc_conv_mode(st, st->dc_dc_mode);
81362306a36Sopenharmony_ci	if (ret < 0)
81462306a36Sopenharmony_ci		return ret;
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_ci	/* Configure the output range */
81762306a36Sopenharmony_ci	ret = ad5758_set_out_range(st, st->out_range.reg);
81862306a36Sopenharmony_ci	if (ret < 0)
81962306a36Sopenharmony_ci		return ret;
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ci	/* Enable Slew Rate Control, set the slew rate clock and step */
82262306a36Sopenharmony_ci	if (st->slew_time) {
82362306a36Sopenharmony_ci		ret = ad5758_slew_rate_config(st);
82462306a36Sopenharmony_ci		if (ret < 0)
82562306a36Sopenharmony_ci			return ret;
82662306a36Sopenharmony_ci	}
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_ci	/* Power up the DAC and internal (INT) amplifiers */
82962306a36Sopenharmony_ci	ret = ad5758_internal_buffers_en(st, 1);
83062306a36Sopenharmony_ci	if (ret < 0)
83162306a36Sopenharmony_ci		return ret;
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_ci	/* Enable VIOUT */
83462306a36Sopenharmony_ci	return ad5758_spi_write_mask(st, AD5758_DAC_CONFIG,
83562306a36Sopenharmony_ci				     AD5758_DAC_CONFIG_OUT_EN_MSK,
83662306a36Sopenharmony_ci				     AD5758_DAC_CONFIG_OUT_EN_MODE(1));
83762306a36Sopenharmony_ci}
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_cistatic int ad5758_probe(struct spi_device *spi)
84062306a36Sopenharmony_ci{
84162306a36Sopenharmony_ci	struct ad5758_state *st;
84262306a36Sopenharmony_ci	struct iio_dev *indio_dev;
84362306a36Sopenharmony_ci	int ret;
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
84662306a36Sopenharmony_ci	if (!indio_dev)
84762306a36Sopenharmony_ci		return -ENOMEM;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	st = iio_priv(indio_dev);
85062306a36Sopenharmony_ci	spi_set_drvdata(spi, indio_dev);
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci	st->spi = spi;
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_ci	mutex_init(&st->lock);
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_ci	indio_dev->name = spi_get_device_id(spi)->name;
85762306a36Sopenharmony_ci	indio_dev->info = &ad5758_info;
85862306a36Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
85962306a36Sopenharmony_ci	indio_dev->num_channels = 1;
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	ret = ad5758_parse_dt(st);
86262306a36Sopenharmony_ci	if (ret < 0)
86362306a36Sopenharmony_ci		return ret;
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci	if (st->dc_dc_mode == AD5758_DCDC_MODE_DPC_VOLTAGE)
86662306a36Sopenharmony_ci		indio_dev->channels = ad5758_voltage_ch;
86762306a36Sopenharmony_ci	else
86862306a36Sopenharmony_ci		indio_dev->channels = ad5758_current_ch;
86962306a36Sopenharmony_ci
87062306a36Sopenharmony_ci	ret = ad5758_init(st);
87162306a36Sopenharmony_ci	if (ret < 0) {
87262306a36Sopenharmony_ci		dev_err(&spi->dev, "AD5758 init failed\n");
87362306a36Sopenharmony_ci		return ret;
87462306a36Sopenharmony_ci	}
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_ci	return devm_iio_device_register(&st->spi->dev, indio_dev);
87762306a36Sopenharmony_ci}
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_cistatic const struct spi_device_id ad5758_id[] = {
88062306a36Sopenharmony_ci	{ "ad5758", 0 },
88162306a36Sopenharmony_ci	{}
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, ad5758_id);
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_cistatic const struct of_device_id ad5758_of_match[] = {
88662306a36Sopenharmony_ci        { .compatible = "adi,ad5758" },
88762306a36Sopenharmony_ci        { },
88862306a36Sopenharmony_ci};
88962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ad5758_of_match);
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_cistatic struct spi_driver ad5758_driver = {
89262306a36Sopenharmony_ci	.driver = {
89362306a36Sopenharmony_ci		.name = KBUILD_MODNAME,
89462306a36Sopenharmony_ci		.of_match_table = ad5758_of_match,
89562306a36Sopenharmony_ci	},
89662306a36Sopenharmony_ci	.probe = ad5758_probe,
89762306a36Sopenharmony_ci	.id_table = ad5758_id,
89862306a36Sopenharmony_ci};
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_cimodule_spi_driver(ad5758_driver);
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ciMODULE_AUTHOR("Stefan Popa <stefan.popa@analog.com>");
90362306a36Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices AD5758 DAC");
90462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
905