162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * RZ/G2L A/D Converter driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2021 Renesas Electronics Europe GmbH 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/bitfield.h> 1162306a36Sopenharmony_ci#include <linux/clk.h> 1262306a36Sopenharmony_ci#include <linux/completion.h> 1362306a36Sopenharmony_ci#include <linux/delay.h> 1462306a36Sopenharmony_ci#include <linux/iio/iio.h> 1562306a36Sopenharmony_ci#include <linux/interrupt.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1862306a36Sopenharmony_ci#include <linux/module.h> 1962306a36Sopenharmony_ci#include <linux/platform_device.h> 2062306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2162306a36Sopenharmony_ci#include <linux/property.h> 2262306a36Sopenharmony_ci#include <linux/reset.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define DRIVER_NAME "rzg2l-adc" 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define RZG2L_ADM(n) ((n) * 0x4) 2762306a36Sopenharmony_ci#define RZG2L_ADM0_ADCE BIT(0) 2862306a36Sopenharmony_ci#define RZG2L_ADM0_ADBSY BIT(1) 2962306a36Sopenharmony_ci#define RZG2L_ADM0_PWDWNB BIT(2) 3062306a36Sopenharmony_ci#define RZG2L_ADM0_SRESB BIT(15) 3162306a36Sopenharmony_ci#define RZG2L_ADM1_TRG BIT(0) 3262306a36Sopenharmony_ci#define RZG2L_ADM1_MS BIT(2) 3362306a36Sopenharmony_ci#define RZG2L_ADM1_BS BIT(4) 3462306a36Sopenharmony_ci#define RZG2L_ADM1_EGA_MASK GENMASK(13, 12) 3562306a36Sopenharmony_ci#define RZG2L_ADM2_CHSEL_MASK GENMASK(7, 0) 3662306a36Sopenharmony_ci#define RZG2L_ADM3_ADIL_MASK GENMASK(31, 24) 3762306a36Sopenharmony_ci#define RZG2L_ADM3_ADCMP_MASK GENMASK(23, 16) 3862306a36Sopenharmony_ci#define RZG2L_ADM3_ADCMP_E FIELD_PREP(RZG2L_ADM3_ADCMP_MASK, 0xe) 3962306a36Sopenharmony_ci#define RZG2L_ADM3_ADSMP_MASK GENMASK(15, 0) 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define RZG2L_ADINT 0x20 4262306a36Sopenharmony_ci#define RZG2L_ADINT_INTEN_MASK GENMASK(7, 0) 4362306a36Sopenharmony_ci#define RZG2L_ADINT_CSEEN BIT(16) 4462306a36Sopenharmony_ci#define RZG2L_ADINT_INTS BIT(31) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define RZG2L_ADSTS 0x24 4762306a36Sopenharmony_ci#define RZG2L_ADSTS_CSEST BIT(16) 4862306a36Sopenharmony_ci#define RZG2L_ADSTS_INTST_MASK GENMASK(7, 0) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci#define RZG2L_ADIVC 0x28 5162306a36Sopenharmony_ci#define RZG2L_ADIVC_DIVADC_MASK GENMASK(8, 0) 5262306a36Sopenharmony_ci#define RZG2L_ADIVC_DIVADC_4 FIELD_PREP(RZG2L_ADIVC_DIVADC_MASK, 0x4) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define RZG2L_ADFIL 0x2c 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci#define RZG2L_ADCR(n) (0x30 + ((n) * 0x4)) 5762306a36Sopenharmony_ci#define RZG2L_ADCR_AD_MASK GENMASK(11, 0) 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#define RZG2L_ADSMP_DEFAULT_SAMPLING 0x578 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci#define RZG2L_ADC_MAX_CHANNELS 8 6262306a36Sopenharmony_ci#define RZG2L_ADC_CHN_MASK 0x7 6362306a36Sopenharmony_ci#define RZG2L_ADC_TIMEOUT usecs_to_jiffies(1 * 4) 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistruct rzg2l_adc_data { 6662306a36Sopenharmony_ci const struct iio_chan_spec *channels; 6762306a36Sopenharmony_ci u8 num_channels; 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistruct rzg2l_adc { 7162306a36Sopenharmony_ci void __iomem *base; 7262306a36Sopenharmony_ci struct clk *pclk; 7362306a36Sopenharmony_ci struct clk *adclk; 7462306a36Sopenharmony_ci struct reset_control *presetn; 7562306a36Sopenharmony_ci struct reset_control *adrstn; 7662306a36Sopenharmony_ci struct completion completion; 7762306a36Sopenharmony_ci const struct rzg2l_adc_data *data; 7862306a36Sopenharmony_ci struct mutex lock; 7962306a36Sopenharmony_ci u16 last_val[RZG2L_ADC_MAX_CHANNELS]; 8062306a36Sopenharmony_ci}; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic const char * const rzg2l_adc_channel_name[] = { 8362306a36Sopenharmony_ci "adc0", 8462306a36Sopenharmony_ci "adc1", 8562306a36Sopenharmony_ci "adc2", 8662306a36Sopenharmony_ci "adc3", 8762306a36Sopenharmony_ci "adc4", 8862306a36Sopenharmony_ci "adc5", 8962306a36Sopenharmony_ci "adc6", 9062306a36Sopenharmony_ci "adc7", 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic unsigned int rzg2l_adc_readl(struct rzg2l_adc *adc, u32 reg) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci return readl(adc->base + reg); 9662306a36Sopenharmony_ci} 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic void rzg2l_adc_writel(struct rzg2l_adc *adc, unsigned int reg, u32 val) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci writel(val, adc->base + reg); 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic void rzg2l_adc_pwr(struct rzg2l_adc *adc, bool on) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci u32 reg; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(0)); 10862306a36Sopenharmony_ci if (on) 10962306a36Sopenharmony_ci reg |= RZG2L_ADM0_PWDWNB; 11062306a36Sopenharmony_ci else 11162306a36Sopenharmony_ci reg &= ~RZG2L_ADM0_PWDWNB; 11262306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADM(0), reg); 11362306a36Sopenharmony_ci udelay(2); 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic void rzg2l_adc_start_stop(struct rzg2l_adc *adc, bool start) 11762306a36Sopenharmony_ci{ 11862306a36Sopenharmony_ci int timeout = 5; 11962306a36Sopenharmony_ci u32 reg; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(0)); 12262306a36Sopenharmony_ci if (start) 12362306a36Sopenharmony_ci reg |= RZG2L_ADM0_ADCE; 12462306a36Sopenharmony_ci else 12562306a36Sopenharmony_ci reg &= ~RZG2L_ADM0_ADCE; 12662306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADM(0), reg); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci if (start) 12962306a36Sopenharmony_ci return; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci do { 13262306a36Sopenharmony_ci usleep_range(100, 200); 13362306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(0)); 13462306a36Sopenharmony_ci timeout--; 13562306a36Sopenharmony_ci if (!timeout) { 13662306a36Sopenharmony_ci pr_err("%s stopping ADC timed out\n", __func__); 13762306a36Sopenharmony_ci break; 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci } while (((reg & RZG2L_ADM0_ADBSY) || (reg & RZG2L_ADM0_ADCE))); 14062306a36Sopenharmony_ci} 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic void rzg2l_set_trigger(struct rzg2l_adc *adc) 14362306a36Sopenharmony_ci{ 14462306a36Sopenharmony_ci u32 reg; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci /* 14762306a36Sopenharmony_ci * Setup ADM1 for SW trigger 14862306a36Sopenharmony_ci * EGA[13:12] - Set 00 to indicate hardware trigger is invalid 14962306a36Sopenharmony_ci * BS[4] - Enable 1-buffer mode 15062306a36Sopenharmony_ci * MS[1] - Enable Select mode 15162306a36Sopenharmony_ci * TRG[0] - Enable software trigger mode 15262306a36Sopenharmony_ci */ 15362306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(1)); 15462306a36Sopenharmony_ci reg &= ~RZG2L_ADM1_EGA_MASK; 15562306a36Sopenharmony_ci reg &= ~RZG2L_ADM1_BS; 15662306a36Sopenharmony_ci reg &= ~RZG2L_ADM1_TRG; 15762306a36Sopenharmony_ci reg |= RZG2L_ADM1_MS; 15862306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADM(1), reg); 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic int rzg2l_adc_conversion_setup(struct rzg2l_adc *adc, u8 ch) 16262306a36Sopenharmony_ci{ 16362306a36Sopenharmony_ci u32 reg; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci if (rzg2l_adc_readl(adc, RZG2L_ADM(0)) & RZG2L_ADM0_ADBSY) 16662306a36Sopenharmony_ci return -EBUSY; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci rzg2l_set_trigger(adc); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci /* Select analog input channel subjected to conversion. */ 17162306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(2)); 17262306a36Sopenharmony_ci reg &= ~RZG2L_ADM2_CHSEL_MASK; 17362306a36Sopenharmony_ci reg |= BIT(ch); 17462306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADM(2), reg); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci /* 17762306a36Sopenharmony_ci * Setup ADINT 17862306a36Sopenharmony_ci * INTS[31] - Select pulse signal 17962306a36Sopenharmony_ci * CSEEN[16] - Enable channel select error interrupt 18062306a36Sopenharmony_ci * INTEN[7:0] - Select channel interrupt 18162306a36Sopenharmony_ci */ 18262306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADINT); 18362306a36Sopenharmony_ci reg &= ~RZG2L_ADINT_INTS; 18462306a36Sopenharmony_ci reg &= ~RZG2L_ADINT_INTEN_MASK; 18562306a36Sopenharmony_ci reg |= (RZG2L_ADINT_CSEEN | BIT(ch)); 18662306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADINT, reg); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci return 0; 18962306a36Sopenharmony_ci} 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic int rzg2l_adc_set_power(struct iio_dev *indio_dev, bool on) 19262306a36Sopenharmony_ci{ 19362306a36Sopenharmony_ci struct device *dev = indio_dev->dev.parent; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci if (on) 19662306a36Sopenharmony_ci return pm_runtime_resume_and_get(dev); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci return pm_runtime_put_sync(dev); 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic int rzg2l_adc_conversion(struct iio_dev *indio_dev, struct rzg2l_adc *adc, u8 ch) 20262306a36Sopenharmony_ci{ 20362306a36Sopenharmony_ci int ret; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci ret = rzg2l_adc_set_power(indio_dev, true); 20662306a36Sopenharmony_ci if (ret) 20762306a36Sopenharmony_ci return ret; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci ret = rzg2l_adc_conversion_setup(adc, ch); 21062306a36Sopenharmony_ci if (ret) { 21162306a36Sopenharmony_ci rzg2l_adc_set_power(indio_dev, false); 21262306a36Sopenharmony_ci return ret; 21362306a36Sopenharmony_ci } 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci reinit_completion(&adc->completion); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci rzg2l_adc_start_stop(adc, true); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci if (!wait_for_completion_timeout(&adc->completion, RZG2L_ADC_TIMEOUT)) { 22062306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADINT, 22162306a36Sopenharmony_ci rzg2l_adc_readl(adc, RZG2L_ADINT) & ~RZG2L_ADINT_INTEN_MASK); 22262306a36Sopenharmony_ci rzg2l_adc_start_stop(adc, false); 22362306a36Sopenharmony_ci rzg2l_adc_set_power(indio_dev, false); 22462306a36Sopenharmony_ci return -ETIMEDOUT; 22562306a36Sopenharmony_ci } 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci return rzg2l_adc_set_power(indio_dev, false); 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic int rzg2l_adc_read_raw(struct iio_dev *indio_dev, 23162306a36Sopenharmony_ci struct iio_chan_spec const *chan, 23262306a36Sopenharmony_ci int *val, int *val2, long mask) 23362306a36Sopenharmony_ci{ 23462306a36Sopenharmony_ci struct rzg2l_adc *adc = iio_priv(indio_dev); 23562306a36Sopenharmony_ci int ret; 23662306a36Sopenharmony_ci u8 ch; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci switch (mask) { 23962306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 24062306a36Sopenharmony_ci if (chan->type != IIO_VOLTAGE) 24162306a36Sopenharmony_ci return -EINVAL; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci mutex_lock(&adc->lock); 24462306a36Sopenharmony_ci ch = chan->channel & RZG2L_ADC_CHN_MASK; 24562306a36Sopenharmony_ci ret = rzg2l_adc_conversion(indio_dev, adc, ch); 24662306a36Sopenharmony_ci if (ret) { 24762306a36Sopenharmony_ci mutex_unlock(&adc->lock); 24862306a36Sopenharmony_ci return ret; 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci *val = adc->last_val[ch]; 25162306a36Sopenharmony_ci mutex_unlock(&adc->lock); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci return IIO_VAL_INT; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci default: 25662306a36Sopenharmony_ci return -EINVAL; 25762306a36Sopenharmony_ci } 25862306a36Sopenharmony_ci} 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_cistatic int rzg2l_adc_read_label(struct iio_dev *iio_dev, 26162306a36Sopenharmony_ci const struct iio_chan_spec *chan, 26262306a36Sopenharmony_ci char *label) 26362306a36Sopenharmony_ci{ 26462306a36Sopenharmony_ci return sysfs_emit(label, "%s\n", rzg2l_adc_channel_name[chan->channel]); 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic const struct iio_info rzg2l_adc_iio_info = { 26862306a36Sopenharmony_ci .read_raw = rzg2l_adc_read_raw, 26962306a36Sopenharmony_ci .read_label = rzg2l_adc_read_label, 27062306a36Sopenharmony_ci}; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic irqreturn_t rzg2l_adc_isr(int irq, void *dev_id) 27362306a36Sopenharmony_ci{ 27462306a36Sopenharmony_ci struct rzg2l_adc *adc = dev_id; 27562306a36Sopenharmony_ci unsigned long intst; 27662306a36Sopenharmony_ci u32 reg; 27762306a36Sopenharmony_ci int ch; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADSTS); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* A/D conversion channel select error interrupt */ 28262306a36Sopenharmony_ci if (reg & RZG2L_ADSTS_CSEST) { 28362306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADSTS, reg); 28462306a36Sopenharmony_ci return IRQ_HANDLED; 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci intst = reg & RZG2L_ADSTS_INTST_MASK; 28862306a36Sopenharmony_ci if (!intst) 28962306a36Sopenharmony_ci return IRQ_NONE; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci for_each_set_bit(ch, &intst, RZG2L_ADC_MAX_CHANNELS) 29262306a36Sopenharmony_ci adc->last_val[ch] = rzg2l_adc_readl(adc, RZG2L_ADCR(ch)) & RZG2L_ADCR_AD_MASK; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci /* clear the channel interrupt */ 29562306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADSTS, reg); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci complete(&adc->completion); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci return IRQ_HANDLED; 30062306a36Sopenharmony_ci} 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_cistatic int rzg2l_adc_parse_properties(struct platform_device *pdev, struct rzg2l_adc *adc) 30362306a36Sopenharmony_ci{ 30462306a36Sopenharmony_ci struct iio_chan_spec *chan_array; 30562306a36Sopenharmony_ci struct fwnode_handle *fwnode; 30662306a36Sopenharmony_ci struct rzg2l_adc_data *data; 30762306a36Sopenharmony_ci unsigned int channel; 30862306a36Sopenharmony_ci int num_channels; 30962306a36Sopenharmony_ci int ret; 31062306a36Sopenharmony_ci u8 i; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); 31362306a36Sopenharmony_ci if (!data) 31462306a36Sopenharmony_ci return -ENOMEM; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci num_channels = device_get_child_node_count(&pdev->dev); 31762306a36Sopenharmony_ci if (!num_channels) { 31862306a36Sopenharmony_ci dev_err(&pdev->dev, "no channel children\n"); 31962306a36Sopenharmony_ci return -ENODEV; 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci if (num_channels > RZG2L_ADC_MAX_CHANNELS) { 32362306a36Sopenharmony_ci dev_err(&pdev->dev, "num of channel children out of range\n"); 32462306a36Sopenharmony_ci return -EINVAL; 32562306a36Sopenharmony_ci } 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci chan_array = devm_kcalloc(&pdev->dev, num_channels, sizeof(*chan_array), 32862306a36Sopenharmony_ci GFP_KERNEL); 32962306a36Sopenharmony_ci if (!chan_array) 33062306a36Sopenharmony_ci return -ENOMEM; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci i = 0; 33362306a36Sopenharmony_ci device_for_each_child_node(&pdev->dev, fwnode) { 33462306a36Sopenharmony_ci ret = fwnode_property_read_u32(fwnode, "reg", &channel); 33562306a36Sopenharmony_ci if (ret) { 33662306a36Sopenharmony_ci fwnode_handle_put(fwnode); 33762306a36Sopenharmony_ci return ret; 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci if (channel >= RZG2L_ADC_MAX_CHANNELS) { 34162306a36Sopenharmony_ci fwnode_handle_put(fwnode); 34262306a36Sopenharmony_ci return -EINVAL; 34362306a36Sopenharmony_ci } 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci chan_array[i].type = IIO_VOLTAGE; 34662306a36Sopenharmony_ci chan_array[i].indexed = 1; 34762306a36Sopenharmony_ci chan_array[i].channel = channel; 34862306a36Sopenharmony_ci chan_array[i].info_mask_separate = BIT(IIO_CHAN_INFO_RAW); 34962306a36Sopenharmony_ci chan_array[i].datasheet_name = rzg2l_adc_channel_name[channel]; 35062306a36Sopenharmony_ci i++; 35162306a36Sopenharmony_ci } 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci data->num_channels = num_channels; 35462306a36Sopenharmony_ci data->channels = chan_array; 35562306a36Sopenharmony_ci adc->data = data; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci return 0; 35862306a36Sopenharmony_ci} 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_cistatic int rzg2l_adc_hw_init(struct rzg2l_adc *adc) 36162306a36Sopenharmony_ci{ 36262306a36Sopenharmony_ci int timeout = 5; 36362306a36Sopenharmony_ci u32 reg; 36462306a36Sopenharmony_ci int ret; 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci ret = clk_prepare_enable(adc->pclk); 36762306a36Sopenharmony_ci if (ret) 36862306a36Sopenharmony_ci return ret; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci /* SW reset */ 37162306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(0)); 37262306a36Sopenharmony_ci reg |= RZG2L_ADM0_SRESB; 37362306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADM(0), reg); 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci while (!(rzg2l_adc_readl(adc, RZG2L_ADM(0)) & RZG2L_ADM0_SRESB)) { 37662306a36Sopenharmony_ci if (!timeout) { 37762306a36Sopenharmony_ci ret = -EBUSY; 37862306a36Sopenharmony_ci goto exit_hw_init; 37962306a36Sopenharmony_ci } 38062306a36Sopenharmony_ci timeout--; 38162306a36Sopenharmony_ci usleep_range(100, 200); 38262306a36Sopenharmony_ci } 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci /* Only division by 4 can be set */ 38562306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADIVC); 38662306a36Sopenharmony_ci reg &= ~RZG2L_ADIVC_DIVADC_MASK; 38762306a36Sopenharmony_ci reg |= RZG2L_ADIVC_DIVADC_4; 38862306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADIVC, reg); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci /* 39162306a36Sopenharmony_ci * Setup AMD3 39262306a36Sopenharmony_ci * ADIL[31:24] - Should be always set to 0 39362306a36Sopenharmony_ci * ADCMP[23:16] - Should be always set to 0xe 39462306a36Sopenharmony_ci * ADSMP[15:0] - Set default (0x578) sampling period 39562306a36Sopenharmony_ci */ 39662306a36Sopenharmony_ci reg = rzg2l_adc_readl(adc, RZG2L_ADM(3)); 39762306a36Sopenharmony_ci reg &= ~RZG2L_ADM3_ADIL_MASK; 39862306a36Sopenharmony_ci reg &= ~RZG2L_ADM3_ADCMP_MASK; 39962306a36Sopenharmony_ci reg &= ~RZG2L_ADM3_ADSMP_MASK; 40062306a36Sopenharmony_ci reg |= (RZG2L_ADM3_ADCMP_E | RZG2L_ADSMP_DEFAULT_SAMPLING); 40162306a36Sopenharmony_ci rzg2l_adc_writel(adc, RZG2L_ADM(3), reg); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ciexit_hw_init: 40462306a36Sopenharmony_ci clk_disable_unprepare(adc->pclk); 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci return ret; 40762306a36Sopenharmony_ci} 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_cistatic void rzg2l_adc_pm_runtime_disable(void *data) 41062306a36Sopenharmony_ci{ 41162306a36Sopenharmony_ci struct device *dev = data; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci pm_runtime_disable(dev->parent); 41462306a36Sopenharmony_ci} 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_cistatic void rzg2l_adc_pm_runtime_set_suspended(void *data) 41762306a36Sopenharmony_ci{ 41862306a36Sopenharmony_ci struct device *dev = data; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci pm_runtime_set_suspended(dev->parent); 42162306a36Sopenharmony_ci} 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_cistatic void rzg2l_adc_reset_assert(void *data) 42462306a36Sopenharmony_ci{ 42562306a36Sopenharmony_ci reset_control_assert(data); 42662306a36Sopenharmony_ci} 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_cistatic int rzg2l_adc_probe(struct platform_device *pdev) 42962306a36Sopenharmony_ci{ 43062306a36Sopenharmony_ci struct device *dev = &pdev->dev; 43162306a36Sopenharmony_ci struct iio_dev *indio_dev; 43262306a36Sopenharmony_ci struct rzg2l_adc *adc; 43362306a36Sopenharmony_ci int ret; 43462306a36Sopenharmony_ci int irq; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci indio_dev = devm_iio_device_alloc(dev, sizeof(*adc)); 43762306a36Sopenharmony_ci if (!indio_dev) 43862306a36Sopenharmony_ci return -ENOMEM; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci adc = iio_priv(indio_dev); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci ret = rzg2l_adc_parse_properties(pdev, adc); 44362306a36Sopenharmony_ci if (ret) 44462306a36Sopenharmony_ci return ret; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci mutex_init(&adc->lock); 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci adc->base = devm_platform_ioremap_resource(pdev, 0); 44962306a36Sopenharmony_ci if (IS_ERR(adc->base)) 45062306a36Sopenharmony_ci return PTR_ERR(adc->base); 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci adc->pclk = devm_clk_get(dev, "pclk"); 45362306a36Sopenharmony_ci if (IS_ERR(adc->pclk)) { 45462306a36Sopenharmony_ci dev_err(dev, "Failed to get pclk"); 45562306a36Sopenharmony_ci return PTR_ERR(adc->pclk); 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci adc->adclk = devm_clk_get(dev, "adclk"); 45962306a36Sopenharmony_ci if (IS_ERR(adc->adclk)) { 46062306a36Sopenharmony_ci dev_err(dev, "Failed to get adclk"); 46162306a36Sopenharmony_ci return PTR_ERR(adc->adclk); 46262306a36Sopenharmony_ci } 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci adc->adrstn = devm_reset_control_get_exclusive(dev, "adrst-n"); 46562306a36Sopenharmony_ci if (IS_ERR(adc->adrstn)) { 46662306a36Sopenharmony_ci dev_err(dev, "failed to get adrstn\n"); 46762306a36Sopenharmony_ci return PTR_ERR(adc->adrstn); 46862306a36Sopenharmony_ci } 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci adc->presetn = devm_reset_control_get_exclusive(dev, "presetn"); 47162306a36Sopenharmony_ci if (IS_ERR(adc->presetn)) { 47262306a36Sopenharmony_ci dev_err(dev, "failed to get presetn\n"); 47362306a36Sopenharmony_ci return PTR_ERR(adc->presetn); 47462306a36Sopenharmony_ci } 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci ret = reset_control_deassert(adc->adrstn); 47762306a36Sopenharmony_ci if (ret) { 47862306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to deassert adrstn pin, %d\n", ret); 47962306a36Sopenharmony_ci return ret; 48062306a36Sopenharmony_ci } 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci ret = devm_add_action_or_reset(&pdev->dev, 48362306a36Sopenharmony_ci rzg2l_adc_reset_assert, adc->adrstn); 48462306a36Sopenharmony_ci if (ret) { 48562306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to register adrstn assert devm action, %d\n", 48662306a36Sopenharmony_ci ret); 48762306a36Sopenharmony_ci return ret; 48862306a36Sopenharmony_ci } 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci ret = reset_control_deassert(adc->presetn); 49162306a36Sopenharmony_ci if (ret) { 49262306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to deassert presetn pin, %d\n", ret); 49362306a36Sopenharmony_ci return ret; 49462306a36Sopenharmony_ci } 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci ret = devm_add_action_or_reset(&pdev->dev, 49762306a36Sopenharmony_ci rzg2l_adc_reset_assert, adc->presetn); 49862306a36Sopenharmony_ci if (ret) { 49962306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to register presetn assert devm action, %d\n", 50062306a36Sopenharmony_ci ret); 50162306a36Sopenharmony_ci return ret; 50262306a36Sopenharmony_ci } 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci ret = rzg2l_adc_hw_init(adc); 50562306a36Sopenharmony_ci if (ret) { 50662306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to initialize ADC HW, %d\n", ret); 50762306a36Sopenharmony_ci return ret; 50862306a36Sopenharmony_ci } 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 51162306a36Sopenharmony_ci if (irq < 0) 51262306a36Sopenharmony_ci return irq; 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci ret = devm_request_irq(dev, irq, rzg2l_adc_isr, 51562306a36Sopenharmony_ci 0, dev_name(dev), adc); 51662306a36Sopenharmony_ci if (ret < 0) 51762306a36Sopenharmony_ci return ret; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci init_completion(&adc->completion); 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci platform_set_drvdata(pdev, indio_dev); 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci indio_dev->name = DRIVER_NAME; 52462306a36Sopenharmony_ci indio_dev->info = &rzg2l_adc_iio_info; 52562306a36Sopenharmony_ci indio_dev->modes = INDIO_DIRECT_MODE; 52662306a36Sopenharmony_ci indio_dev->channels = adc->data->channels; 52762306a36Sopenharmony_ci indio_dev->num_channels = adc->data->num_channels; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci pm_runtime_set_suspended(dev); 53062306a36Sopenharmony_ci ret = devm_add_action_or_reset(&pdev->dev, 53162306a36Sopenharmony_ci rzg2l_adc_pm_runtime_set_suspended, &indio_dev->dev); 53262306a36Sopenharmony_ci if (ret) 53362306a36Sopenharmony_ci return ret; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci pm_runtime_enable(dev); 53662306a36Sopenharmony_ci ret = devm_add_action_or_reset(&pdev->dev, 53762306a36Sopenharmony_ci rzg2l_adc_pm_runtime_disable, &indio_dev->dev); 53862306a36Sopenharmony_ci if (ret) 53962306a36Sopenharmony_ci return ret; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci return devm_iio_device_register(dev, indio_dev); 54262306a36Sopenharmony_ci} 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_cistatic const struct of_device_id rzg2l_adc_match[] = { 54562306a36Sopenharmony_ci { .compatible = "renesas,rzg2l-adc",}, 54662306a36Sopenharmony_ci { /* sentinel */ } 54762306a36Sopenharmony_ci}; 54862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, rzg2l_adc_match); 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_cistatic int __maybe_unused rzg2l_adc_pm_runtime_suspend(struct device *dev) 55162306a36Sopenharmony_ci{ 55262306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_get_drvdata(dev); 55362306a36Sopenharmony_ci struct rzg2l_adc *adc = iio_priv(indio_dev); 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci rzg2l_adc_pwr(adc, false); 55662306a36Sopenharmony_ci clk_disable_unprepare(adc->adclk); 55762306a36Sopenharmony_ci clk_disable_unprepare(adc->pclk); 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci return 0; 56062306a36Sopenharmony_ci} 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_cistatic int __maybe_unused rzg2l_adc_pm_runtime_resume(struct device *dev) 56362306a36Sopenharmony_ci{ 56462306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_get_drvdata(dev); 56562306a36Sopenharmony_ci struct rzg2l_adc *adc = iio_priv(indio_dev); 56662306a36Sopenharmony_ci int ret; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci ret = clk_prepare_enable(adc->pclk); 56962306a36Sopenharmony_ci if (ret) 57062306a36Sopenharmony_ci return ret; 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci ret = clk_prepare_enable(adc->adclk); 57362306a36Sopenharmony_ci if (ret) { 57462306a36Sopenharmony_ci clk_disable_unprepare(adc->pclk); 57562306a36Sopenharmony_ci return ret; 57662306a36Sopenharmony_ci } 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_ci rzg2l_adc_pwr(adc, true); 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_ci return 0; 58162306a36Sopenharmony_ci} 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_cistatic const struct dev_pm_ops rzg2l_adc_pm_ops = { 58462306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(rzg2l_adc_pm_runtime_suspend, 58562306a36Sopenharmony_ci rzg2l_adc_pm_runtime_resume, 58662306a36Sopenharmony_ci NULL) 58762306a36Sopenharmony_ci}; 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_cistatic struct platform_driver rzg2l_adc_driver = { 59062306a36Sopenharmony_ci .probe = rzg2l_adc_probe, 59162306a36Sopenharmony_ci .driver = { 59262306a36Sopenharmony_ci .name = DRIVER_NAME, 59362306a36Sopenharmony_ci .of_match_table = rzg2l_adc_match, 59462306a36Sopenharmony_ci .pm = &rzg2l_adc_pm_ops, 59562306a36Sopenharmony_ci }, 59662306a36Sopenharmony_ci}; 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cimodule_platform_driver(rzg2l_adc_driver); 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_ciMODULE_AUTHOR("Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>"); 60162306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas RZ/G2L ADC driver"); 60262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 603