162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci 362306a36Sopenharmony_ci#include <linux/bits.h> 462306a36Sopenharmony_ci#include <linux/delay.h> 562306a36Sopenharmony_ci#include <linux/irq.h> 662306a36Sopenharmony_ci#include <linux/kernel.h> 762306a36Sopenharmony_ci#include <linux/ktime.h> 862306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/mutex.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci#include <linux/regmap.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/iio/buffer.h> 1562306a36Sopenharmony_ci#include <linux/iio/iio.h> 1662306a36Sopenharmony_ci#include <linux/iio/trigger_consumer.h> 1762306a36Sopenharmony_ci#include <linux/iio/triggered_buffer.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <asm/unaligned.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define MT6360_REG_PMUCHGCTRL3 0x313 2262306a36Sopenharmony_ci#define MT6360_REG_PMUADCCFG 0x356 2362306a36Sopenharmony_ci#define MT6360_REG_PMUADCIDLET 0x358 2462306a36Sopenharmony_ci#define MT6360_REG_PMUADCRPT1 0x35A 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* PMUCHGCTRL3 0x313 */ 2762306a36Sopenharmony_ci#define MT6360_AICR_MASK GENMASK(7, 2) 2862306a36Sopenharmony_ci#define MT6360_AICR_SHFT 2 2962306a36Sopenharmony_ci#define MT6360_AICR_400MA 0x6 3062306a36Sopenharmony_ci/* PMUADCCFG 0x356 */ 3162306a36Sopenharmony_ci#define MT6360_ADCEN_MASK BIT(15) 3262306a36Sopenharmony_ci/* PMUADCRPT1 0x35A */ 3362306a36Sopenharmony_ci#define MT6360_PREFERCH_MASK GENMASK(7, 4) 3462306a36Sopenharmony_ci#define MT6360_PREFERCH_SHFT 4 3562306a36Sopenharmony_ci#define MT6360_RPTCH_MASK GENMASK(3, 0) 3662306a36Sopenharmony_ci#define MT6360_NO_PREFER 15 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* Time in ms */ 3962306a36Sopenharmony_ci#define ADC_WAIT_TIME_MS 25 4062306a36Sopenharmony_ci#define ADC_CONV_TIMEOUT_MS 100 4162306a36Sopenharmony_ci#define ADC_LOOP_TIME_US 2000 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cienum { 4462306a36Sopenharmony_ci MT6360_CHAN_USBID = 0, 4562306a36Sopenharmony_ci MT6360_CHAN_VBUSDIV5, 4662306a36Sopenharmony_ci MT6360_CHAN_VBUSDIV2, 4762306a36Sopenharmony_ci MT6360_CHAN_VSYS, 4862306a36Sopenharmony_ci MT6360_CHAN_VBAT, 4962306a36Sopenharmony_ci MT6360_CHAN_IBUS, 5062306a36Sopenharmony_ci MT6360_CHAN_IBAT, 5162306a36Sopenharmony_ci MT6360_CHAN_CHG_VDDP, 5262306a36Sopenharmony_ci MT6360_CHAN_TEMP_JC, 5362306a36Sopenharmony_ci MT6360_CHAN_VREF_TS, 5462306a36Sopenharmony_ci MT6360_CHAN_TS, 5562306a36Sopenharmony_ci MT6360_CHAN_MAX 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistruct mt6360_adc_data { 5962306a36Sopenharmony_ci struct device *dev; 6062306a36Sopenharmony_ci struct regmap *regmap; 6162306a36Sopenharmony_ci /* Due to only one set of ADC control, this lock is used to prevent the race condition */ 6262306a36Sopenharmony_ci struct mutex adc_lock; 6362306a36Sopenharmony_ci ktime_t last_off_timestamps[MT6360_CHAN_MAX]; 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic int mt6360_adc_read_channel(struct mt6360_adc_data *mad, int channel, int *val) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci __be16 adc_enable; 6962306a36Sopenharmony_ci u8 rpt[3]; 7062306a36Sopenharmony_ci ktime_t predict_end_t, timeout; 7162306a36Sopenharmony_ci unsigned int pre_wait_time; 7262306a36Sopenharmony_ci int ret; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci mutex_lock(&mad->adc_lock); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci /* Select the preferred ADC channel */ 7762306a36Sopenharmony_ci ret = regmap_update_bits(mad->regmap, MT6360_REG_PMUADCRPT1, MT6360_PREFERCH_MASK, 7862306a36Sopenharmony_ci channel << MT6360_PREFERCH_SHFT); 7962306a36Sopenharmony_ci if (ret) 8062306a36Sopenharmony_ci goto out_adc_lock; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci adc_enable = cpu_to_be16(MT6360_ADCEN_MASK | BIT(channel)); 8362306a36Sopenharmony_ci ret = regmap_raw_write(mad->regmap, MT6360_REG_PMUADCCFG, &adc_enable, sizeof(adc_enable)); 8462306a36Sopenharmony_ci if (ret) 8562306a36Sopenharmony_ci goto out_adc_lock; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci predict_end_t = ktime_add_ms(mad->last_off_timestamps[channel], 2 * ADC_WAIT_TIME_MS); 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci if (ktime_after(ktime_get(), predict_end_t)) 9062306a36Sopenharmony_ci pre_wait_time = ADC_WAIT_TIME_MS; 9162306a36Sopenharmony_ci else 9262306a36Sopenharmony_ci pre_wait_time = 3 * ADC_WAIT_TIME_MS; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci if (msleep_interruptible(pre_wait_time)) { 9562306a36Sopenharmony_ci ret = -ERESTARTSYS; 9662306a36Sopenharmony_ci goto out_adc_conv; 9762306a36Sopenharmony_ci } 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci timeout = ktime_add_ms(ktime_get(), ADC_CONV_TIMEOUT_MS); 10062306a36Sopenharmony_ci while (true) { 10162306a36Sopenharmony_ci ret = regmap_raw_read(mad->regmap, MT6360_REG_PMUADCRPT1, rpt, sizeof(rpt)); 10262306a36Sopenharmony_ci if (ret) 10362306a36Sopenharmony_ci goto out_adc_conv; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci /* 10662306a36Sopenharmony_ci * There are two functions, ZCV and TypeC OTP, running ADC VBAT and TS in 10762306a36Sopenharmony_ci * background, and ADC samples are taken on a fixed frequency no matter read the 10862306a36Sopenharmony_ci * previous one or not. 10962306a36Sopenharmony_ci * To avoid conflict, We set minimum time threshold after enable ADC and 11062306a36Sopenharmony_ci * check report channel is the same. 11162306a36Sopenharmony_ci * The worst case is run the same ADC twice and background function is also running, 11262306a36Sopenharmony_ci * ADC conversion sequence is desire channel before start ADC, background ADC, 11362306a36Sopenharmony_ci * desire channel after start ADC. 11462306a36Sopenharmony_ci * So the minimum correct data is three times of typical conversion time. 11562306a36Sopenharmony_ci */ 11662306a36Sopenharmony_ci if ((rpt[0] & MT6360_RPTCH_MASK) == channel) 11762306a36Sopenharmony_ci break; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci if (ktime_compare(ktime_get(), timeout) > 0) { 12062306a36Sopenharmony_ci ret = -ETIMEDOUT; 12162306a36Sopenharmony_ci goto out_adc_conv; 12262306a36Sopenharmony_ci } 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci usleep_range(ADC_LOOP_TIME_US / 2, ADC_LOOP_TIME_US); 12562306a36Sopenharmony_ci } 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci *val = rpt[1] << 8 | rpt[2]; 12862306a36Sopenharmony_ci ret = IIO_VAL_INT; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ciout_adc_conv: 13162306a36Sopenharmony_ci /* Only keep ADC enable */ 13262306a36Sopenharmony_ci adc_enable = cpu_to_be16(MT6360_ADCEN_MASK); 13362306a36Sopenharmony_ci regmap_raw_write(mad->regmap, MT6360_REG_PMUADCCFG, &adc_enable, sizeof(adc_enable)); 13462306a36Sopenharmony_ci mad->last_off_timestamps[channel] = ktime_get(); 13562306a36Sopenharmony_ci /* Config prefer channel to NO_PREFER */ 13662306a36Sopenharmony_ci regmap_update_bits(mad->regmap, MT6360_REG_PMUADCRPT1, MT6360_PREFERCH_MASK, 13762306a36Sopenharmony_ci MT6360_NO_PREFER << MT6360_PREFERCH_SHFT); 13862306a36Sopenharmony_ciout_adc_lock: 13962306a36Sopenharmony_ci mutex_unlock(&mad->adc_lock); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci return ret; 14262306a36Sopenharmony_ci} 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic int mt6360_adc_read_scale(struct mt6360_adc_data *mad, int channel, int *val, int *val2) 14562306a36Sopenharmony_ci{ 14662306a36Sopenharmony_ci unsigned int regval; 14762306a36Sopenharmony_ci int ret; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci switch (channel) { 15062306a36Sopenharmony_ci case MT6360_CHAN_USBID: 15162306a36Sopenharmony_ci case MT6360_CHAN_VSYS: 15262306a36Sopenharmony_ci case MT6360_CHAN_VBAT: 15362306a36Sopenharmony_ci case MT6360_CHAN_CHG_VDDP: 15462306a36Sopenharmony_ci case MT6360_CHAN_VREF_TS: 15562306a36Sopenharmony_ci case MT6360_CHAN_TS: 15662306a36Sopenharmony_ci *val = 1250; 15762306a36Sopenharmony_ci return IIO_VAL_INT; 15862306a36Sopenharmony_ci case MT6360_CHAN_VBUSDIV5: 15962306a36Sopenharmony_ci *val = 6250; 16062306a36Sopenharmony_ci return IIO_VAL_INT; 16162306a36Sopenharmony_ci case MT6360_CHAN_VBUSDIV2: 16262306a36Sopenharmony_ci case MT6360_CHAN_IBUS: 16362306a36Sopenharmony_ci case MT6360_CHAN_IBAT: 16462306a36Sopenharmony_ci *val = 2500; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci if (channel == MT6360_CHAN_IBUS) { 16762306a36Sopenharmony_ci /* IBUS will be affected by input current limit for the different Ron */ 16862306a36Sopenharmony_ci /* Check whether the config is <400mA or not */ 16962306a36Sopenharmony_ci ret = regmap_read(mad->regmap, MT6360_REG_PMUCHGCTRL3, ®val); 17062306a36Sopenharmony_ci if (ret) 17162306a36Sopenharmony_ci return ret; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci regval = (regval & MT6360_AICR_MASK) >> MT6360_AICR_SHFT; 17462306a36Sopenharmony_ci if (regval < MT6360_AICR_400MA) 17562306a36Sopenharmony_ci *val = 1900; 17662306a36Sopenharmony_ci } 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci return IIO_VAL_INT; 17962306a36Sopenharmony_ci case MT6360_CHAN_TEMP_JC: 18062306a36Sopenharmony_ci *val = 105; 18162306a36Sopenharmony_ci *val2 = 100; 18262306a36Sopenharmony_ci return IIO_VAL_FRACTIONAL; 18362306a36Sopenharmony_ci } 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci return -EINVAL; 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic int mt6360_adc_read_offset(struct mt6360_adc_data *mad, int channel, int *val) 18962306a36Sopenharmony_ci{ 19062306a36Sopenharmony_ci *val = (channel == MT6360_CHAN_TEMP_JC) ? -80 : 0; 19162306a36Sopenharmony_ci return IIO_VAL_INT; 19262306a36Sopenharmony_ci} 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic int mt6360_adc_read_raw(struct iio_dev *iio_dev, const struct iio_chan_spec *chan, 19562306a36Sopenharmony_ci int *val, int *val2, long mask) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci struct mt6360_adc_data *mad = iio_priv(iio_dev); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci switch (mask) { 20062306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 20162306a36Sopenharmony_ci return mt6360_adc_read_channel(mad, chan->channel, val); 20262306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 20362306a36Sopenharmony_ci return mt6360_adc_read_scale(mad, chan->channel, val, val2); 20462306a36Sopenharmony_ci case IIO_CHAN_INFO_OFFSET: 20562306a36Sopenharmony_ci return mt6360_adc_read_offset(mad, chan->channel, val); 20662306a36Sopenharmony_ci } 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci return -EINVAL; 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const char *mt6360_channel_labels[MT6360_CHAN_MAX] = { 21262306a36Sopenharmony_ci "usbid", "vbusdiv5", "vbusdiv2", "vsys", "vbat", "ibus", "ibat", "chg_vddp", 21362306a36Sopenharmony_ci "temp_jc", "vref_ts", "ts", 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic int mt6360_adc_read_label(struct iio_dev *iio_dev, const struct iio_chan_spec *chan, 21762306a36Sopenharmony_ci char *label) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci return snprintf(label, PAGE_SIZE, "%s\n", mt6360_channel_labels[chan->channel]); 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic const struct iio_info mt6360_adc_iio_info = { 22362306a36Sopenharmony_ci .read_raw = mt6360_adc_read_raw, 22462306a36Sopenharmony_ci .read_label = mt6360_adc_read_label, 22562306a36Sopenharmony_ci}; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci#define MT6360_ADC_CHAN(_idx, _type) { \ 22862306a36Sopenharmony_ci .type = _type, \ 22962306a36Sopenharmony_ci .channel = MT6360_CHAN_##_idx, \ 23062306a36Sopenharmony_ci .scan_index = MT6360_CHAN_##_idx, \ 23162306a36Sopenharmony_ci .datasheet_name = #_idx, \ 23262306a36Sopenharmony_ci .scan_type = { \ 23362306a36Sopenharmony_ci .sign = 'u', \ 23462306a36Sopenharmony_ci .realbits = 16, \ 23562306a36Sopenharmony_ci .storagebits = 16, \ 23662306a36Sopenharmony_ci .endianness = IIO_CPU, \ 23762306a36Sopenharmony_ci }, \ 23862306a36Sopenharmony_ci .indexed = 1, \ 23962306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \ 24062306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_SCALE) | \ 24162306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_OFFSET), \ 24262306a36Sopenharmony_ci} 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic const struct iio_chan_spec mt6360_adc_channels[] = { 24562306a36Sopenharmony_ci MT6360_ADC_CHAN(USBID, IIO_VOLTAGE), 24662306a36Sopenharmony_ci MT6360_ADC_CHAN(VBUSDIV5, IIO_VOLTAGE), 24762306a36Sopenharmony_ci MT6360_ADC_CHAN(VBUSDIV2, IIO_VOLTAGE), 24862306a36Sopenharmony_ci MT6360_ADC_CHAN(VSYS, IIO_VOLTAGE), 24962306a36Sopenharmony_ci MT6360_ADC_CHAN(VBAT, IIO_VOLTAGE), 25062306a36Sopenharmony_ci MT6360_ADC_CHAN(IBUS, IIO_CURRENT), 25162306a36Sopenharmony_ci MT6360_ADC_CHAN(IBAT, IIO_CURRENT), 25262306a36Sopenharmony_ci MT6360_ADC_CHAN(CHG_VDDP, IIO_VOLTAGE), 25362306a36Sopenharmony_ci MT6360_ADC_CHAN(TEMP_JC, IIO_TEMP), 25462306a36Sopenharmony_ci MT6360_ADC_CHAN(VREF_TS, IIO_VOLTAGE), 25562306a36Sopenharmony_ci MT6360_ADC_CHAN(TS, IIO_VOLTAGE), 25662306a36Sopenharmony_ci IIO_CHAN_SOFT_TIMESTAMP(MT6360_CHAN_MAX), 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic irqreturn_t mt6360_adc_trigger_handler(int irq, void *p) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci struct iio_poll_func *pf = p; 26262306a36Sopenharmony_ci struct iio_dev *indio_dev = pf->indio_dev; 26362306a36Sopenharmony_ci struct mt6360_adc_data *mad = iio_priv(indio_dev); 26462306a36Sopenharmony_ci struct { 26562306a36Sopenharmony_ci u16 values[MT6360_CHAN_MAX]; 26662306a36Sopenharmony_ci int64_t timestamp; 26762306a36Sopenharmony_ci } data __aligned(8); 26862306a36Sopenharmony_ci int i = 0, bit, val, ret; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci memset(&data, 0, sizeof(data)); 27162306a36Sopenharmony_ci for_each_set_bit(bit, indio_dev->active_scan_mask, indio_dev->masklength) { 27262306a36Sopenharmony_ci ret = mt6360_adc_read_channel(mad, bit, &val); 27362306a36Sopenharmony_ci if (ret < 0) { 27462306a36Sopenharmony_ci dev_warn(&indio_dev->dev, "Failed to get channel %d conversion val\n", bit); 27562306a36Sopenharmony_ci goto out; 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci data.values[i++] = val; 27962306a36Sopenharmony_ci } 28062306a36Sopenharmony_ci iio_push_to_buffers_with_timestamp(indio_dev, &data, iio_get_time_ns(indio_dev)); 28162306a36Sopenharmony_ciout: 28262306a36Sopenharmony_ci iio_trigger_notify_done(indio_dev->trig); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci return IRQ_HANDLED; 28562306a36Sopenharmony_ci} 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic inline int mt6360_adc_reset(struct mt6360_adc_data *info) 28862306a36Sopenharmony_ci{ 28962306a36Sopenharmony_ci __be16 adc_enable; 29062306a36Sopenharmony_ci ktime_t all_off_time; 29162306a36Sopenharmony_ci int i, ret; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci /* Clear ADC idle wait time to 0 */ 29462306a36Sopenharmony_ci ret = regmap_write(info->regmap, MT6360_REG_PMUADCIDLET, 0); 29562306a36Sopenharmony_ci if (ret) 29662306a36Sopenharmony_ci return ret; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci /* Only keep ADC enable, but keep all channels off */ 29962306a36Sopenharmony_ci adc_enable = cpu_to_be16(MT6360_ADCEN_MASK); 30062306a36Sopenharmony_ci ret = regmap_raw_write(info->regmap, MT6360_REG_PMUADCCFG, &adc_enable, sizeof(adc_enable)); 30162306a36Sopenharmony_ci if (ret) 30262306a36Sopenharmony_ci return ret; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* Reset all channel off time to the current one */ 30562306a36Sopenharmony_ci all_off_time = ktime_get(); 30662306a36Sopenharmony_ci for (i = 0; i < MT6360_CHAN_MAX; i++) 30762306a36Sopenharmony_ci info->last_off_timestamps[i] = all_off_time; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci return 0; 31062306a36Sopenharmony_ci} 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic int mt6360_adc_probe(struct platform_device *pdev) 31362306a36Sopenharmony_ci{ 31462306a36Sopenharmony_ci struct mt6360_adc_data *mad; 31562306a36Sopenharmony_ci struct regmap *regmap; 31662306a36Sopenharmony_ci struct iio_dev *indio_dev; 31762306a36Sopenharmony_ci int ret; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci regmap = dev_get_regmap(pdev->dev.parent, NULL); 32062306a36Sopenharmony_ci if (!regmap) { 32162306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to get parent regmap\n"); 32262306a36Sopenharmony_ci return -ENODEV; 32362306a36Sopenharmony_ci } 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*mad)); 32662306a36Sopenharmony_ci if (!indio_dev) 32762306a36Sopenharmony_ci return -ENOMEM; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci mad = iio_priv(indio_dev); 33062306a36Sopenharmony_ci mad->dev = &pdev->dev; 33162306a36Sopenharmony_ci mad->regmap = regmap; 33262306a36Sopenharmony_ci mutex_init(&mad->adc_lock); 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci ret = mt6360_adc_reset(mad); 33562306a36Sopenharmony_ci if (ret < 0) { 33662306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to reset adc\n"); 33762306a36Sopenharmony_ci return ret; 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci indio_dev->name = dev_name(&pdev->dev); 34162306a36Sopenharmony_ci indio_dev->info = &mt6360_adc_iio_info; 34262306a36Sopenharmony_ci indio_dev->modes = INDIO_DIRECT_MODE; 34362306a36Sopenharmony_ci indio_dev->channels = mt6360_adc_channels; 34462306a36Sopenharmony_ci indio_dev->num_channels = ARRAY_SIZE(mt6360_adc_channels); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci ret = devm_iio_triggered_buffer_setup(&pdev->dev, indio_dev, NULL, 34762306a36Sopenharmony_ci mt6360_adc_trigger_handler, NULL); 34862306a36Sopenharmony_ci if (ret) { 34962306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to allocate iio trigger buffer\n"); 35062306a36Sopenharmony_ci return ret; 35162306a36Sopenharmony_ci } 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci return devm_iio_device_register(&pdev->dev, indio_dev); 35462306a36Sopenharmony_ci} 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistatic const struct of_device_id mt6360_adc_of_id[] = { 35762306a36Sopenharmony_ci { .compatible = "mediatek,mt6360-adc", }, 35862306a36Sopenharmony_ci {} 35962306a36Sopenharmony_ci}; 36062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mt6360_adc_of_id); 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_cistatic struct platform_driver mt6360_adc_driver = { 36362306a36Sopenharmony_ci .driver = { 36462306a36Sopenharmony_ci .name = "mt6360-adc", 36562306a36Sopenharmony_ci .of_match_table = mt6360_adc_of_id, 36662306a36Sopenharmony_ci }, 36762306a36Sopenharmony_ci .probe = mt6360_adc_probe, 36862306a36Sopenharmony_ci}; 36962306a36Sopenharmony_cimodule_platform_driver(mt6360_adc_driver); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ciMODULE_AUTHOR("Gene Chen <gene_chen@richtek.com>"); 37262306a36Sopenharmony_ciMODULE_DESCRIPTION("MT6360 ADC Driver"); 37362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 374