162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Driver for Microchip MCP3911, Two-channel Analog Front End
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2018 Marcus Folkesson <marcus.folkesson@gmail.com>
662306a36Sopenharmony_ci * Copyright (C) 2018 Kent Gustavsson <kent@minoris.se>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci#include <linux/bitfield.h>
962306a36Sopenharmony_ci#include <linux/bits.h>
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/delay.h>
1262306a36Sopenharmony_ci#include <linux/err.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1562306a36Sopenharmony_ci#include <linux/property.h>
1662306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1762306a36Sopenharmony_ci#include <linux/spi/spi.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <linux/iio/iio.h>
2062306a36Sopenharmony_ci#include <linux/iio/buffer.h>
2162306a36Sopenharmony_ci#include <linux/iio/triggered_buffer.h>
2262306a36Sopenharmony_ci#include <linux/iio/trigger_consumer.h>
2362306a36Sopenharmony_ci#include <linux/iio/trigger.h>
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include <asm/unaligned.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define MCP3911_REG_CHANNEL0		0x00
2862306a36Sopenharmony_ci#define MCP3911_REG_CHANNEL1		0x03
2962306a36Sopenharmony_ci#define MCP3911_REG_MOD			0x06
3062306a36Sopenharmony_ci#define MCP3911_REG_PHASE		0x07
3162306a36Sopenharmony_ci#define MCP3911_REG_GAIN		0x09
3262306a36Sopenharmony_ci#define MCP3911_GAIN_MASK(ch)		(GENMASK(2, 0) << 3 * ch)
3362306a36Sopenharmony_ci#define MCP3911_GAIN_VAL(ch, val)      ((val << 3 * ch) & MCP3911_GAIN_MASK(ch))
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#define MCP3911_REG_STATUSCOM		0x0a
3662306a36Sopenharmony_ci#define MCP3911_STATUSCOM_DRHIZ         BIT(12)
3762306a36Sopenharmony_ci#define MCP3911_STATUSCOM_READ		GENMASK(7, 6)
3862306a36Sopenharmony_ci#define MCP3911_STATUSCOM_CH1_24WIDTH	BIT(4)
3962306a36Sopenharmony_ci#define MCP3911_STATUSCOM_CH0_24WIDTH	BIT(3)
4062306a36Sopenharmony_ci#define MCP3911_STATUSCOM_EN_OFFCAL	BIT(2)
4162306a36Sopenharmony_ci#define MCP3911_STATUSCOM_EN_GAINCAL	BIT(1)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define MCP3911_REG_CONFIG		0x0c
4462306a36Sopenharmony_ci#define MCP3911_CONFIG_CLKEXT		BIT(1)
4562306a36Sopenharmony_ci#define MCP3911_CONFIG_VREFEXT		BIT(2)
4662306a36Sopenharmony_ci#define MCP3911_CONFIG_OSR		GENMASK(13, 11)
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define MCP3911_REG_OFFCAL_CH0		0x0e
4962306a36Sopenharmony_ci#define MCP3911_REG_GAINCAL_CH0		0x11
5062306a36Sopenharmony_ci#define MCP3911_REG_OFFCAL_CH1		0x14
5162306a36Sopenharmony_ci#define MCP3911_REG_GAINCAL_CH1		0x17
5262306a36Sopenharmony_ci#define MCP3911_REG_VREFCAL		0x1a
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define MCP3911_CHANNEL(x)		(MCP3911_REG_CHANNEL0 + x * 3)
5562306a36Sopenharmony_ci#define MCP3911_OFFCAL(x)		(MCP3911_REG_OFFCAL_CH0 + x * 6)
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci/* Internal voltage reference in mV */
5862306a36Sopenharmony_ci#define MCP3911_INT_VREF_MV		1200
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci#define MCP3911_REG_READ(reg, id)	((((reg) << 1) | ((id) << 6) | (1 << 0)) & 0xff)
6162306a36Sopenharmony_ci#define MCP3911_REG_WRITE(reg, id)	((((reg) << 1) | ((id) << 6) | (0 << 0)) & 0xff)
6262306a36Sopenharmony_ci#define MCP3911_REG_MASK		GENMASK(4, 1)
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci#define MCP3911_NUM_CHANNELS		2
6562306a36Sopenharmony_ci#define MCP3911_NUM_SCALES		6
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic const int mcp3911_osr_table[] = { 32, 64, 128, 256, 512, 1024, 2048, 4096 };
6862306a36Sopenharmony_cistatic u32 mcp3911_scale_table[MCP3911_NUM_SCALES][2];
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistruct mcp3911 {
7162306a36Sopenharmony_ci	struct spi_device *spi;
7262306a36Sopenharmony_ci	struct mutex lock;
7362306a36Sopenharmony_ci	struct regulator *vref;
7462306a36Sopenharmony_ci	struct clk *clki;
7562306a36Sopenharmony_ci	u32 dev_addr;
7662306a36Sopenharmony_ci	struct iio_trigger *trig;
7762306a36Sopenharmony_ci	u32 gain[MCP3911_NUM_CHANNELS];
7862306a36Sopenharmony_ci	struct {
7962306a36Sopenharmony_ci		u32 channels[MCP3911_NUM_CHANNELS];
8062306a36Sopenharmony_ci		s64 ts __aligned(8);
8162306a36Sopenharmony_ci	} scan;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	u8 tx_buf __aligned(IIO_DMA_MINALIGN);
8462306a36Sopenharmony_ci	u8 rx_buf[MCP3911_NUM_CHANNELS * 3];
8562306a36Sopenharmony_ci};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic int mcp3911_read(struct mcp3911 *adc, u8 reg, u32 *val, u8 len)
8862306a36Sopenharmony_ci{
8962306a36Sopenharmony_ci	int ret;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	reg = MCP3911_REG_READ(reg, adc->dev_addr);
9262306a36Sopenharmony_ci	ret = spi_write_then_read(adc->spi, &reg, 1, val, len);
9362306a36Sopenharmony_ci	if (ret < 0)
9462306a36Sopenharmony_ci		return ret;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	be32_to_cpus(val);
9762306a36Sopenharmony_ci	*val >>= ((4 - len) * 8);
9862306a36Sopenharmony_ci	dev_dbg(&adc->spi->dev, "reading 0x%x from register 0x%lx\n", *val,
9962306a36Sopenharmony_ci		FIELD_GET(MCP3911_REG_MASK, reg));
10062306a36Sopenharmony_ci	return ret;
10162306a36Sopenharmony_ci}
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic int mcp3911_write(struct mcp3911 *adc, u8 reg, u32 val, u8 len)
10462306a36Sopenharmony_ci{
10562306a36Sopenharmony_ci	dev_dbg(&adc->spi->dev, "writing 0x%x to register 0x%x\n", val, reg);
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	val <<= (3 - len) * 8;
10862306a36Sopenharmony_ci	cpu_to_be32s(&val);
10962306a36Sopenharmony_ci	val |= MCP3911_REG_WRITE(reg, adc->dev_addr);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	return spi_write(adc->spi, &val, len + 1);
11262306a36Sopenharmony_ci}
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic int mcp3911_update(struct mcp3911 *adc, u8 reg, u32 mask,
11562306a36Sopenharmony_ci		u32 val, u8 len)
11662306a36Sopenharmony_ci{
11762306a36Sopenharmony_ci	u32 tmp;
11862306a36Sopenharmony_ci	int ret;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	ret = mcp3911_read(adc, reg, &tmp, len);
12162306a36Sopenharmony_ci	if (ret)
12262306a36Sopenharmony_ci		return ret;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	val &= mask;
12562306a36Sopenharmony_ci	val |= tmp & ~mask;
12662306a36Sopenharmony_ci	return mcp3911_write(adc, reg, val, len);
12762306a36Sopenharmony_ci}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic int mcp3911_write_raw_get_fmt(struct iio_dev *indio_dev,
13062306a36Sopenharmony_ci					struct iio_chan_spec const *chan,
13162306a36Sopenharmony_ci					long mask)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	switch (mask) {
13462306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
13562306a36Sopenharmony_ci		return IIO_VAL_INT_PLUS_NANO;
13662306a36Sopenharmony_ci	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
13762306a36Sopenharmony_ci		return IIO_VAL_INT;
13862306a36Sopenharmony_ci	default:
13962306a36Sopenharmony_ci		return IIO_VAL_INT_PLUS_NANO;
14062306a36Sopenharmony_ci	}
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic int mcp3911_read_avail(struct iio_dev *indio_dev,
14462306a36Sopenharmony_ci			     struct iio_chan_spec const *chan,
14562306a36Sopenharmony_ci			     const int **vals, int *type, int *length,
14662306a36Sopenharmony_ci			     long info)
14762306a36Sopenharmony_ci{
14862306a36Sopenharmony_ci	switch (info) {
14962306a36Sopenharmony_ci	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
15062306a36Sopenharmony_ci		*type = IIO_VAL_INT;
15162306a36Sopenharmony_ci		*vals = mcp3911_osr_table;
15262306a36Sopenharmony_ci		*length = ARRAY_SIZE(mcp3911_osr_table);
15362306a36Sopenharmony_ci		return IIO_AVAIL_LIST;
15462306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
15562306a36Sopenharmony_ci		*type = IIO_VAL_INT_PLUS_NANO;
15662306a36Sopenharmony_ci		*vals = (int *)mcp3911_scale_table;
15762306a36Sopenharmony_ci		*length = ARRAY_SIZE(mcp3911_scale_table) * 2;
15862306a36Sopenharmony_ci		return IIO_AVAIL_LIST;
15962306a36Sopenharmony_ci	default:
16062306a36Sopenharmony_ci		return -EINVAL;
16162306a36Sopenharmony_ci	}
16262306a36Sopenharmony_ci}
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic int mcp3911_read_raw(struct iio_dev *indio_dev,
16562306a36Sopenharmony_ci			    struct iio_chan_spec const *channel, int *val,
16662306a36Sopenharmony_ci			    int *val2, long mask)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	struct mcp3911 *adc = iio_priv(indio_dev);
16962306a36Sopenharmony_ci	int ret = -EINVAL;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	mutex_lock(&adc->lock);
17262306a36Sopenharmony_ci	switch (mask) {
17362306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
17462306a36Sopenharmony_ci		ret = mcp3911_read(adc,
17562306a36Sopenharmony_ci				   MCP3911_CHANNEL(channel->channel), val, 3);
17662306a36Sopenharmony_ci		if (ret)
17762306a36Sopenharmony_ci			goto out;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci		*val = sign_extend32(*val, 23);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci		ret = IIO_VAL_INT;
18262306a36Sopenharmony_ci		break;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
18562306a36Sopenharmony_ci		ret = mcp3911_read(adc,
18662306a36Sopenharmony_ci				   MCP3911_OFFCAL(channel->channel), val, 3);
18762306a36Sopenharmony_ci		if (ret)
18862306a36Sopenharmony_ci			goto out;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci		ret = IIO_VAL_INT;
19162306a36Sopenharmony_ci		break;
19262306a36Sopenharmony_ci	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
19362306a36Sopenharmony_ci		ret = mcp3911_read(adc, MCP3911_REG_CONFIG, val, 2);
19462306a36Sopenharmony_ci		if (ret)
19562306a36Sopenharmony_ci			goto out;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci		*val = FIELD_GET(MCP3911_CONFIG_OSR, *val);
19862306a36Sopenharmony_ci		*val = 32 << *val;
19962306a36Sopenharmony_ci		ret = IIO_VAL_INT;
20062306a36Sopenharmony_ci		break;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
20362306a36Sopenharmony_ci		*val = mcp3911_scale_table[ilog2(adc->gain[channel->channel])][0];
20462306a36Sopenharmony_ci		*val2 = mcp3911_scale_table[ilog2(adc->gain[channel->channel])][1];
20562306a36Sopenharmony_ci		ret = IIO_VAL_INT_PLUS_NANO;
20662306a36Sopenharmony_ci		break;
20762306a36Sopenharmony_ci	}
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ciout:
21062306a36Sopenharmony_ci	mutex_unlock(&adc->lock);
21162306a36Sopenharmony_ci	return ret;
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic int mcp3911_write_raw(struct iio_dev *indio_dev,
21562306a36Sopenharmony_ci			    struct iio_chan_spec const *channel, int val,
21662306a36Sopenharmony_ci			    int val2, long mask)
21762306a36Sopenharmony_ci{
21862306a36Sopenharmony_ci	struct mcp3911 *adc = iio_priv(indio_dev);
21962306a36Sopenharmony_ci	int ret = -EINVAL;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	mutex_lock(&adc->lock);
22262306a36Sopenharmony_ci	switch (mask) {
22362306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
22462306a36Sopenharmony_ci		for (int i = 0; i < MCP3911_NUM_SCALES; i++) {
22562306a36Sopenharmony_ci			if (val == mcp3911_scale_table[i][0] &&
22662306a36Sopenharmony_ci				val2 == mcp3911_scale_table[i][1]) {
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci				adc->gain[channel->channel] = BIT(i);
22962306a36Sopenharmony_ci				ret = mcp3911_update(adc, MCP3911_REG_GAIN,
23062306a36Sopenharmony_ci						MCP3911_GAIN_MASK(channel->channel),
23162306a36Sopenharmony_ci						MCP3911_GAIN_VAL(channel->channel, i), 1);
23262306a36Sopenharmony_ci			}
23362306a36Sopenharmony_ci		}
23462306a36Sopenharmony_ci		break;
23562306a36Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
23662306a36Sopenharmony_ci		if (val2 != 0) {
23762306a36Sopenharmony_ci			ret = -EINVAL;
23862306a36Sopenharmony_ci			goto out;
23962306a36Sopenharmony_ci		}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci		/* Write offset */
24262306a36Sopenharmony_ci		ret = mcp3911_write(adc, MCP3911_OFFCAL(channel->channel), val,
24362306a36Sopenharmony_ci				    3);
24462306a36Sopenharmony_ci		if (ret)
24562306a36Sopenharmony_ci			goto out;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci		/* Enable offset*/
24862306a36Sopenharmony_ci		ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM,
24962306a36Sopenharmony_ci				MCP3911_STATUSCOM_EN_OFFCAL,
25062306a36Sopenharmony_ci				MCP3911_STATUSCOM_EN_OFFCAL, 2);
25162306a36Sopenharmony_ci		break;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
25462306a36Sopenharmony_ci		for (int i = 0; i < ARRAY_SIZE(mcp3911_osr_table); i++) {
25562306a36Sopenharmony_ci			if (val == mcp3911_osr_table[i]) {
25662306a36Sopenharmony_ci				val = FIELD_PREP(MCP3911_CONFIG_OSR, i);
25762306a36Sopenharmony_ci				ret = mcp3911_update(adc, MCP3911_REG_CONFIG, MCP3911_CONFIG_OSR,
25862306a36Sopenharmony_ci						val, 2);
25962306a36Sopenharmony_ci				break;
26062306a36Sopenharmony_ci			}
26162306a36Sopenharmony_ci		}
26262306a36Sopenharmony_ci		break;
26362306a36Sopenharmony_ci	}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ciout:
26662306a36Sopenharmony_ci	mutex_unlock(&adc->lock);
26762306a36Sopenharmony_ci	return ret;
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic int mcp3911_calc_scale_table(struct mcp3911 *adc)
27162306a36Sopenharmony_ci{
27262306a36Sopenharmony_ci	u32 ref = MCP3911_INT_VREF_MV;
27362306a36Sopenharmony_ci	u32 div;
27462306a36Sopenharmony_ci	int ret;
27562306a36Sopenharmony_ci	u64 tmp;
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	if (adc->vref) {
27862306a36Sopenharmony_ci		ret = regulator_get_voltage(adc->vref);
27962306a36Sopenharmony_ci		if (ret < 0) {
28062306a36Sopenharmony_ci			dev_err(&adc->spi->dev,
28162306a36Sopenharmony_ci				"failed to get vref voltage: %d\n",
28262306a36Sopenharmony_ci			       ret);
28362306a36Sopenharmony_ci			return ret;
28462306a36Sopenharmony_ci		}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci		ref = ret / 1000;
28762306a36Sopenharmony_ci	}
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	/*
29062306a36Sopenharmony_ci	 * For 24-bit Conversion
29162306a36Sopenharmony_ci	 * Raw = ((Voltage)/(Vref) * 2^23 * Gain * 1.5
29262306a36Sopenharmony_ci	 * Voltage = Raw * (Vref)/(2^23 * Gain * 1.5)
29362306a36Sopenharmony_ci	 *
29462306a36Sopenharmony_ci	 * ref = Reference voltage
29562306a36Sopenharmony_ci	 * div = (2^23 * 1.5 * gain) = 12582912 * gain
29662306a36Sopenharmony_ci	 */
29762306a36Sopenharmony_ci	for (int i = 0; i < MCP3911_NUM_SCALES; i++) {
29862306a36Sopenharmony_ci		div = 12582912 * BIT(i);
29962306a36Sopenharmony_ci		tmp = div_s64((s64)ref * 1000000000LL, div);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci		mcp3911_scale_table[i][0] = 0;
30262306a36Sopenharmony_ci		mcp3911_scale_table[i][1] = tmp;
30362306a36Sopenharmony_ci	}
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	return 0;
30662306a36Sopenharmony_ci}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci#define MCP3911_CHAN(idx) {					\
30962306a36Sopenharmony_ci		.type = IIO_VOLTAGE,				\
31062306a36Sopenharmony_ci		.indexed = 1,					\
31162306a36Sopenharmony_ci		.channel = idx,					\
31262306a36Sopenharmony_ci		.scan_index = idx,				\
31362306a36Sopenharmony_ci		.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
31462306a36Sopenharmony_ci		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |	\
31562306a36Sopenharmony_ci			BIT(IIO_CHAN_INFO_OFFSET) |		\
31662306a36Sopenharmony_ci			BIT(IIO_CHAN_INFO_SCALE),		\
31762306a36Sopenharmony_ci		.info_mask_shared_by_type_available =           \
31862306a36Sopenharmony_ci			BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),	\
31962306a36Sopenharmony_ci		.info_mask_separate_available =			\
32062306a36Sopenharmony_ci			BIT(IIO_CHAN_INFO_SCALE),		\
32162306a36Sopenharmony_ci		.scan_type = {					\
32262306a36Sopenharmony_ci			.sign = 's',				\
32362306a36Sopenharmony_ci			.realbits = 24,				\
32462306a36Sopenharmony_ci			.storagebits = 32,			\
32562306a36Sopenharmony_ci			.endianness = IIO_BE,			\
32662306a36Sopenharmony_ci		},						\
32762306a36Sopenharmony_ci}
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic const struct iio_chan_spec mcp3911_channels[] = {
33062306a36Sopenharmony_ci	MCP3911_CHAN(0),
33162306a36Sopenharmony_ci	MCP3911_CHAN(1),
33262306a36Sopenharmony_ci	IIO_CHAN_SOFT_TIMESTAMP(2),
33362306a36Sopenharmony_ci};
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cistatic irqreturn_t mcp3911_trigger_handler(int irq, void *p)
33662306a36Sopenharmony_ci{
33762306a36Sopenharmony_ci	struct iio_poll_func *pf = p;
33862306a36Sopenharmony_ci	struct iio_dev *indio_dev = pf->indio_dev;
33962306a36Sopenharmony_ci	struct mcp3911 *adc = iio_priv(indio_dev);
34062306a36Sopenharmony_ci	struct spi_transfer xfer[] = {
34162306a36Sopenharmony_ci		{
34262306a36Sopenharmony_ci			.tx_buf = &adc->tx_buf,
34362306a36Sopenharmony_ci			.len = 1,
34462306a36Sopenharmony_ci		}, {
34562306a36Sopenharmony_ci			.rx_buf = adc->rx_buf,
34662306a36Sopenharmony_ci			.len = sizeof(adc->rx_buf),
34762306a36Sopenharmony_ci		},
34862306a36Sopenharmony_ci	};
34962306a36Sopenharmony_ci	int scan_index;
35062306a36Sopenharmony_ci	int i = 0;
35162306a36Sopenharmony_ci	int ret;
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	mutex_lock(&adc->lock);
35462306a36Sopenharmony_ci	adc->tx_buf = MCP3911_REG_READ(MCP3911_CHANNEL(0), adc->dev_addr);
35562306a36Sopenharmony_ci	ret = spi_sync_transfer(adc->spi, xfer, ARRAY_SIZE(xfer));
35662306a36Sopenharmony_ci	if (ret < 0) {
35762306a36Sopenharmony_ci		dev_warn(&adc->spi->dev,
35862306a36Sopenharmony_ci				"failed to get conversion data\n");
35962306a36Sopenharmony_ci		goto out;
36062306a36Sopenharmony_ci	}
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	for_each_set_bit(scan_index, indio_dev->active_scan_mask, indio_dev->masklength) {
36362306a36Sopenharmony_ci		const struct iio_chan_spec *scan_chan = &indio_dev->channels[scan_index];
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_ci		adc->scan.channels[i] = get_unaligned_be24(&adc->rx_buf[scan_chan->channel * 3]);
36662306a36Sopenharmony_ci		i++;
36762306a36Sopenharmony_ci	}
36862306a36Sopenharmony_ci	iio_push_to_buffers_with_timestamp(indio_dev, &adc->scan,
36962306a36Sopenharmony_ci					   iio_get_time_ns(indio_dev));
37062306a36Sopenharmony_ciout:
37162306a36Sopenharmony_ci	mutex_unlock(&adc->lock);
37262306a36Sopenharmony_ci	iio_trigger_notify_done(indio_dev->trig);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	return IRQ_HANDLED;
37562306a36Sopenharmony_ci}
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic const struct iio_info mcp3911_info = {
37862306a36Sopenharmony_ci	.read_raw = mcp3911_read_raw,
37962306a36Sopenharmony_ci	.write_raw = mcp3911_write_raw,
38062306a36Sopenharmony_ci	.read_avail = mcp3911_read_avail,
38162306a36Sopenharmony_ci	.write_raw_get_fmt = mcp3911_write_raw_get_fmt,
38262306a36Sopenharmony_ci};
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic int mcp3911_config(struct mcp3911 *adc)
38562306a36Sopenharmony_ci{
38662306a36Sopenharmony_ci	struct device *dev = &adc->spi->dev;
38762306a36Sopenharmony_ci	u32 regval;
38862306a36Sopenharmony_ci	int ret;
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	ret = device_property_read_u32(dev, "microchip,device-addr", &adc->dev_addr);
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	/*
39362306a36Sopenharmony_ci	 * Fallback to "device-addr" due to historical mismatch between
39462306a36Sopenharmony_ci	 * dt-bindings and implementation
39562306a36Sopenharmony_ci	 */
39662306a36Sopenharmony_ci	if (ret)
39762306a36Sopenharmony_ci		device_property_read_u32(dev, "device-addr", &adc->dev_addr);
39862306a36Sopenharmony_ci	if (adc->dev_addr > 3) {
39962306a36Sopenharmony_ci		dev_err(&adc->spi->dev,
40062306a36Sopenharmony_ci			"invalid device address (%i). Must be in range 0-3.\n",
40162306a36Sopenharmony_ci			adc->dev_addr);
40262306a36Sopenharmony_ci		return -EINVAL;
40362306a36Sopenharmony_ci	}
40462306a36Sopenharmony_ci	dev_dbg(&adc->spi->dev, "use device address %i\n", adc->dev_addr);
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci	ret = mcp3911_read(adc, MCP3911_REG_CONFIG, &regval, 2);
40762306a36Sopenharmony_ci	if (ret)
40862306a36Sopenharmony_ci		return ret;
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	regval &= ~MCP3911_CONFIG_VREFEXT;
41162306a36Sopenharmony_ci	if (adc->vref) {
41262306a36Sopenharmony_ci		dev_dbg(&adc->spi->dev, "use external voltage reference\n");
41362306a36Sopenharmony_ci		regval |= FIELD_PREP(MCP3911_CONFIG_VREFEXT, 1);
41462306a36Sopenharmony_ci	} else {
41562306a36Sopenharmony_ci		dev_dbg(&adc->spi->dev,
41662306a36Sopenharmony_ci			"use internal voltage reference (1.2V)\n");
41762306a36Sopenharmony_ci		regval |= FIELD_PREP(MCP3911_CONFIG_VREFEXT, 0);
41862306a36Sopenharmony_ci	}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	regval &= ~MCP3911_CONFIG_CLKEXT;
42162306a36Sopenharmony_ci	if (adc->clki) {
42262306a36Sopenharmony_ci		dev_dbg(&adc->spi->dev, "use external clock as clocksource\n");
42362306a36Sopenharmony_ci		regval |= FIELD_PREP(MCP3911_CONFIG_CLKEXT, 1);
42462306a36Sopenharmony_ci	} else {
42562306a36Sopenharmony_ci		dev_dbg(&adc->spi->dev,
42662306a36Sopenharmony_ci			"use crystal oscillator as clocksource\n");
42762306a36Sopenharmony_ci		regval |= FIELD_PREP(MCP3911_CONFIG_CLKEXT, 0);
42862306a36Sopenharmony_ci	}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	ret = mcp3911_write(adc, MCP3911_REG_CONFIG, regval, 2);
43162306a36Sopenharmony_ci	if (ret)
43262306a36Sopenharmony_ci		return ret;
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	ret = mcp3911_read(adc, MCP3911_REG_STATUSCOM, &regval, 2);
43562306a36Sopenharmony_ci	if (ret)
43662306a36Sopenharmony_ci		return ret;
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	/* Address counter incremented, cycle through register types */
43962306a36Sopenharmony_ci	regval &= ~MCP3911_STATUSCOM_READ;
44062306a36Sopenharmony_ci	regval |= FIELD_PREP(MCP3911_STATUSCOM_READ, 0x02);
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	return  mcp3911_write(adc, MCP3911_REG_STATUSCOM, regval, 2);
44362306a36Sopenharmony_ci}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_cistatic void mcp3911_cleanup_regulator(void *vref)
44662306a36Sopenharmony_ci{
44762306a36Sopenharmony_ci	regulator_disable(vref);
44862306a36Sopenharmony_ci}
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic int mcp3911_set_trigger_state(struct iio_trigger *trig, bool enable)
45162306a36Sopenharmony_ci{
45262306a36Sopenharmony_ci	struct mcp3911 *adc = iio_trigger_get_drvdata(trig);
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	if (enable)
45562306a36Sopenharmony_ci		enable_irq(adc->spi->irq);
45662306a36Sopenharmony_ci	else
45762306a36Sopenharmony_ci		disable_irq(adc->spi->irq);
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	return 0;
46062306a36Sopenharmony_ci}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic const struct iio_trigger_ops mcp3911_trigger_ops = {
46362306a36Sopenharmony_ci	.validate_device = iio_trigger_validate_own_device,
46462306a36Sopenharmony_ci	.set_trigger_state = mcp3911_set_trigger_state,
46562306a36Sopenharmony_ci};
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic int mcp3911_probe(struct spi_device *spi)
46862306a36Sopenharmony_ci{
46962306a36Sopenharmony_ci	struct iio_dev *indio_dev;
47062306a36Sopenharmony_ci	struct mcp3911 *adc;
47162306a36Sopenharmony_ci	int ret;
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*adc));
47462306a36Sopenharmony_ci	if (!indio_dev)
47562306a36Sopenharmony_ci		return -ENOMEM;
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_ci	adc = iio_priv(indio_dev);
47862306a36Sopenharmony_ci	adc->spi = spi;
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	adc->vref = devm_regulator_get_optional(&adc->spi->dev, "vref");
48162306a36Sopenharmony_ci	if (IS_ERR(adc->vref)) {
48262306a36Sopenharmony_ci		if (PTR_ERR(adc->vref) == -ENODEV) {
48362306a36Sopenharmony_ci			adc->vref = NULL;
48462306a36Sopenharmony_ci		} else {
48562306a36Sopenharmony_ci			dev_err(&adc->spi->dev,
48662306a36Sopenharmony_ci				"failed to get regulator (%ld)\n",
48762306a36Sopenharmony_ci				PTR_ERR(adc->vref));
48862306a36Sopenharmony_ci			return PTR_ERR(adc->vref);
48962306a36Sopenharmony_ci		}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ci	} else {
49262306a36Sopenharmony_ci		ret = regulator_enable(adc->vref);
49362306a36Sopenharmony_ci		if (ret)
49462306a36Sopenharmony_ci			return ret;
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci		ret = devm_add_action_or_reset(&spi->dev,
49762306a36Sopenharmony_ci				mcp3911_cleanup_regulator, adc->vref);
49862306a36Sopenharmony_ci		if (ret)
49962306a36Sopenharmony_ci			return ret;
50062306a36Sopenharmony_ci	}
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci	adc->clki = devm_clk_get_enabled(&adc->spi->dev, NULL);
50362306a36Sopenharmony_ci	if (IS_ERR(adc->clki)) {
50462306a36Sopenharmony_ci		if (PTR_ERR(adc->clki) == -ENOENT) {
50562306a36Sopenharmony_ci			adc->clki = NULL;
50662306a36Sopenharmony_ci		} else {
50762306a36Sopenharmony_ci			dev_err(&adc->spi->dev,
50862306a36Sopenharmony_ci				"failed to get adc clk (%ld)\n",
50962306a36Sopenharmony_ci				PTR_ERR(adc->clki));
51062306a36Sopenharmony_ci			return PTR_ERR(adc->clki);
51162306a36Sopenharmony_ci		}
51262306a36Sopenharmony_ci	}
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	ret = mcp3911_config(adc);
51562306a36Sopenharmony_ci	if (ret)
51662306a36Sopenharmony_ci		return ret;
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	if (device_property_read_bool(&adc->spi->dev, "microchip,data-ready-hiz"))
51962306a36Sopenharmony_ci		ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM, MCP3911_STATUSCOM_DRHIZ,
52062306a36Sopenharmony_ci				0, 2);
52162306a36Sopenharmony_ci	else
52262306a36Sopenharmony_ci		ret = mcp3911_update(adc, MCP3911_REG_STATUSCOM, MCP3911_STATUSCOM_DRHIZ,
52362306a36Sopenharmony_ci				MCP3911_STATUSCOM_DRHIZ, 2);
52462306a36Sopenharmony_ci	if (ret)
52562306a36Sopenharmony_ci		return ret;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	ret = mcp3911_calc_scale_table(adc);
52862306a36Sopenharmony_ci	if (ret)
52962306a36Sopenharmony_ci		return ret;
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci       /* Set gain to 1 for all channels */
53262306a36Sopenharmony_ci	for (int i = 0; i < MCP3911_NUM_CHANNELS; i++) {
53362306a36Sopenharmony_ci		adc->gain[i] = 1;
53462306a36Sopenharmony_ci		ret = mcp3911_update(adc, MCP3911_REG_GAIN,
53562306a36Sopenharmony_ci				MCP3911_GAIN_MASK(i),
53662306a36Sopenharmony_ci				MCP3911_GAIN_VAL(i, 0), 1);
53762306a36Sopenharmony_ci		if (ret)
53862306a36Sopenharmony_ci			return ret;
53962306a36Sopenharmony_ci	}
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci	indio_dev->name = spi_get_device_id(spi)->name;
54262306a36Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
54362306a36Sopenharmony_ci	indio_dev->info = &mcp3911_info;
54462306a36Sopenharmony_ci	spi_set_drvdata(spi, indio_dev);
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	indio_dev->channels = mcp3911_channels;
54762306a36Sopenharmony_ci	indio_dev->num_channels = ARRAY_SIZE(mcp3911_channels);
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	mutex_init(&adc->lock);
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci	if (spi->irq > 0) {
55262306a36Sopenharmony_ci		adc->trig = devm_iio_trigger_alloc(&spi->dev, "%s-dev%d",
55362306a36Sopenharmony_ci				indio_dev->name,
55462306a36Sopenharmony_ci				iio_device_id(indio_dev));
55562306a36Sopenharmony_ci		if (!adc->trig)
55662306a36Sopenharmony_ci			return -ENOMEM;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci		adc->trig->ops = &mcp3911_trigger_ops;
55962306a36Sopenharmony_ci		iio_trigger_set_drvdata(adc->trig, adc);
56062306a36Sopenharmony_ci		ret = devm_iio_trigger_register(&spi->dev, adc->trig);
56162306a36Sopenharmony_ci		if (ret)
56262306a36Sopenharmony_ci			return ret;
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci		/*
56562306a36Sopenharmony_ci		 * The device generates interrupts as long as it is powered up.
56662306a36Sopenharmony_ci		 * Some platforms might not allow the option to power it down so
56762306a36Sopenharmony_ci		 * don't enable the interrupt to avoid extra load on the system.
56862306a36Sopenharmony_ci		 */
56962306a36Sopenharmony_ci		ret = devm_request_irq(&spi->dev, spi->irq,
57062306a36Sopenharmony_ci				&iio_trigger_generic_data_rdy_poll, IRQF_NO_AUTOEN | IRQF_ONESHOT,
57162306a36Sopenharmony_ci				indio_dev->name, adc->trig);
57262306a36Sopenharmony_ci		if (ret)
57362306a36Sopenharmony_ci			return ret;
57462306a36Sopenharmony_ci	}
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev,
57762306a36Sopenharmony_ci			NULL,
57862306a36Sopenharmony_ci			mcp3911_trigger_handler, NULL);
57962306a36Sopenharmony_ci	if (ret)
58062306a36Sopenharmony_ci		return ret;
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_ci	return devm_iio_device_register(&adc->spi->dev, indio_dev);
58362306a36Sopenharmony_ci}
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistatic const struct of_device_id mcp3911_dt_ids[] = {
58662306a36Sopenharmony_ci	{ .compatible = "microchip,mcp3911" },
58762306a36Sopenharmony_ci	{ }
58862306a36Sopenharmony_ci};
58962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mcp3911_dt_ids);
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic const struct spi_device_id mcp3911_id[] = {
59262306a36Sopenharmony_ci	{ "mcp3911", 0 },
59362306a36Sopenharmony_ci	{ }
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, mcp3911_id);
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic struct spi_driver mcp3911_driver = {
59862306a36Sopenharmony_ci	.driver = {
59962306a36Sopenharmony_ci		.name = "mcp3911",
60062306a36Sopenharmony_ci		.of_match_table = mcp3911_dt_ids,
60162306a36Sopenharmony_ci	},
60262306a36Sopenharmony_ci	.probe = mcp3911_probe,
60362306a36Sopenharmony_ci	.id_table = mcp3911_id,
60462306a36Sopenharmony_ci};
60562306a36Sopenharmony_cimodule_spi_driver(mcp3911_driver);
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ciMODULE_AUTHOR("Marcus Folkesson <marcus.folkesson@gmail.com>");
60862306a36Sopenharmony_ciMODULE_AUTHOR("Kent Gustavsson <kent@minoris.se>");
60962306a36Sopenharmony_ciMODULE_DESCRIPTION("Microchip Technology MCP3911");
61062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
611