162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * MAX11410 SPI ADC driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright 2022 Analog Devices Inc. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/bitfield.h> 862306a36Sopenharmony_ci#include <linux/delay.h> 962306a36Sopenharmony_ci#include <linux/device.h> 1062306a36Sopenharmony_ci#include <linux/err.h> 1162306a36Sopenharmony_ci#include <linux/interrupt.h> 1262306a36Sopenharmony_ci#include <linux/kernel.h> 1362306a36Sopenharmony_ci#include <linux/module.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 1662306a36Sopenharmony_ci#include <linux/spi/spi.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <asm/unaligned.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include <linux/iio/buffer.h> 2162306a36Sopenharmony_ci#include <linux/iio/sysfs.h> 2262306a36Sopenharmony_ci#include <linux/iio/trigger.h> 2362306a36Sopenharmony_ci#include <linux/iio/trigger_consumer.h> 2462306a36Sopenharmony_ci#include <linux/iio/triggered_buffer.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define MAX11410_REG_CONV_START 0x01 2762306a36Sopenharmony_ci#define MAX11410_CONV_TYPE_SINGLE 0x00 2862306a36Sopenharmony_ci#define MAX11410_CONV_TYPE_CONTINUOUS 0x01 2962306a36Sopenharmony_ci#define MAX11410_REG_CAL_START 0x03 3062306a36Sopenharmony_ci#define MAX11410_CAL_START_SELF 0x00 3162306a36Sopenharmony_ci#define MAX11410_CAL_START_PGA 0x01 3262306a36Sopenharmony_ci#define MAX11410_REG_GPIO_CTRL(ch) ((ch) ? 0x05 : 0x04) 3362306a36Sopenharmony_ci#define MAX11410_GPIO_INTRB 0xC1 3462306a36Sopenharmony_ci#define MAX11410_REG_FILTER 0x08 3562306a36Sopenharmony_ci#define MAX11410_FILTER_RATE_MASK GENMASK(3, 0) 3662306a36Sopenharmony_ci#define MAX11410_FILTER_RATE_MAX 0x0F 3762306a36Sopenharmony_ci#define MAX11410_FILTER_LINEF_MASK GENMASK(5, 4) 3862306a36Sopenharmony_ci#define MAX11410_FILTER_50HZ BIT(5) 3962306a36Sopenharmony_ci#define MAX11410_FILTER_60HZ BIT(4) 4062306a36Sopenharmony_ci#define MAX11410_REG_CTRL 0x09 4162306a36Sopenharmony_ci#define MAX11410_CTRL_REFSEL_MASK GENMASK(2, 0) 4262306a36Sopenharmony_ci#define MAX11410_CTRL_VREFN_BUF_BIT BIT(3) 4362306a36Sopenharmony_ci#define MAX11410_CTRL_VREFP_BUF_BIT BIT(4) 4462306a36Sopenharmony_ci#define MAX11410_CTRL_FORMAT_BIT BIT(5) 4562306a36Sopenharmony_ci#define MAX11410_CTRL_UNIPOLAR_BIT BIT(6) 4662306a36Sopenharmony_ci#define MAX11410_REG_MUX_CTRL0 0x0B 4762306a36Sopenharmony_ci#define MAX11410_REG_PGA 0x0E 4862306a36Sopenharmony_ci#define MAX11410_PGA_GAIN_MASK GENMASK(2, 0) 4962306a36Sopenharmony_ci#define MAX11410_PGA_SIG_PATH_MASK GENMASK(5, 4) 5062306a36Sopenharmony_ci#define MAX11410_PGA_SIG_PATH_BUFFERED 0x00 5162306a36Sopenharmony_ci#define MAX11410_PGA_SIG_PATH_BYPASS 0x01 5262306a36Sopenharmony_ci#define MAX11410_PGA_SIG_PATH_PGA 0x02 5362306a36Sopenharmony_ci#define MAX11410_REG_DATA0 0x30 5462306a36Sopenharmony_ci#define MAX11410_REG_STATUS 0x38 5562306a36Sopenharmony_ci#define MAX11410_STATUS_CONV_READY_BIT BIT(0) 5662306a36Sopenharmony_ci#define MAX11410_STATUS_CAL_READY_BIT BIT(2) 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define MAX11410_REFSEL_AVDD_AGND 0x03 5962306a36Sopenharmony_ci#define MAX11410_REFSEL_MAX 0x06 6062306a36Sopenharmony_ci#define MAX11410_SIG_PATH_MAX 0x02 6162306a36Sopenharmony_ci#define MAX11410_CHANNEL_INDEX_MAX 0x0A 6262306a36Sopenharmony_ci#define MAX11410_AINP_AVDD 0x0A 6362306a36Sopenharmony_ci#define MAX11410_AINN_GND 0x0A 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define MAX11410_CONVERSION_TIMEOUT_MS 2000 6662306a36Sopenharmony_ci#define MAX11410_CALIB_TIMEOUT_MS 2000 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define MAX11410_SCALE_AVAIL_SIZE 8 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cienum max11410_filter { 7162306a36Sopenharmony_ci MAX11410_FILTER_FIR5060, 7262306a36Sopenharmony_ci MAX11410_FILTER_FIR50, 7362306a36Sopenharmony_ci MAX11410_FILTER_FIR60, 7462306a36Sopenharmony_ci MAX11410_FILTER_SINC4, 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic const u8 max11410_sampling_len[] = { 7862306a36Sopenharmony_ci [MAX11410_FILTER_FIR5060] = 5, 7962306a36Sopenharmony_ci [MAX11410_FILTER_FIR50] = 6, 8062306a36Sopenharmony_ci [MAX11410_FILTER_FIR60] = 6, 8162306a36Sopenharmony_ci [MAX11410_FILTER_SINC4] = 10, 8262306a36Sopenharmony_ci}; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic const int max11410_sampling_rates[4][10][2] = { 8562306a36Sopenharmony_ci [MAX11410_FILTER_FIR5060] = { 8662306a36Sopenharmony_ci { 1, 100000 }, 8762306a36Sopenharmony_ci { 2, 100000 }, 8862306a36Sopenharmony_ci { 4, 200000 }, 8962306a36Sopenharmony_ci { 8, 400000 }, 9062306a36Sopenharmony_ci { 16, 800000 } 9162306a36Sopenharmony_ci }, 9262306a36Sopenharmony_ci [MAX11410_FILTER_FIR50] = { 9362306a36Sopenharmony_ci { 1, 300000 }, 9462306a36Sopenharmony_ci { 2, 700000 }, 9562306a36Sopenharmony_ci { 5, 300000 }, 9662306a36Sopenharmony_ci { 10, 700000 }, 9762306a36Sopenharmony_ci { 21, 300000 }, 9862306a36Sopenharmony_ci { 40 } 9962306a36Sopenharmony_ci }, 10062306a36Sopenharmony_ci [MAX11410_FILTER_FIR60] = { 10162306a36Sopenharmony_ci { 1, 300000 }, 10262306a36Sopenharmony_ci { 2, 700000 }, 10362306a36Sopenharmony_ci { 5, 300000 }, 10462306a36Sopenharmony_ci { 10, 700000 }, 10562306a36Sopenharmony_ci { 21, 300000 }, 10662306a36Sopenharmony_ci { 40 } 10762306a36Sopenharmony_ci }, 10862306a36Sopenharmony_ci [MAX11410_FILTER_SINC4] = { 10962306a36Sopenharmony_ci { 4 }, 11062306a36Sopenharmony_ci { 10 }, 11162306a36Sopenharmony_ci { 20 }, 11262306a36Sopenharmony_ci { 40 }, 11362306a36Sopenharmony_ci { 60 }, 11462306a36Sopenharmony_ci { 120 }, 11562306a36Sopenharmony_ci { 240 }, 11662306a36Sopenharmony_ci { 480 }, 11762306a36Sopenharmony_ci { 960 }, 11862306a36Sopenharmony_ci { 1920 } 11962306a36Sopenharmony_ci } 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistruct max11410_channel_config { 12362306a36Sopenharmony_ci u32 settling_time_us; 12462306a36Sopenharmony_ci u32 *scale_avail; 12562306a36Sopenharmony_ci u8 refsel; 12662306a36Sopenharmony_ci u8 sig_path; 12762306a36Sopenharmony_ci u8 gain; 12862306a36Sopenharmony_ci bool bipolar; 12962306a36Sopenharmony_ci bool buffered_vrefp; 13062306a36Sopenharmony_ci bool buffered_vrefn; 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistruct max11410_state { 13462306a36Sopenharmony_ci struct spi_device *spi_dev; 13562306a36Sopenharmony_ci struct iio_trigger *trig; 13662306a36Sopenharmony_ci struct completion completion; 13762306a36Sopenharmony_ci struct mutex lock; /* Prevent changing channel config during sampling */ 13862306a36Sopenharmony_ci struct regmap *regmap; 13962306a36Sopenharmony_ci struct regulator *avdd; 14062306a36Sopenharmony_ci struct regulator *vrefp[3]; 14162306a36Sopenharmony_ci struct regulator *vrefn[3]; 14262306a36Sopenharmony_ci struct max11410_channel_config *channels; 14362306a36Sopenharmony_ci int irq; 14462306a36Sopenharmony_ci struct { 14562306a36Sopenharmony_ci u32 data __aligned(IIO_DMA_MINALIGN); 14662306a36Sopenharmony_ci s64 ts __aligned(8); 14762306a36Sopenharmony_ci } scan; 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct iio_chan_spec chanspec_template = { 15162306a36Sopenharmony_ci .type = IIO_VOLTAGE, 15262306a36Sopenharmony_ci .indexed = 1, 15362306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | 15462306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_SCALE) | 15562306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_OFFSET), 15662306a36Sopenharmony_ci .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), 15762306a36Sopenharmony_ci .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_SAMP_FREQ), 15862306a36Sopenharmony_ci .scan_type = { 15962306a36Sopenharmony_ci .sign = 's', 16062306a36Sopenharmony_ci .realbits = 24, 16162306a36Sopenharmony_ci .storagebits = 32, 16262306a36Sopenharmony_ci .endianness = IIO_LE, 16362306a36Sopenharmony_ci }, 16462306a36Sopenharmony_ci}; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic unsigned int max11410_reg_size(unsigned int reg) 16762306a36Sopenharmony_ci{ 16862306a36Sopenharmony_ci /* Registers from 0x00 to 0x10 are 1 byte, the rest are 3 bytes long. */ 16962306a36Sopenharmony_ci return reg <= 0x10 ? 1 : 3; 17062306a36Sopenharmony_ci} 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic int max11410_write_reg(struct max11410_state *st, unsigned int reg, 17362306a36Sopenharmony_ci unsigned int val) 17462306a36Sopenharmony_ci{ 17562306a36Sopenharmony_ci /* This driver only needs to write 8-bit registers */ 17662306a36Sopenharmony_ci if (max11410_reg_size(reg) != 1) 17762306a36Sopenharmony_ci return -EINVAL; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return regmap_write(st->regmap, reg, val); 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic int max11410_read_reg(struct max11410_state *st, unsigned int reg, 18362306a36Sopenharmony_ci int *val) 18462306a36Sopenharmony_ci{ 18562306a36Sopenharmony_ci int ret; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci if (max11410_reg_size(reg) == 3) { 18862306a36Sopenharmony_ci ret = regmap_bulk_read(st->regmap, reg, &st->scan.data, 3); 18962306a36Sopenharmony_ci if (ret) 19062306a36Sopenharmony_ci return ret; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci *val = get_unaligned_be24(&st->scan.data); 19362306a36Sopenharmony_ci return 0; 19462306a36Sopenharmony_ci } 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci return regmap_read(st->regmap, reg, val); 19762306a36Sopenharmony_ci} 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_cistatic struct regulator *max11410_get_vrefp(struct max11410_state *st, 20062306a36Sopenharmony_ci u8 refsel) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci refsel = refsel % 4; 20362306a36Sopenharmony_ci if (refsel == 3) 20462306a36Sopenharmony_ci return st->avdd; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci return st->vrefp[refsel]; 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic struct regulator *max11410_get_vrefn(struct max11410_state *st, 21062306a36Sopenharmony_ci u8 refsel) 21162306a36Sopenharmony_ci{ 21262306a36Sopenharmony_ci if (refsel > 2) 21362306a36Sopenharmony_ci return NULL; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci return st->vrefn[refsel]; 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic const struct regmap_config regmap_config = { 21962306a36Sopenharmony_ci .reg_bits = 8, 22062306a36Sopenharmony_ci .val_bits = 8, 22162306a36Sopenharmony_ci .max_register = 0x39, 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic ssize_t max11410_notch_en_show(struct device *dev, 22562306a36Sopenharmony_ci struct device_attribute *devattr, 22662306a36Sopenharmony_ci char *buf) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_get_drvdata(dev); 22962306a36Sopenharmony_ci struct max11410_state *state = iio_priv(indio_dev); 23062306a36Sopenharmony_ci struct iio_dev_attr *iio_attr = to_iio_dev_attr(devattr); 23162306a36Sopenharmony_ci unsigned int val; 23262306a36Sopenharmony_ci int ret; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci ret = max11410_read_reg(state, MAX11410_REG_FILTER, &val); 23562306a36Sopenharmony_ci if (ret) 23662306a36Sopenharmony_ci return ret; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci switch (iio_attr->address) { 23962306a36Sopenharmony_ci case 0: 24062306a36Sopenharmony_ci val = !FIELD_GET(MAX11410_FILTER_50HZ, val); 24162306a36Sopenharmony_ci break; 24262306a36Sopenharmony_ci case 1: 24362306a36Sopenharmony_ci val = !FIELD_GET(MAX11410_FILTER_60HZ, val); 24462306a36Sopenharmony_ci break; 24562306a36Sopenharmony_ci case 2: 24662306a36Sopenharmony_ci val = FIELD_GET(MAX11410_FILTER_LINEF_MASK, val) == 3; 24762306a36Sopenharmony_ci break; 24862306a36Sopenharmony_ci default: 24962306a36Sopenharmony_ci return -EINVAL; 25062306a36Sopenharmony_ci } 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci return sysfs_emit(buf, "%d\n", val); 25362306a36Sopenharmony_ci} 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic ssize_t max11410_notch_en_store(struct device *dev, 25662306a36Sopenharmony_ci struct device_attribute *devattr, 25762306a36Sopenharmony_ci const char *buf, size_t count) 25862306a36Sopenharmony_ci{ 25962306a36Sopenharmony_ci struct iio_dev_attr *iio_attr = to_iio_dev_attr(devattr); 26062306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_get_drvdata(dev); 26162306a36Sopenharmony_ci struct max11410_state *state = iio_priv(indio_dev); 26262306a36Sopenharmony_ci unsigned int filter_bits; 26362306a36Sopenharmony_ci bool enable; 26462306a36Sopenharmony_ci int ret; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci ret = kstrtobool(buf, &enable); 26762306a36Sopenharmony_ci if (ret) 26862306a36Sopenharmony_ci return ret; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci switch (iio_attr->address) { 27162306a36Sopenharmony_ci case 0: 27262306a36Sopenharmony_ci filter_bits = MAX11410_FILTER_50HZ; 27362306a36Sopenharmony_ci break; 27462306a36Sopenharmony_ci case 1: 27562306a36Sopenharmony_ci filter_bits = MAX11410_FILTER_60HZ; 27662306a36Sopenharmony_ci break; 27762306a36Sopenharmony_ci case 2: 27862306a36Sopenharmony_ci default: 27962306a36Sopenharmony_ci filter_bits = MAX11410_FILTER_50HZ | MAX11410_FILTER_60HZ; 28062306a36Sopenharmony_ci enable = !enable; 28162306a36Sopenharmony_ci break; 28262306a36Sopenharmony_ci } 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci if (enable) 28562306a36Sopenharmony_ci ret = regmap_clear_bits(state->regmap, MAX11410_REG_FILTER, 28662306a36Sopenharmony_ci filter_bits); 28762306a36Sopenharmony_ci else 28862306a36Sopenharmony_ci ret = regmap_set_bits(state->regmap, MAX11410_REG_FILTER, 28962306a36Sopenharmony_ci filter_bits); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci if (ret) 29262306a36Sopenharmony_ci return ret; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci return count; 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic ssize_t in_voltage_filter2_notch_center_show(struct device *dev, 29862306a36Sopenharmony_ci struct device_attribute *devattr, 29962306a36Sopenharmony_ci char *buf) 30062306a36Sopenharmony_ci{ 30162306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_get_drvdata(dev); 30262306a36Sopenharmony_ci struct max11410_state *state = iio_priv(indio_dev); 30362306a36Sopenharmony_ci int ret, reg, rate, filter; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci ret = regmap_read(state->regmap, MAX11410_REG_FILTER, ®); 30662306a36Sopenharmony_ci if (ret) 30762306a36Sopenharmony_ci return ret; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci rate = FIELD_GET(MAX11410_FILTER_RATE_MASK, reg); 31062306a36Sopenharmony_ci rate = clamp_val(rate, 0, 31162306a36Sopenharmony_ci max11410_sampling_len[MAX11410_FILTER_SINC4] - 1); 31262306a36Sopenharmony_ci filter = max11410_sampling_rates[MAX11410_FILTER_SINC4][rate][0]; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci return sysfs_emit(buf, "%d\n", filter); 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic IIO_CONST_ATTR(in_voltage_filter0_notch_center, "50"); 31862306a36Sopenharmony_cistatic IIO_CONST_ATTR(in_voltage_filter1_notch_center, "60"); 31962306a36Sopenharmony_cistatic IIO_DEVICE_ATTR_RO(in_voltage_filter2_notch_center, 2); 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(in_voltage_filter0_notch_en, 0644, 32262306a36Sopenharmony_ci max11410_notch_en_show, max11410_notch_en_store, 0); 32362306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(in_voltage_filter1_notch_en, 0644, 32462306a36Sopenharmony_ci max11410_notch_en_show, max11410_notch_en_store, 1); 32562306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(in_voltage_filter2_notch_en, 0644, 32662306a36Sopenharmony_ci max11410_notch_en_show, max11410_notch_en_store, 2); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_cistatic struct attribute *max11410_attributes[] = { 32962306a36Sopenharmony_ci &iio_const_attr_in_voltage_filter0_notch_center.dev_attr.attr, 33062306a36Sopenharmony_ci &iio_const_attr_in_voltage_filter1_notch_center.dev_attr.attr, 33162306a36Sopenharmony_ci &iio_dev_attr_in_voltage_filter2_notch_center.dev_attr.attr, 33262306a36Sopenharmony_ci &iio_dev_attr_in_voltage_filter0_notch_en.dev_attr.attr, 33362306a36Sopenharmony_ci &iio_dev_attr_in_voltage_filter1_notch_en.dev_attr.attr, 33462306a36Sopenharmony_ci &iio_dev_attr_in_voltage_filter2_notch_en.dev_attr.attr, 33562306a36Sopenharmony_ci NULL 33662306a36Sopenharmony_ci}; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic const struct attribute_group max11410_attribute_group = { 33962306a36Sopenharmony_ci .attrs = max11410_attributes, 34062306a36Sopenharmony_ci}; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_cistatic int max11410_set_input_mux(struct max11410_state *st, u8 ainp, u8 ainn) 34362306a36Sopenharmony_ci{ 34462306a36Sopenharmony_ci if (ainp > MAX11410_CHANNEL_INDEX_MAX || 34562306a36Sopenharmony_ci ainn > MAX11410_CHANNEL_INDEX_MAX) 34662306a36Sopenharmony_ci return -EINVAL; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci return max11410_write_reg(st, MAX11410_REG_MUX_CTRL0, 34962306a36Sopenharmony_ci (ainp << 4) | ainn); 35062306a36Sopenharmony_ci} 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_cistatic int max11410_configure_channel(struct max11410_state *st, 35362306a36Sopenharmony_ci struct iio_chan_spec const *chan) 35462306a36Sopenharmony_ci{ 35562306a36Sopenharmony_ci struct max11410_channel_config cfg = st->channels[chan->address]; 35662306a36Sopenharmony_ci unsigned int regval; 35762306a36Sopenharmony_ci int ret; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci if (chan->differential) 36062306a36Sopenharmony_ci ret = max11410_set_input_mux(st, chan->channel, chan->channel2); 36162306a36Sopenharmony_ci else 36262306a36Sopenharmony_ci ret = max11410_set_input_mux(st, chan->channel, 36362306a36Sopenharmony_ci MAX11410_AINN_GND); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci if (ret) 36662306a36Sopenharmony_ci return ret; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci regval = FIELD_PREP(MAX11410_CTRL_VREFP_BUF_BIT, cfg.buffered_vrefp) | 36962306a36Sopenharmony_ci FIELD_PREP(MAX11410_CTRL_VREFN_BUF_BIT, cfg.buffered_vrefn) | 37062306a36Sopenharmony_ci FIELD_PREP(MAX11410_CTRL_REFSEL_MASK, cfg.refsel) | 37162306a36Sopenharmony_ci FIELD_PREP(MAX11410_CTRL_UNIPOLAR_BIT, cfg.bipolar ? 0 : 1); 37262306a36Sopenharmony_ci ret = regmap_update_bits(st->regmap, MAX11410_REG_CTRL, 37362306a36Sopenharmony_ci MAX11410_CTRL_REFSEL_MASK | 37462306a36Sopenharmony_ci MAX11410_CTRL_VREFP_BUF_BIT | 37562306a36Sopenharmony_ci MAX11410_CTRL_VREFN_BUF_BIT | 37662306a36Sopenharmony_ci MAX11410_CTRL_UNIPOLAR_BIT, regval); 37762306a36Sopenharmony_ci if (ret) 37862306a36Sopenharmony_ci return ret; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci regval = FIELD_PREP(MAX11410_PGA_SIG_PATH_MASK, cfg.sig_path) | 38162306a36Sopenharmony_ci FIELD_PREP(MAX11410_PGA_GAIN_MASK, cfg.gain); 38262306a36Sopenharmony_ci ret = regmap_write(st->regmap, MAX11410_REG_PGA, regval); 38362306a36Sopenharmony_ci if (ret) 38462306a36Sopenharmony_ci return ret; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci if (cfg.settling_time_us) 38762306a36Sopenharmony_ci fsleep(cfg.settling_time_us); 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci return 0; 39062306a36Sopenharmony_ci} 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_cistatic int max11410_sample(struct max11410_state *st, int *sample_raw, 39362306a36Sopenharmony_ci struct iio_chan_spec const *chan) 39462306a36Sopenharmony_ci{ 39562306a36Sopenharmony_ci int val, ret; 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci ret = max11410_configure_channel(st, chan); 39862306a36Sopenharmony_ci if (ret) 39962306a36Sopenharmony_ci return ret; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci if (st->irq > 0) 40262306a36Sopenharmony_ci reinit_completion(&st->completion); 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci /* Start Conversion */ 40562306a36Sopenharmony_ci ret = max11410_write_reg(st, MAX11410_REG_CONV_START, 40662306a36Sopenharmony_ci MAX11410_CONV_TYPE_SINGLE); 40762306a36Sopenharmony_ci if (ret) 40862306a36Sopenharmony_ci return ret; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci if (st->irq > 0) { 41162306a36Sopenharmony_ci /* Wait for an interrupt. */ 41262306a36Sopenharmony_ci ret = wait_for_completion_timeout(&st->completion, 41362306a36Sopenharmony_ci msecs_to_jiffies(MAX11410_CONVERSION_TIMEOUT_MS)); 41462306a36Sopenharmony_ci if (!ret) 41562306a36Sopenharmony_ci return -ETIMEDOUT; 41662306a36Sopenharmony_ci } else { 41762306a36Sopenharmony_ci int ret2; 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci /* Wait for status register Conversion Ready flag */ 42062306a36Sopenharmony_ci ret = read_poll_timeout(max11410_read_reg, ret2, 42162306a36Sopenharmony_ci ret2 || (val & MAX11410_STATUS_CONV_READY_BIT), 42262306a36Sopenharmony_ci 5000, MAX11410_CONVERSION_TIMEOUT_MS * 1000, 42362306a36Sopenharmony_ci true, st, MAX11410_REG_STATUS, &val); 42462306a36Sopenharmony_ci if (ret) 42562306a36Sopenharmony_ci return ret; 42662306a36Sopenharmony_ci if (ret2) 42762306a36Sopenharmony_ci return ret2; 42862306a36Sopenharmony_ci } 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci /* Read ADC Data */ 43162306a36Sopenharmony_ci return max11410_read_reg(st, MAX11410_REG_DATA0, sample_raw); 43262306a36Sopenharmony_ci} 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_cistatic int max11410_get_scale(struct max11410_state *state, 43562306a36Sopenharmony_ci struct max11410_channel_config cfg) 43662306a36Sopenharmony_ci{ 43762306a36Sopenharmony_ci struct regulator *vrefp, *vrefn; 43862306a36Sopenharmony_ci int scale; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci vrefp = max11410_get_vrefp(state, cfg.refsel); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci scale = regulator_get_voltage(vrefp) / 1000; 44362306a36Sopenharmony_ci vrefn = max11410_get_vrefn(state, cfg.refsel); 44462306a36Sopenharmony_ci if (vrefn) 44562306a36Sopenharmony_ci scale -= regulator_get_voltage(vrefn) / 1000; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci if (cfg.bipolar) 44862306a36Sopenharmony_ci scale *= 2; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci return scale >> cfg.gain; 45162306a36Sopenharmony_ci} 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_cistatic int max11410_read_raw(struct iio_dev *indio_dev, 45462306a36Sopenharmony_ci struct iio_chan_spec const *chan, 45562306a36Sopenharmony_ci int *val, int *val2, long info) 45662306a36Sopenharmony_ci{ 45762306a36Sopenharmony_ci struct max11410_state *state = iio_priv(indio_dev); 45862306a36Sopenharmony_ci struct max11410_channel_config cfg = state->channels[chan->address]; 45962306a36Sopenharmony_ci int ret, reg_val, filter, rate; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci switch (info) { 46262306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 46362306a36Sopenharmony_ci *val = max11410_get_scale(state, cfg); 46462306a36Sopenharmony_ci *val2 = chan->scan_type.realbits; 46562306a36Sopenharmony_ci return IIO_VAL_FRACTIONAL_LOG2; 46662306a36Sopenharmony_ci case IIO_CHAN_INFO_OFFSET: 46762306a36Sopenharmony_ci if (cfg.bipolar) 46862306a36Sopenharmony_ci *val = -BIT(chan->scan_type.realbits - 1); 46962306a36Sopenharmony_ci else 47062306a36Sopenharmony_ci *val = 0; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci return IIO_VAL_INT; 47362306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 47462306a36Sopenharmony_ci ret = iio_device_claim_direct_mode(indio_dev); 47562306a36Sopenharmony_ci if (ret) 47662306a36Sopenharmony_ci return ret; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci mutex_lock(&state->lock); 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci ret = max11410_sample(state, ®_val, chan); 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci mutex_unlock(&state->lock); 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci iio_device_release_direct_mode(indio_dev); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci if (ret) 48762306a36Sopenharmony_ci return ret; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci *val = reg_val; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci return IIO_VAL_INT; 49262306a36Sopenharmony_ci case IIO_CHAN_INFO_SAMP_FREQ: 49362306a36Sopenharmony_ci ret = regmap_read(state->regmap, MAX11410_REG_FILTER, ®_val); 49462306a36Sopenharmony_ci if (ret) 49562306a36Sopenharmony_ci return ret; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci filter = FIELD_GET(MAX11410_FILTER_LINEF_MASK, reg_val); 49862306a36Sopenharmony_ci rate = reg_val & MAX11410_FILTER_RATE_MASK; 49962306a36Sopenharmony_ci if (rate >= max11410_sampling_len[filter]) 50062306a36Sopenharmony_ci rate = max11410_sampling_len[filter] - 1; 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_ci *val = max11410_sampling_rates[filter][rate][0]; 50362306a36Sopenharmony_ci *val2 = max11410_sampling_rates[filter][rate][1]; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci return IIO_VAL_INT_PLUS_MICRO; 50662306a36Sopenharmony_ci } 50762306a36Sopenharmony_ci return -EINVAL; 50862306a36Sopenharmony_ci} 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_cistatic int max11410_write_raw(struct iio_dev *indio_dev, 51162306a36Sopenharmony_ci struct iio_chan_spec const *chan, 51262306a36Sopenharmony_ci int val, int val2, long mask) 51362306a36Sopenharmony_ci{ 51462306a36Sopenharmony_ci struct max11410_state *st = iio_priv(indio_dev); 51562306a36Sopenharmony_ci int i, ret, reg_val, filter, gain; 51662306a36Sopenharmony_ci u32 *scale_avail; 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci switch (mask) { 51962306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 52062306a36Sopenharmony_ci scale_avail = st->channels[chan->address].scale_avail; 52162306a36Sopenharmony_ci if (!scale_avail) 52262306a36Sopenharmony_ci return -EOPNOTSUPP; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci /* Accept values in range 0.000001 <= scale < 1.000000 */ 52562306a36Sopenharmony_ci if (val != 0 || val2 == 0) 52662306a36Sopenharmony_ci return -EINVAL; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci ret = iio_device_claim_direct_mode(indio_dev); 52962306a36Sopenharmony_ci if (ret) 53062306a36Sopenharmony_ci return ret; 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci /* Convert from INT_PLUS_MICRO to FRACTIONAL_LOG2 */ 53362306a36Sopenharmony_ci val2 = val2 * DIV_ROUND_CLOSEST(BIT(24), 1000000); 53462306a36Sopenharmony_ci val2 = DIV_ROUND_CLOSEST(scale_avail[0], val2); 53562306a36Sopenharmony_ci gain = order_base_2(val2); 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci st->channels[chan->address].gain = clamp_val(gain, 0, 7); 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci iio_device_release_direct_mode(indio_dev); 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci return 0; 54262306a36Sopenharmony_ci case IIO_CHAN_INFO_SAMP_FREQ: 54362306a36Sopenharmony_ci ret = iio_device_claim_direct_mode(indio_dev); 54462306a36Sopenharmony_ci if (ret) 54562306a36Sopenharmony_ci return ret; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci mutex_lock(&st->lock); 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci ret = regmap_read(st->regmap, MAX11410_REG_FILTER, ®_val); 55062306a36Sopenharmony_ci if (ret) 55162306a36Sopenharmony_ci goto out; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci filter = FIELD_GET(MAX11410_FILTER_LINEF_MASK, reg_val); 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci for (i = 0; i < max11410_sampling_len[filter]; ++i) { 55662306a36Sopenharmony_ci if (val == max11410_sampling_rates[filter][i][0] && 55762306a36Sopenharmony_ci val2 == max11410_sampling_rates[filter][i][1]) 55862306a36Sopenharmony_ci break; 55962306a36Sopenharmony_ci } 56062306a36Sopenharmony_ci if (i == max11410_sampling_len[filter]) { 56162306a36Sopenharmony_ci ret = -EINVAL; 56262306a36Sopenharmony_ci goto out; 56362306a36Sopenharmony_ci } 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci ret = regmap_write_bits(st->regmap, MAX11410_REG_FILTER, 56662306a36Sopenharmony_ci MAX11410_FILTER_RATE_MASK, i); 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ciout: 56962306a36Sopenharmony_ci mutex_unlock(&st->lock); 57062306a36Sopenharmony_ci iio_device_release_direct_mode(indio_dev); 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci return ret; 57362306a36Sopenharmony_ci default: 57462306a36Sopenharmony_ci return -EINVAL; 57562306a36Sopenharmony_ci } 57662306a36Sopenharmony_ci} 57762306a36Sopenharmony_ci 57862306a36Sopenharmony_cistatic int max11410_read_avail(struct iio_dev *indio_dev, 57962306a36Sopenharmony_ci struct iio_chan_spec const *chan, 58062306a36Sopenharmony_ci const int **vals, int *type, int *length, 58162306a36Sopenharmony_ci long info) 58262306a36Sopenharmony_ci{ 58362306a36Sopenharmony_ci struct max11410_state *st = iio_priv(indio_dev); 58462306a36Sopenharmony_ci struct max11410_channel_config cfg; 58562306a36Sopenharmony_ci int ret, reg_val, filter; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci switch (info) { 58862306a36Sopenharmony_ci case IIO_CHAN_INFO_SAMP_FREQ: 58962306a36Sopenharmony_ci ret = regmap_read(st->regmap, MAX11410_REG_FILTER, ®_val); 59062306a36Sopenharmony_ci if (ret) 59162306a36Sopenharmony_ci return ret; 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci filter = FIELD_GET(MAX11410_FILTER_LINEF_MASK, reg_val); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci *vals = (const int *)max11410_sampling_rates[filter]; 59662306a36Sopenharmony_ci *length = max11410_sampling_len[filter] * 2; 59762306a36Sopenharmony_ci *type = IIO_VAL_INT_PLUS_MICRO; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci return IIO_AVAIL_LIST; 60062306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 60162306a36Sopenharmony_ci cfg = st->channels[chan->address]; 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci if (!cfg.scale_avail) 60462306a36Sopenharmony_ci return -EINVAL; 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci *vals = cfg.scale_avail; 60762306a36Sopenharmony_ci *length = MAX11410_SCALE_AVAIL_SIZE * 2; 60862306a36Sopenharmony_ci *type = IIO_VAL_FRACTIONAL_LOG2; 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci return IIO_AVAIL_LIST; 61162306a36Sopenharmony_ci } 61262306a36Sopenharmony_ci return -EINVAL; 61362306a36Sopenharmony_ci} 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_cistatic const struct iio_info max11410_info = { 61662306a36Sopenharmony_ci .read_raw = max11410_read_raw, 61762306a36Sopenharmony_ci .write_raw = max11410_write_raw, 61862306a36Sopenharmony_ci .read_avail = max11410_read_avail, 61962306a36Sopenharmony_ci .attrs = &max11410_attribute_group, 62062306a36Sopenharmony_ci}; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_cistatic irqreturn_t max11410_trigger_handler(int irq, void *p) 62362306a36Sopenharmony_ci{ 62462306a36Sopenharmony_ci struct iio_poll_func *pf = p; 62562306a36Sopenharmony_ci struct iio_dev *indio_dev = pf->indio_dev; 62662306a36Sopenharmony_ci struct max11410_state *st = iio_priv(indio_dev); 62762306a36Sopenharmony_ci int ret; 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_ci ret = max11410_read_reg(st, MAX11410_REG_DATA0, &st->scan.data); 63062306a36Sopenharmony_ci if (ret) { 63162306a36Sopenharmony_ci dev_err(&indio_dev->dev, "cannot read data\n"); 63262306a36Sopenharmony_ci goto out; 63362306a36Sopenharmony_ci } 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci iio_push_to_buffers_with_timestamp(indio_dev, &st->scan, 63662306a36Sopenharmony_ci iio_get_time_ns(indio_dev)); 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ciout: 63962306a36Sopenharmony_ci iio_trigger_notify_done(indio_dev->trig); 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci return IRQ_HANDLED; 64262306a36Sopenharmony_ci} 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_cistatic int max11410_buffer_postenable(struct iio_dev *indio_dev) 64562306a36Sopenharmony_ci{ 64662306a36Sopenharmony_ci struct max11410_state *st = iio_priv(indio_dev); 64762306a36Sopenharmony_ci int scan_ch, ret; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci scan_ch = ffs(*indio_dev->active_scan_mask) - 1; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_ci ret = max11410_configure_channel(st, &indio_dev->channels[scan_ch]); 65262306a36Sopenharmony_ci if (ret) 65362306a36Sopenharmony_ci return ret; 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci /* Start continuous conversion. */ 65662306a36Sopenharmony_ci return max11410_write_reg(st, MAX11410_REG_CONV_START, 65762306a36Sopenharmony_ci MAX11410_CONV_TYPE_CONTINUOUS); 65862306a36Sopenharmony_ci} 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic int max11410_buffer_predisable(struct iio_dev *indio_dev) 66162306a36Sopenharmony_ci{ 66262306a36Sopenharmony_ci struct max11410_state *st = iio_priv(indio_dev); 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci /* Stop continuous conversion. */ 66562306a36Sopenharmony_ci return max11410_write_reg(st, MAX11410_REG_CONV_START, 66662306a36Sopenharmony_ci MAX11410_CONV_TYPE_SINGLE); 66762306a36Sopenharmony_ci} 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_cistatic const struct iio_buffer_setup_ops max11410_buffer_ops = { 67062306a36Sopenharmony_ci .postenable = &max11410_buffer_postenable, 67162306a36Sopenharmony_ci .predisable = &max11410_buffer_predisable, 67262306a36Sopenharmony_ci .validate_scan_mask = &iio_validate_scan_mask_onehot, 67362306a36Sopenharmony_ci}; 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_cistatic const struct iio_trigger_ops max11410_trigger_ops = { 67662306a36Sopenharmony_ci .validate_device = iio_trigger_validate_own_device, 67762306a36Sopenharmony_ci}; 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_cistatic irqreturn_t max11410_interrupt(int irq, void *dev_id) 68062306a36Sopenharmony_ci{ 68162306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_id; 68262306a36Sopenharmony_ci struct max11410_state *st = iio_priv(indio_dev); 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_ci if (iio_buffer_enabled(indio_dev)) 68562306a36Sopenharmony_ci iio_trigger_poll_nested(st->trig); 68662306a36Sopenharmony_ci else 68762306a36Sopenharmony_ci complete(&st->completion); 68862306a36Sopenharmony_ci 68962306a36Sopenharmony_ci return IRQ_HANDLED; 69062306a36Sopenharmony_ci}; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic int max11410_parse_channels(struct max11410_state *st, 69362306a36Sopenharmony_ci struct iio_dev *indio_dev) 69462306a36Sopenharmony_ci{ 69562306a36Sopenharmony_ci struct iio_chan_spec chanspec = chanspec_template; 69662306a36Sopenharmony_ci struct device *dev = &st->spi_dev->dev; 69762306a36Sopenharmony_ci struct max11410_channel_config *cfg; 69862306a36Sopenharmony_ci struct iio_chan_spec *channels; 69962306a36Sopenharmony_ci struct fwnode_handle *child; 70062306a36Sopenharmony_ci u32 reference, sig_path; 70162306a36Sopenharmony_ci const char *node_name; 70262306a36Sopenharmony_ci u32 inputs[2], scale; 70362306a36Sopenharmony_ci unsigned int num_ch; 70462306a36Sopenharmony_ci int chan_idx = 0; 70562306a36Sopenharmony_ci int ret, i; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci num_ch = device_get_child_node_count(dev); 70862306a36Sopenharmony_ci if (num_ch == 0) 70962306a36Sopenharmony_ci return dev_err_probe(&indio_dev->dev, -ENODEV, 71062306a36Sopenharmony_ci "FW has no channels defined\n"); 71162306a36Sopenharmony_ci 71262306a36Sopenharmony_ci /* Reserve space for soft timestamp channel */ 71362306a36Sopenharmony_ci num_ch++; 71462306a36Sopenharmony_ci channels = devm_kcalloc(dev, num_ch, sizeof(*channels), GFP_KERNEL); 71562306a36Sopenharmony_ci if (!channels) 71662306a36Sopenharmony_ci return -ENOMEM; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_ci st->channels = devm_kcalloc(dev, num_ch, sizeof(*st->channels), 71962306a36Sopenharmony_ci GFP_KERNEL); 72062306a36Sopenharmony_ci if (!st->channels) 72162306a36Sopenharmony_ci return -ENOMEM; 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci device_for_each_child_node(dev, child) { 72462306a36Sopenharmony_ci node_name = fwnode_get_name(child); 72562306a36Sopenharmony_ci if (fwnode_property_present(child, "diff-channels")) { 72662306a36Sopenharmony_ci ret = fwnode_property_read_u32_array(child, 72762306a36Sopenharmony_ci "diff-channels", 72862306a36Sopenharmony_ci inputs, 72962306a36Sopenharmony_ci ARRAY_SIZE(inputs)); 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci chanspec.differential = 1; 73262306a36Sopenharmony_ci } else { 73362306a36Sopenharmony_ci ret = fwnode_property_read_u32(child, "reg", &inputs[0]); 73462306a36Sopenharmony_ci 73562306a36Sopenharmony_ci inputs[1] = 0; 73662306a36Sopenharmony_ci chanspec.differential = 0; 73762306a36Sopenharmony_ci } 73862306a36Sopenharmony_ci if (ret) { 73962306a36Sopenharmony_ci fwnode_handle_put(child); 74062306a36Sopenharmony_ci return ret; 74162306a36Sopenharmony_ci } 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci if (inputs[0] > MAX11410_CHANNEL_INDEX_MAX || 74462306a36Sopenharmony_ci inputs[1] > MAX11410_CHANNEL_INDEX_MAX) { 74562306a36Sopenharmony_ci fwnode_handle_put(child); 74662306a36Sopenharmony_ci return dev_err_probe(&indio_dev->dev, -EINVAL, 74762306a36Sopenharmony_ci "Invalid channel index for %s, should be less than %d\n", 74862306a36Sopenharmony_ci node_name, 74962306a36Sopenharmony_ci MAX11410_CHANNEL_INDEX_MAX + 1); 75062306a36Sopenharmony_ci } 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_ci cfg = &st->channels[chan_idx]; 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci reference = MAX11410_REFSEL_AVDD_AGND; 75562306a36Sopenharmony_ci fwnode_property_read_u32(child, "adi,reference", &reference); 75662306a36Sopenharmony_ci if (reference > MAX11410_REFSEL_MAX) { 75762306a36Sopenharmony_ci fwnode_handle_put(child); 75862306a36Sopenharmony_ci return dev_err_probe(&indio_dev->dev, -EINVAL, 75962306a36Sopenharmony_ci "Invalid adi,reference value for %s, should be less than %d.\n", 76062306a36Sopenharmony_ci node_name, MAX11410_REFSEL_MAX + 1); 76162306a36Sopenharmony_ci } 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_ci if (!max11410_get_vrefp(st, reference) || 76462306a36Sopenharmony_ci (!max11410_get_vrefn(st, reference) && reference <= 2)) { 76562306a36Sopenharmony_ci fwnode_handle_put(child); 76662306a36Sopenharmony_ci return dev_err_probe(&indio_dev->dev, -EINVAL, 76762306a36Sopenharmony_ci "Invalid VREF configuration for %s, either specify corresponding VREF regulators or change adi,reference property.\n", 76862306a36Sopenharmony_ci node_name); 76962306a36Sopenharmony_ci } 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_ci sig_path = MAX11410_PGA_SIG_PATH_BUFFERED; 77262306a36Sopenharmony_ci fwnode_property_read_u32(child, "adi,input-mode", &sig_path); 77362306a36Sopenharmony_ci if (sig_path > MAX11410_SIG_PATH_MAX) { 77462306a36Sopenharmony_ci fwnode_handle_put(child); 77562306a36Sopenharmony_ci return dev_err_probe(&indio_dev->dev, -EINVAL, 77662306a36Sopenharmony_ci "Invalid adi,input-mode value for %s, should be less than %d.\n", 77762306a36Sopenharmony_ci node_name, MAX11410_SIG_PATH_MAX + 1); 77862306a36Sopenharmony_ci } 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci fwnode_property_read_u32(child, "settling-time-us", 78162306a36Sopenharmony_ci &cfg->settling_time_us); 78262306a36Sopenharmony_ci cfg->bipolar = fwnode_property_read_bool(child, "bipolar"); 78362306a36Sopenharmony_ci cfg->buffered_vrefp = fwnode_property_read_bool(child, "adi,buffered-vrefp"); 78462306a36Sopenharmony_ci cfg->buffered_vrefn = fwnode_property_read_bool(child, "adi,buffered-vrefn"); 78562306a36Sopenharmony_ci cfg->refsel = reference; 78662306a36Sopenharmony_ci cfg->sig_path = sig_path; 78762306a36Sopenharmony_ci cfg->gain = 0; 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci /* Enable scale_available property if input mode is PGA */ 79062306a36Sopenharmony_ci if (sig_path == MAX11410_PGA_SIG_PATH_PGA) { 79162306a36Sopenharmony_ci __set_bit(IIO_CHAN_INFO_SCALE, 79262306a36Sopenharmony_ci &chanspec.info_mask_separate_available); 79362306a36Sopenharmony_ci cfg->scale_avail = devm_kcalloc(dev, MAX11410_SCALE_AVAIL_SIZE * 2, 79462306a36Sopenharmony_ci sizeof(*cfg->scale_avail), 79562306a36Sopenharmony_ci GFP_KERNEL); 79662306a36Sopenharmony_ci if (!cfg->scale_avail) { 79762306a36Sopenharmony_ci fwnode_handle_put(child); 79862306a36Sopenharmony_ci return -ENOMEM; 79962306a36Sopenharmony_ci } 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci scale = max11410_get_scale(st, *cfg); 80262306a36Sopenharmony_ci for (i = 0; i < MAX11410_SCALE_AVAIL_SIZE; i++) { 80362306a36Sopenharmony_ci cfg->scale_avail[2 * i] = scale >> i; 80462306a36Sopenharmony_ci cfg->scale_avail[2 * i + 1] = chanspec.scan_type.realbits; 80562306a36Sopenharmony_ci } 80662306a36Sopenharmony_ci } else { 80762306a36Sopenharmony_ci __clear_bit(IIO_CHAN_INFO_SCALE, 80862306a36Sopenharmony_ci &chanspec.info_mask_separate_available); 80962306a36Sopenharmony_ci } 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci chanspec.address = chan_idx; 81262306a36Sopenharmony_ci chanspec.scan_index = chan_idx; 81362306a36Sopenharmony_ci chanspec.channel = inputs[0]; 81462306a36Sopenharmony_ci chanspec.channel2 = inputs[1]; 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci channels[chan_idx] = chanspec; 81762306a36Sopenharmony_ci chan_idx++; 81862306a36Sopenharmony_ci } 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_ci channels[chan_idx] = (struct iio_chan_spec)IIO_CHAN_SOFT_TIMESTAMP(chan_idx); 82162306a36Sopenharmony_ci 82262306a36Sopenharmony_ci indio_dev->num_channels = chan_idx + 1; 82362306a36Sopenharmony_ci indio_dev->channels = channels; 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci return 0; 82662306a36Sopenharmony_ci} 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_cistatic void max11410_disable_reg(void *reg) 82962306a36Sopenharmony_ci{ 83062306a36Sopenharmony_ci regulator_disable(reg); 83162306a36Sopenharmony_ci} 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_cistatic int max11410_init_vref(struct device *dev, 83462306a36Sopenharmony_ci struct regulator **vref, 83562306a36Sopenharmony_ci const char *id) 83662306a36Sopenharmony_ci{ 83762306a36Sopenharmony_ci struct regulator *reg; 83862306a36Sopenharmony_ci int ret; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci reg = devm_regulator_get_optional(dev, id); 84162306a36Sopenharmony_ci if (PTR_ERR(reg) == -ENODEV) { 84262306a36Sopenharmony_ci *vref = NULL; 84362306a36Sopenharmony_ci return 0; 84462306a36Sopenharmony_ci } else if (IS_ERR(reg)) { 84562306a36Sopenharmony_ci return PTR_ERR(reg); 84662306a36Sopenharmony_ci } 84762306a36Sopenharmony_ci ret = regulator_enable(reg); 84862306a36Sopenharmony_ci if (ret) 84962306a36Sopenharmony_ci return dev_err_probe(dev, ret, 85062306a36Sopenharmony_ci "Failed to enable regulator %s\n", id); 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ci *vref = reg; 85362306a36Sopenharmony_ci return devm_add_action_or_reset(dev, max11410_disable_reg, reg); 85462306a36Sopenharmony_ci} 85562306a36Sopenharmony_ci 85662306a36Sopenharmony_cistatic int max11410_calibrate(struct max11410_state *st, u32 cal_type) 85762306a36Sopenharmony_ci{ 85862306a36Sopenharmony_ci int ret, ret2, val; 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_ci ret = max11410_write_reg(st, MAX11410_REG_CAL_START, cal_type); 86162306a36Sopenharmony_ci if (ret) 86262306a36Sopenharmony_ci return ret; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_ci /* Wait for status register Calibration Ready flag */ 86562306a36Sopenharmony_ci ret = read_poll_timeout(max11410_read_reg, ret2, 86662306a36Sopenharmony_ci ret2 || (val & MAX11410_STATUS_CAL_READY_BIT), 86762306a36Sopenharmony_ci 50000, MAX11410_CALIB_TIMEOUT_MS * 1000, true, 86862306a36Sopenharmony_ci st, MAX11410_REG_STATUS, &val); 86962306a36Sopenharmony_ci if (ret) 87062306a36Sopenharmony_ci return ret; 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_ci return ret2; 87362306a36Sopenharmony_ci} 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_cistatic int max11410_self_calibrate(struct max11410_state *st) 87662306a36Sopenharmony_ci{ 87762306a36Sopenharmony_ci int ret, i; 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_ci ret = regmap_write_bits(st->regmap, MAX11410_REG_FILTER, 88062306a36Sopenharmony_ci MAX11410_FILTER_RATE_MASK, 88162306a36Sopenharmony_ci FIELD_PREP(MAX11410_FILTER_RATE_MASK, 88262306a36Sopenharmony_ci MAX11410_FILTER_RATE_MAX)); 88362306a36Sopenharmony_ci if (ret) 88462306a36Sopenharmony_ci return ret; 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_ci ret = max11410_calibrate(st, MAX11410_CAL_START_SELF); 88762306a36Sopenharmony_ci if (ret) 88862306a36Sopenharmony_ci return ret; 88962306a36Sopenharmony_ci 89062306a36Sopenharmony_ci ret = regmap_write_bits(st->regmap, MAX11410_REG_PGA, 89162306a36Sopenharmony_ci MAX11410_PGA_SIG_PATH_MASK, 89262306a36Sopenharmony_ci FIELD_PREP(MAX11410_PGA_SIG_PATH_MASK, 89362306a36Sopenharmony_ci MAX11410_PGA_SIG_PATH_PGA)); 89462306a36Sopenharmony_ci if (ret) 89562306a36Sopenharmony_ci return ret; 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci /* PGA calibrations */ 89862306a36Sopenharmony_ci for (i = 1; i < 8; ++i) { 89962306a36Sopenharmony_ci ret = regmap_write_bits(st->regmap, MAX11410_REG_PGA, 90062306a36Sopenharmony_ci MAX11410_PGA_GAIN_MASK, i); 90162306a36Sopenharmony_ci if (ret) 90262306a36Sopenharmony_ci return ret; 90362306a36Sopenharmony_ci 90462306a36Sopenharmony_ci ret = max11410_calibrate(st, MAX11410_CAL_START_PGA); 90562306a36Sopenharmony_ci if (ret) 90662306a36Sopenharmony_ci return ret; 90762306a36Sopenharmony_ci } 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_ci /* Cleanup */ 91062306a36Sopenharmony_ci ret = regmap_write_bits(st->regmap, MAX11410_REG_PGA, 91162306a36Sopenharmony_ci MAX11410_PGA_GAIN_MASK, 0); 91262306a36Sopenharmony_ci if (ret) 91362306a36Sopenharmony_ci return ret; 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_ci ret = regmap_write_bits(st->regmap, MAX11410_REG_FILTER, 91662306a36Sopenharmony_ci MAX11410_FILTER_RATE_MASK, 0); 91762306a36Sopenharmony_ci if (ret) 91862306a36Sopenharmony_ci return ret; 91962306a36Sopenharmony_ci 92062306a36Sopenharmony_ci return regmap_write_bits(st->regmap, MAX11410_REG_PGA, 92162306a36Sopenharmony_ci MAX11410_PGA_SIG_PATH_MASK, 92262306a36Sopenharmony_ci FIELD_PREP(MAX11410_PGA_SIG_PATH_MASK, 92362306a36Sopenharmony_ci MAX11410_PGA_SIG_PATH_BUFFERED)); 92462306a36Sopenharmony_ci} 92562306a36Sopenharmony_ci 92662306a36Sopenharmony_cistatic int max11410_probe(struct spi_device *spi) 92762306a36Sopenharmony_ci{ 92862306a36Sopenharmony_ci const char *vrefp_regs[] = { "vref0p", "vref1p", "vref2p" }; 92962306a36Sopenharmony_ci const char *vrefn_regs[] = { "vref0n", "vref1n", "vref2n" }; 93062306a36Sopenharmony_ci struct device *dev = &spi->dev; 93162306a36Sopenharmony_ci struct max11410_state *st; 93262306a36Sopenharmony_ci struct iio_dev *indio_dev; 93362306a36Sopenharmony_ci int ret, irqs[2]; 93462306a36Sopenharmony_ci int i; 93562306a36Sopenharmony_ci 93662306a36Sopenharmony_ci indio_dev = devm_iio_device_alloc(dev, sizeof(*st)); 93762306a36Sopenharmony_ci if (!indio_dev) 93862306a36Sopenharmony_ci return -ENOMEM; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_ci st = iio_priv(indio_dev); 94162306a36Sopenharmony_ci st->spi_dev = spi; 94262306a36Sopenharmony_ci init_completion(&st->completion); 94362306a36Sopenharmony_ci mutex_init(&st->lock); 94462306a36Sopenharmony_ci 94562306a36Sopenharmony_ci indio_dev->name = "max11410"; 94662306a36Sopenharmony_ci indio_dev->modes = INDIO_DIRECT_MODE; 94762306a36Sopenharmony_ci indio_dev->info = &max11410_info; 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_ci st->regmap = devm_regmap_init_spi(spi, ®map_config); 95062306a36Sopenharmony_ci if (IS_ERR(st->regmap)) 95162306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(st->regmap), 95262306a36Sopenharmony_ci "regmap initialization failed\n"); 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_ci ret = max11410_init_vref(dev, &st->avdd, "avdd"); 95562306a36Sopenharmony_ci if (ret) 95662306a36Sopenharmony_ci return ret; 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(vrefp_regs); i++) { 95962306a36Sopenharmony_ci ret = max11410_init_vref(dev, &st->vrefp[i], vrefp_regs[i]); 96062306a36Sopenharmony_ci if (ret) 96162306a36Sopenharmony_ci return ret; 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_ci ret = max11410_init_vref(dev, &st->vrefn[i], vrefn_regs[i]); 96462306a36Sopenharmony_ci if (ret) 96562306a36Sopenharmony_ci return ret; 96662306a36Sopenharmony_ci } 96762306a36Sopenharmony_ci 96862306a36Sopenharmony_ci /* 96962306a36Sopenharmony_ci * Regulators must be configured before parsing channels for 97062306a36Sopenharmony_ci * validating "adi,reference" property of each channel. 97162306a36Sopenharmony_ci */ 97262306a36Sopenharmony_ci ret = max11410_parse_channels(st, indio_dev); 97362306a36Sopenharmony_ci if (ret) 97462306a36Sopenharmony_ci return ret; 97562306a36Sopenharmony_ci 97662306a36Sopenharmony_ci irqs[0] = fwnode_irq_get_byname(dev_fwnode(dev), "gpio0"); 97762306a36Sopenharmony_ci irqs[1] = fwnode_irq_get_byname(dev_fwnode(dev), "gpio1"); 97862306a36Sopenharmony_ci 97962306a36Sopenharmony_ci if (irqs[0] > 0) { 98062306a36Sopenharmony_ci st->irq = irqs[0]; 98162306a36Sopenharmony_ci ret = regmap_write(st->regmap, MAX11410_REG_GPIO_CTRL(0), 98262306a36Sopenharmony_ci MAX11410_GPIO_INTRB); 98362306a36Sopenharmony_ci } else if (irqs[1] > 0) { 98462306a36Sopenharmony_ci st->irq = irqs[1]; 98562306a36Sopenharmony_ci ret = regmap_write(st->regmap, MAX11410_REG_GPIO_CTRL(1), 98662306a36Sopenharmony_ci MAX11410_GPIO_INTRB); 98762306a36Sopenharmony_ci } else if (spi->irq > 0) { 98862306a36Sopenharmony_ci return dev_err_probe(dev, -ENODEV, 98962306a36Sopenharmony_ci "no interrupt name specified"); 99062306a36Sopenharmony_ci } 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_ci if (ret) 99362306a36Sopenharmony_ci return ret; 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_ci ret = regmap_set_bits(st->regmap, MAX11410_REG_CTRL, 99662306a36Sopenharmony_ci MAX11410_CTRL_FORMAT_BIT); 99762306a36Sopenharmony_ci if (ret) 99862306a36Sopenharmony_ci return ret; 99962306a36Sopenharmony_ci 100062306a36Sopenharmony_ci ret = devm_iio_triggered_buffer_setup(dev, indio_dev, NULL, 100162306a36Sopenharmony_ci &max11410_trigger_handler, 100262306a36Sopenharmony_ci &max11410_buffer_ops); 100362306a36Sopenharmony_ci if (ret) 100462306a36Sopenharmony_ci return ret; 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci if (st->irq > 0) { 100762306a36Sopenharmony_ci st->trig = devm_iio_trigger_alloc(dev, "%s-dev%d", 100862306a36Sopenharmony_ci indio_dev->name, 100962306a36Sopenharmony_ci iio_device_id(indio_dev)); 101062306a36Sopenharmony_ci if (!st->trig) 101162306a36Sopenharmony_ci return -ENOMEM; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_ci st->trig->ops = &max11410_trigger_ops; 101462306a36Sopenharmony_ci ret = devm_iio_trigger_register(dev, st->trig); 101562306a36Sopenharmony_ci if (ret) 101662306a36Sopenharmony_ci return ret; 101762306a36Sopenharmony_ci 101862306a36Sopenharmony_ci ret = devm_request_threaded_irq(dev, st->irq, NULL, 101962306a36Sopenharmony_ci &max11410_interrupt, 102062306a36Sopenharmony_ci IRQF_ONESHOT, "max11410", 102162306a36Sopenharmony_ci indio_dev); 102262306a36Sopenharmony_ci if (ret) 102362306a36Sopenharmony_ci return ret; 102462306a36Sopenharmony_ci } 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_ci ret = max11410_self_calibrate(st); 102762306a36Sopenharmony_ci if (ret) 102862306a36Sopenharmony_ci return dev_err_probe(dev, ret, 102962306a36Sopenharmony_ci "cannot perform device self calibration\n"); 103062306a36Sopenharmony_ci 103162306a36Sopenharmony_ci return devm_iio_device_register(dev, indio_dev); 103262306a36Sopenharmony_ci} 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_cistatic const struct of_device_id max11410_spi_of_id[] = { 103562306a36Sopenharmony_ci { .compatible = "adi,max11410" }, 103662306a36Sopenharmony_ci { } 103762306a36Sopenharmony_ci}; 103862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, max11410_spi_of_id); 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_cistatic const struct spi_device_id max11410_id[] = { 104162306a36Sopenharmony_ci { "max11410" }, 104262306a36Sopenharmony_ci { } 104362306a36Sopenharmony_ci}; 104462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, max11410_id); 104562306a36Sopenharmony_ci 104662306a36Sopenharmony_cistatic struct spi_driver max11410_driver = { 104762306a36Sopenharmony_ci .driver = { 104862306a36Sopenharmony_ci .name = "max11410", 104962306a36Sopenharmony_ci .of_match_table = max11410_spi_of_id, 105062306a36Sopenharmony_ci }, 105162306a36Sopenharmony_ci .probe = max11410_probe, 105262306a36Sopenharmony_ci .id_table = max11410_id, 105362306a36Sopenharmony_ci}; 105462306a36Sopenharmony_cimodule_spi_driver(max11410_driver); 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_ciMODULE_AUTHOR("David Jung <David.Jung@analog.com>"); 105762306a36Sopenharmony_ciMODULE_AUTHOR("Ibrahim Tilki <Ibrahim.Tilki@analog.com>"); 105862306a36Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices MAX11410 ADC"); 105962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 1060