162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Driver for ADC module on the Cirrus Logic EP93xx series of SoCs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2015 Alexander Sverdlin 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * The driver uses polling to get the conversion status. According to EP93xx 862306a36Sopenharmony_ci * datasheets, reading ADCResult register starts the conversion, but user is also 962306a36Sopenharmony_ci * responsible for ensuring that delay between adjacent conversion triggers is 1062306a36Sopenharmony_ci * long enough so that maximum allowed conversion rate is not exceeded. This 1162306a36Sopenharmony_ci * basically renders IRQ mode unusable. 1262306a36Sopenharmony_ci */ 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/clk.h> 1562306a36Sopenharmony_ci#include <linux/delay.h> 1662306a36Sopenharmony_ci#include <linux/device.h> 1762306a36Sopenharmony_ci#include <linux/err.h> 1862306a36Sopenharmony_ci#include <linux/iio/iio.h> 1962306a36Sopenharmony_ci#include <linux/io.h> 2062306a36Sopenharmony_ci#include <linux/irqflags.h> 2162306a36Sopenharmony_ci#include <linux/module.h> 2262306a36Sopenharmony_ci#include <linux/mutex.h> 2362306a36Sopenharmony_ci#include <linux/platform_device.h> 2462306a36Sopenharmony_ci#include <linux/of.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * This code could benefit from real HR Timers, but jiffy granularity would 2862306a36Sopenharmony_ci * lower ADC conversion rate down to CONFIG_HZ, so we fallback to busy wait 2962306a36Sopenharmony_ci * in such case. 3062306a36Sopenharmony_ci * 3162306a36Sopenharmony_ci * HR Timers-based version loads CPU only up to 10% during back to back ADC 3262306a36Sopenharmony_ci * conversion, while busy wait-based version consumes whole CPU power. 3362306a36Sopenharmony_ci */ 3462306a36Sopenharmony_ci#ifdef CONFIG_HIGH_RES_TIMERS 3562306a36Sopenharmony_ci#define ep93xx_adc_delay(usmin, usmax) usleep_range(usmin, usmax) 3662306a36Sopenharmony_ci#else 3762306a36Sopenharmony_ci#define ep93xx_adc_delay(usmin, usmax) udelay(usmin) 3862306a36Sopenharmony_ci#endif 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define EP93XX_ADC_RESULT 0x08 4162306a36Sopenharmony_ci#define EP93XX_ADC_SDR BIT(31) 4262306a36Sopenharmony_ci#define EP93XX_ADC_SWITCH 0x18 4362306a36Sopenharmony_ci#define EP93XX_ADC_SW_LOCK 0x20 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistruct ep93xx_adc_priv { 4662306a36Sopenharmony_ci struct clk *clk; 4762306a36Sopenharmony_ci void __iomem *base; 4862306a36Sopenharmony_ci int lastch; 4962306a36Sopenharmony_ci struct mutex lock; 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define EP93XX_ADC_CH(index, dname, swcfg) { \ 5362306a36Sopenharmony_ci .type = IIO_VOLTAGE, \ 5462306a36Sopenharmony_ci .indexed = 1, \ 5562306a36Sopenharmony_ci .channel = index, \ 5662306a36Sopenharmony_ci .address = swcfg, \ 5762306a36Sopenharmony_ci .datasheet_name = dname, \ 5862306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \ 5962306a36Sopenharmony_ci .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SCALE) | \ 6062306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_OFFSET), \ 6162306a36Sopenharmony_ci} 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci/* 6462306a36Sopenharmony_ci * Numbering scheme for channels 0..4 is defined in EP9301 and EP9302 datasheets. 6562306a36Sopenharmony_ci * EP9307, EP9312 and EP9312 have 3 channels more (total 8), but the numbering is 6662306a36Sopenharmony_ci * not defined. So the last three are numbered randomly, let's say. 6762306a36Sopenharmony_ci */ 6862306a36Sopenharmony_cistatic const struct iio_chan_spec ep93xx_adc_channels[8] = { 6962306a36Sopenharmony_ci EP93XX_ADC_CH(0, "YM", 0x608), 7062306a36Sopenharmony_ci EP93XX_ADC_CH(1, "SXP", 0x680), 7162306a36Sopenharmony_ci EP93XX_ADC_CH(2, "SXM", 0x640), 7262306a36Sopenharmony_ci EP93XX_ADC_CH(3, "SYP", 0x620), 7362306a36Sopenharmony_ci EP93XX_ADC_CH(4, "SYM", 0x610), 7462306a36Sopenharmony_ci EP93XX_ADC_CH(5, "XP", 0x601), 7562306a36Sopenharmony_ci EP93XX_ADC_CH(6, "XM", 0x602), 7662306a36Sopenharmony_ci EP93XX_ADC_CH(7, "YP", 0x604), 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic int ep93xx_read_raw(struct iio_dev *iiodev, 8062306a36Sopenharmony_ci struct iio_chan_spec const *channel, int *value, 8162306a36Sopenharmony_ci int *shift, long mask) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci struct ep93xx_adc_priv *priv = iio_priv(iiodev); 8462306a36Sopenharmony_ci unsigned long timeout; 8562306a36Sopenharmony_ci int ret; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci switch (mask) { 8862306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 8962306a36Sopenharmony_ci mutex_lock(&priv->lock); 9062306a36Sopenharmony_ci if (priv->lastch != channel->channel) { 9162306a36Sopenharmony_ci priv->lastch = channel->channel; 9262306a36Sopenharmony_ci /* 9362306a36Sopenharmony_ci * Switch register is software-locked, unlocking must be 9462306a36Sopenharmony_ci * immediately followed by write 9562306a36Sopenharmony_ci */ 9662306a36Sopenharmony_ci local_irq_disable(); 9762306a36Sopenharmony_ci writel_relaxed(0xAA, priv->base + EP93XX_ADC_SW_LOCK); 9862306a36Sopenharmony_ci writel_relaxed(channel->address, 9962306a36Sopenharmony_ci priv->base + EP93XX_ADC_SWITCH); 10062306a36Sopenharmony_ci local_irq_enable(); 10162306a36Sopenharmony_ci /* 10262306a36Sopenharmony_ci * Settling delay depends on module clock and could be 10362306a36Sopenharmony_ci * 2ms or 500us 10462306a36Sopenharmony_ci */ 10562306a36Sopenharmony_ci ep93xx_adc_delay(2000, 2000); 10662306a36Sopenharmony_ci } 10762306a36Sopenharmony_ci /* Start the conversion, eventually discarding old result */ 10862306a36Sopenharmony_ci readl_relaxed(priv->base + EP93XX_ADC_RESULT); 10962306a36Sopenharmony_ci /* Ensure maximum conversion rate is not exceeded */ 11062306a36Sopenharmony_ci ep93xx_adc_delay(DIV_ROUND_UP(1000000, 925), 11162306a36Sopenharmony_ci DIV_ROUND_UP(1000000, 925)); 11262306a36Sopenharmony_ci /* At this point conversion must be completed, but anyway... */ 11362306a36Sopenharmony_ci ret = IIO_VAL_INT; 11462306a36Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(1) + 1; 11562306a36Sopenharmony_ci while (1) { 11662306a36Sopenharmony_ci u32 t; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci t = readl_relaxed(priv->base + EP93XX_ADC_RESULT); 11962306a36Sopenharmony_ci if (t & EP93XX_ADC_SDR) { 12062306a36Sopenharmony_ci *value = sign_extend32(t, 15); 12162306a36Sopenharmony_ci break; 12262306a36Sopenharmony_ci } 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci if (time_after(jiffies, timeout)) { 12562306a36Sopenharmony_ci dev_err(&iiodev->dev, "Conversion timeout\n"); 12662306a36Sopenharmony_ci ret = -ETIMEDOUT; 12762306a36Sopenharmony_ci break; 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci cpu_relax(); 13162306a36Sopenharmony_ci } 13262306a36Sopenharmony_ci mutex_unlock(&priv->lock); 13362306a36Sopenharmony_ci return ret; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci case IIO_CHAN_INFO_OFFSET: 13662306a36Sopenharmony_ci /* According to datasheet, range is -25000..25000 */ 13762306a36Sopenharmony_ci *value = 25000; 13862306a36Sopenharmony_ci return IIO_VAL_INT; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 14162306a36Sopenharmony_ci /* Typical supply voltage is 3.3v */ 14262306a36Sopenharmony_ci *value = (1ULL << 32) * 3300 / 50000; 14362306a36Sopenharmony_ci *shift = 32; 14462306a36Sopenharmony_ci return IIO_VAL_FRACTIONAL_LOG2; 14562306a36Sopenharmony_ci } 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci return -EINVAL; 14862306a36Sopenharmony_ci} 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct iio_info ep93xx_adc_info = { 15162306a36Sopenharmony_ci .read_raw = ep93xx_read_raw, 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic int ep93xx_adc_probe(struct platform_device *pdev) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci int ret; 15762306a36Sopenharmony_ci struct iio_dev *iiodev; 15862306a36Sopenharmony_ci struct ep93xx_adc_priv *priv; 15962306a36Sopenharmony_ci struct clk *pclk; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci iiodev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv)); 16262306a36Sopenharmony_ci if (!iiodev) 16362306a36Sopenharmony_ci return -ENOMEM; 16462306a36Sopenharmony_ci priv = iio_priv(iiodev); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci priv->base = devm_platform_ioremap_resource(pdev, 0); 16762306a36Sopenharmony_ci if (IS_ERR(priv->base)) 16862306a36Sopenharmony_ci return PTR_ERR(priv->base); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci iiodev->name = dev_name(&pdev->dev); 17162306a36Sopenharmony_ci iiodev->modes = INDIO_DIRECT_MODE; 17262306a36Sopenharmony_ci iiodev->info = &ep93xx_adc_info; 17362306a36Sopenharmony_ci iiodev->num_channels = ARRAY_SIZE(ep93xx_adc_channels); 17462306a36Sopenharmony_ci iiodev->channels = ep93xx_adc_channels; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci priv->lastch = -1; 17762306a36Sopenharmony_ci mutex_init(&priv->lock); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci platform_set_drvdata(pdev, iiodev); 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci priv->clk = devm_clk_get(&pdev->dev, NULL); 18262306a36Sopenharmony_ci if (IS_ERR(priv->clk)) { 18362306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot obtain clock\n"); 18462306a36Sopenharmony_ci return PTR_ERR(priv->clk); 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci pclk = clk_get_parent(priv->clk); 18862306a36Sopenharmony_ci if (!pclk) { 18962306a36Sopenharmony_ci dev_warn(&pdev->dev, "Cannot obtain parent clock\n"); 19062306a36Sopenharmony_ci } else { 19162306a36Sopenharmony_ci /* 19262306a36Sopenharmony_ci * This is actually a place for improvement: 19362306a36Sopenharmony_ci * EP93xx ADC supports two clock divisors -- 4 and 16, 19462306a36Sopenharmony_ci * resulting in conversion rates 3750 and 925 samples per second 19562306a36Sopenharmony_ci * with 500us or 2ms settling time respectively. 19662306a36Sopenharmony_ci * One might find this interesting enough to be configurable. 19762306a36Sopenharmony_ci */ 19862306a36Sopenharmony_ci ret = clk_set_rate(priv->clk, clk_get_rate(pclk) / 16); 19962306a36Sopenharmony_ci if (ret) 20062306a36Sopenharmony_ci dev_warn(&pdev->dev, "Cannot set clock rate\n"); 20162306a36Sopenharmony_ci /* 20262306a36Sopenharmony_ci * We can tolerate rate setting failure because the module should 20362306a36Sopenharmony_ci * work in any case. 20462306a36Sopenharmony_ci */ 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci ret = clk_prepare_enable(priv->clk); 20862306a36Sopenharmony_ci if (ret) { 20962306a36Sopenharmony_ci dev_err(&pdev->dev, "Cannot enable clock\n"); 21062306a36Sopenharmony_ci return ret; 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci ret = iio_device_register(iiodev); 21462306a36Sopenharmony_ci if (ret) 21562306a36Sopenharmony_ci clk_disable_unprepare(priv->clk); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci return ret; 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic int ep93xx_adc_remove(struct platform_device *pdev) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci struct iio_dev *iiodev = platform_get_drvdata(pdev); 22362306a36Sopenharmony_ci struct ep93xx_adc_priv *priv = iio_priv(iiodev); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci iio_device_unregister(iiodev); 22662306a36Sopenharmony_ci clk_disable_unprepare(priv->clk); 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci return 0; 22962306a36Sopenharmony_ci} 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic const struct of_device_id ep93xx_adc_of_ids[] = { 23262306a36Sopenharmony_ci { .compatible = "cirrus,ep9301-adc" }, 23362306a36Sopenharmony_ci {} 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ep93xx_adc_of_ids); 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic struct platform_driver ep93xx_adc_driver = { 23862306a36Sopenharmony_ci .driver = { 23962306a36Sopenharmony_ci .name = "ep93xx-adc", 24062306a36Sopenharmony_ci .of_match_table = ep93xx_adc_of_ids, 24162306a36Sopenharmony_ci }, 24262306a36Sopenharmony_ci .probe = ep93xx_adc_probe, 24362306a36Sopenharmony_ci .remove = ep93xx_adc_remove, 24462306a36Sopenharmony_ci}; 24562306a36Sopenharmony_cimodule_platform_driver(ep93xx_adc_driver); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ciMODULE_AUTHOR("Alexander Sverdlin <alexander.sverdlin@gmail.com>"); 24862306a36Sopenharmony_ciMODULE_DESCRIPTION("Cirrus Logic EP93XX ADC driver"); 24962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 25062306a36Sopenharmony_ciMODULE_ALIAS("platform:ep93xx-adc"); 251