162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * AD7190 AD7192 AD7193 AD7195 SPI ADC driver 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright 2011-2015 Analog Devices Inc. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/interrupt.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/device.h> 1162306a36Sopenharmony_ci#include <linux/kernel.h> 1262306a36Sopenharmony_ci#include <linux/slab.h> 1362306a36Sopenharmony_ci#include <linux/sysfs.h> 1462306a36Sopenharmony_ci#include <linux/spi/spi.h> 1562306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 1662306a36Sopenharmony_ci#include <linux/err.h> 1762306a36Sopenharmony_ci#include <linux/sched.h> 1862306a36Sopenharmony_ci#include <linux/delay.h> 1962306a36Sopenharmony_ci#include <linux/of.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#include <linux/iio/iio.h> 2262306a36Sopenharmony_ci#include <linux/iio/sysfs.h> 2362306a36Sopenharmony_ci#include <linux/iio/buffer.h> 2462306a36Sopenharmony_ci#include <linux/iio/trigger.h> 2562306a36Sopenharmony_ci#include <linux/iio/trigger_consumer.h> 2662306a36Sopenharmony_ci#include <linux/iio/triggered_buffer.h> 2762306a36Sopenharmony_ci#include <linux/iio/adc/ad_sigma_delta.h> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci/* Registers */ 3062306a36Sopenharmony_ci#define AD7192_REG_COMM 0 /* Communications Register (WO, 8-bit) */ 3162306a36Sopenharmony_ci#define AD7192_REG_STAT 0 /* Status Register (RO, 8-bit) */ 3262306a36Sopenharmony_ci#define AD7192_REG_MODE 1 /* Mode Register (RW, 24-bit */ 3362306a36Sopenharmony_ci#define AD7192_REG_CONF 2 /* Configuration Register (RW, 24-bit) */ 3462306a36Sopenharmony_ci#define AD7192_REG_DATA 3 /* Data Register (RO, 24/32-bit) */ 3562306a36Sopenharmony_ci#define AD7192_REG_ID 4 /* ID Register (RO, 8-bit) */ 3662306a36Sopenharmony_ci#define AD7192_REG_GPOCON 5 /* GPOCON Register (RO, 8-bit) */ 3762306a36Sopenharmony_ci#define AD7192_REG_OFFSET 6 /* Offset Register (RW, 16-bit */ 3862306a36Sopenharmony_ci /* (AD7792)/24-bit (AD7192)) */ 3962306a36Sopenharmony_ci#define AD7192_REG_FULLSALE 7 /* Full-Scale Register */ 4062306a36Sopenharmony_ci /* (RW, 16-bit (AD7792)/24-bit (AD7192)) */ 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/* Communications Register Bit Designations (AD7192_REG_COMM) */ 4362306a36Sopenharmony_ci#define AD7192_COMM_WEN BIT(7) /* Write Enable */ 4462306a36Sopenharmony_ci#define AD7192_COMM_WRITE 0 /* Write Operation */ 4562306a36Sopenharmony_ci#define AD7192_COMM_READ BIT(6) /* Read Operation */ 4662306a36Sopenharmony_ci#define AD7192_COMM_ADDR(x) (((x) & 0x7) << 3) /* Register Address */ 4762306a36Sopenharmony_ci#define AD7192_COMM_CREAD BIT(2) /* Continuous Read of Data Register */ 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci/* Status Register Bit Designations (AD7192_REG_STAT) */ 5062306a36Sopenharmony_ci#define AD7192_STAT_RDY BIT(7) /* Ready */ 5162306a36Sopenharmony_ci#define AD7192_STAT_ERR BIT(6) /* Error (Overrange, Underrange) */ 5262306a36Sopenharmony_ci#define AD7192_STAT_NOREF BIT(5) /* Error no external reference */ 5362306a36Sopenharmony_ci#define AD7192_STAT_PARITY BIT(4) /* Parity */ 5462306a36Sopenharmony_ci#define AD7192_STAT_CH3 BIT(2) /* Channel 3 */ 5562306a36Sopenharmony_ci#define AD7192_STAT_CH2 BIT(1) /* Channel 2 */ 5662306a36Sopenharmony_ci#define AD7192_STAT_CH1 BIT(0) /* Channel 1 */ 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci/* Mode Register Bit Designations (AD7192_REG_MODE) */ 5962306a36Sopenharmony_ci#define AD7192_MODE_SEL(x) (((x) & 0x7) << 21) /* Operation Mode Select */ 6062306a36Sopenharmony_ci#define AD7192_MODE_SEL_MASK (0x7 << 21) /* Operation Mode Select Mask */ 6162306a36Sopenharmony_ci#define AD7192_MODE_STA(x) (((x) & 0x1) << 20) /* Status Register transmission */ 6262306a36Sopenharmony_ci#define AD7192_MODE_STA_MASK BIT(20) /* Status Register transmission Mask */ 6362306a36Sopenharmony_ci#define AD7192_MODE_CLKSRC(x) (((x) & 0x3) << 18) /* Clock Source Select */ 6462306a36Sopenharmony_ci#define AD7192_MODE_SINC3 BIT(15) /* SINC3 Filter Select */ 6562306a36Sopenharmony_ci#define AD7192_MODE_ENPAR BIT(13) /* Parity Enable */ 6662306a36Sopenharmony_ci#define AD7192_MODE_CLKDIV BIT(12) /* Clock divide by 2 (AD7190/2 only)*/ 6762306a36Sopenharmony_ci#define AD7192_MODE_SCYCLE BIT(11) /* Single cycle conversion */ 6862306a36Sopenharmony_ci#define AD7192_MODE_REJ60 BIT(10) /* 50/60Hz notch filter */ 6962306a36Sopenharmony_ci#define AD7192_MODE_RATE(x) ((x) & 0x3FF) /* Filter Update Rate Select */ 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci/* Mode Register: AD7192_MODE_SEL options */ 7262306a36Sopenharmony_ci#define AD7192_MODE_CONT 0 /* Continuous Conversion Mode */ 7362306a36Sopenharmony_ci#define AD7192_MODE_SINGLE 1 /* Single Conversion Mode */ 7462306a36Sopenharmony_ci#define AD7192_MODE_IDLE 2 /* Idle Mode */ 7562306a36Sopenharmony_ci#define AD7192_MODE_PWRDN 3 /* Power-Down Mode */ 7662306a36Sopenharmony_ci#define AD7192_MODE_CAL_INT_ZERO 4 /* Internal Zero-Scale Calibration */ 7762306a36Sopenharmony_ci#define AD7192_MODE_CAL_INT_FULL 5 /* Internal Full-Scale Calibration */ 7862306a36Sopenharmony_ci#define AD7192_MODE_CAL_SYS_ZERO 6 /* System Zero-Scale Calibration */ 7962306a36Sopenharmony_ci#define AD7192_MODE_CAL_SYS_FULL 7 /* System Full-Scale Calibration */ 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci/* Mode Register: AD7192_MODE_CLKSRC options */ 8262306a36Sopenharmony_ci#define AD7192_CLK_EXT_MCLK1_2 0 /* External 4.92 MHz Clock connected*/ 8362306a36Sopenharmony_ci /* from MCLK1 to MCLK2 */ 8462306a36Sopenharmony_ci#define AD7192_CLK_EXT_MCLK2 1 /* External Clock applied to MCLK2 */ 8562306a36Sopenharmony_ci#define AD7192_CLK_INT 2 /* Internal 4.92 MHz Clock not */ 8662306a36Sopenharmony_ci /* available at the MCLK2 pin */ 8762306a36Sopenharmony_ci#define AD7192_CLK_INT_CO 3 /* Internal 4.92 MHz Clock available*/ 8862306a36Sopenharmony_ci /* at the MCLK2 pin */ 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci/* Configuration Register Bit Designations (AD7192_REG_CONF) */ 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci#define AD7192_CONF_CHOP BIT(23) /* CHOP enable */ 9362306a36Sopenharmony_ci#define AD7192_CONF_ACX BIT(22) /* AC excitation enable(AD7195 only) */ 9462306a36Sopenharmony_ci#define AD7192_CONF_REFSEL BIT(20) /* REFIN1/REFIN2 Reference Select */ 9562306a36Sopenharmony_ci#define AD7192_CONF_CHAN(x) ((x) << 8) /* Channel select */ 9662306a36Sopenharmony_ci#define AD7192_CONF_CHAN_MASK (0x7FF << 8) /* Channel select mask */ 9762306a36Sopenharmony_ci#define AD7192_CONF_BURN BIT(7) /* Burnout current enable */ 9862306a36Sopenharmony_ci#define AD7192_CONF_REFDET BIT(6) /* Reference detect enable */ 9962306a36Sopenharmony_ci#define AD7192_CONF_BUF BIT(4) /* Buffered Mode Enable */ 10062306a36Sopenharmony_ci#define AD7192_CONF_UNIPOLAR BIT(3) /* Unipolar/Bipolar Enable */ 10162306a36Sopenharmony_ci#define AD7192_CONF_GAIN(x) ((x) & 0x7) /* Gain Select */ 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci#define AD7192_CH_AIN1P_AIN2M BIT(0) /* AIN1(+) - AIN2(-) */ 10462306a36Sopenharmony_ci#define AD7192_CH_AIN3P_AIN4M BIT(1) /* AIN3(+) - AIN4(-) */ 10562306a36Sopenharmony_ci#define AD7192_CH_TEMP BIT(2) /* Temp Sensor */ 10662306a36Sopenharmony_ci#define AD7192_CH_AIN2P_AIN2M BIT(3) /* AIN2(+) - AIN2(-) */ 10762306a36Sopenharmony_ci#define AD7192_CH_AIN1 BIT(4) /* AIN1 - AINCOM */ 10862306a36Sopenharmony_ci#define AD7192_CH_AIN2 BIT(5) /* AIN2 - AINCOM */ 10962306a36Sopenharmony_ci#define AD7192_CH_AIN3 BIT(6) /* AIN3 - AINCOM */ 11062306a36Sopenharmony_ci#define AD7192_CH_AIN4 BIT(7) /* AIN4 - AINCOM */ 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci#define AD7193_CH_AIN1P_AIN2M 0x001 /* AIN1(+) - AIN2(-) */ 11362306a36Sopenharmony_ci#define AD7193_CH_AIN3P_AIN4M 0x002 /* AIN3(+) - AIN4(-) */ 11462306a36Sopenharmony_ci#define AD7193_CH_AIN5P_AIN6M 0x004 /* AIN5(+) - AIN6(-) */ 11562306a36Sopenharmony_ci#define AD7193_CH_AIN7P_AIN8M 0x008 /* AIN7(+) - AIN8(-) */ 11662306a36Sopenharmony_ci#define AD7193_CH_TEMP 0x100 /* Temp senseor */ 11762306a36Sopenharmony_ci#define AD7193_CH_AIN2P_AIN2M 0x200 /* AIN2(+) - AIN2(-) */ 11862306a36Sopenharmony_ci#define AD7193_CH_AIN1 0x401 /* AIN1 - AINCOM */ 11962306a36Sopenharmony_ci#define AD7193_CH_AIN2 0x402 /* AIN2 - AINCOM */ 12062306a36Sopenharmony_ci#define AD7193_CH_AIN3 0x404 /* AIN3 - AINCOM */ 12162306a36Sopenharmony_ci#define AD7193_CH_AIN4 0x408 /* AIN4 - AINCOM */ 12262306a36Sopenharmony_ci#define AD7193_CH_AIN5 0x410 /* AIN5 - AINCOM */ 12362306a36Sopenharmony_ci#define AD7193_CH_AIN6 0x420 /* AIN6 - AINCOM */ 12462306a36Sopenharmony_ci#define AD7193_CH_AIN7 0x440 /* AIN7 - AINCOM */ 12562306a36Sopenharmony_ci#define AD7193_CH_AIN8 0x480 /* AIN7 - AINCOM */ 12662306a36Sopenharmony_ci#define AD7193_CH_AINCOM 0x600 /* AINCOM - AINCOM */ 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci/* ID Register Bit Designations (AD7192_REG_ID) */ 12962306a36Sopenharmony_ci#define CHIPID_AD7190 0x4 13062306a36Sopenharmony_ci#define CHIPID_AD7192 0x0 13162306a36Sopenharmony_ci#define CHIPID_AD7193 0x2 13262306a36Sopenharmony_ci#define CHIPID_AD7195 0x6 13362306a36Sopenharmony_ci#define AD7192_ID_MASK 0x0F 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci/* GPOCON Register Bit Designations (AD7192_REG_GPOCON) */ 13662306a36Sopenharmony_ci#define AD7192_GPOCON_BPDSW BIT(6) /* Bridge power-down switch enable */ 13762306a36Sopenharmony_ci#define AD7192_GPOCON_GP32EN BIT(5) /* Digital Output P3 and P2 enable */ 13862306a36Sopenharmony_ci#define AD7192_GPOCON_GP10EN BIT(4) /* Digital Output P1 and P0 enable */ 13962306a36Sopenharmony_ci#define AD7192_GPOCON_P3DAT BIT(3) /* P3 state */ 14062306a36Sopenharmony_ci#define AD7192_GPOCON_P2DAT BIT(2) /* P2 state */ 14162306a36Sopenharmony_ci#define AD7192_GPOCON_P1DAT BIT(1) /* P1 state */ 14262306a36Sopenharmony_ci#define AD7192_GPOCON_P0DAT BIT(0) /* P0 state */ 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci#define AD7192_EXT_FREQ_MHZ_MIN 2457600 14562306a36Sopenharmony_ci#define AD7192_EXT_FREQ_MHZ_MAX 5120000 14662306a36Sopenharmony_ci#define AD7192_INT_FREQ_MHZ 4915200 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci#define AD7192_NO_SYNC_FILTER 1 14962306a36Sopenharmony_ci#define AD7192_SYNC3_FILTER 3 15062306a36Sopenharmony_ci#define AD7192_SYNC4_FILTER 4 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci/* NOTE: 15362306a36Sopenharmony_ci * The AD7190/2/5 features a dual use data out ready DOUT/RDY output. 15462306a36Sopenharmony_ci * In order to avoid contentions on the SPI bus, it's therefore necessary 15562306a36Sopenharmony_ci * to use spi bus locking. 15662306a36Sopenharmony_ci * 15762306a36Sopenharmony_ci * The DOUT/RDY output must also be wired to an interrupt capable GPIO. 15862306a36Sopenharmony_ci */ 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cienum { 16162306a36Sopenharmony_ci AD7192_SYSCALIB_ZERO_SCALE, 16262306a36Sopenharmony_ci AD7192_SYSCALIB_FULL_SCALE, 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cienum { 16662306a36Sopenharmony_ci ID_AD7190, 16762306a36Sopenharmony_ci ID_AD7192, 16862306a36Sopenharmony_ci ID_AD7193, 16962306a36Sopenharmony_ci ID_AD7195, 17062306a36Sopenharmony_ci}; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistruct ad7192_chip_info { 17362306a36Sopenharmony_ci unsigned int chip_id; 17462306a36Sopenharmony_ci const char *name; 17562306a36Sopenharmony_ci}; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_cistruct ad7192_state { 17862306a36Sopenharmony_ci const struct ad7192_chip_info *chip_info; 17962306a36Sopenharmony_ci struct regulator *avdd; 18062306a36Sopenharmony_ci struct regulator *vref; 18162306a36Sopenharmony_ci struct clk *mclk; 18262306a36Sopenharmony_ci u16 int_vref_mv; 18362306a36Sopenharmony_ci u32 fclk; 18462306a36Sopenharmony_ci u32 f_order; 18562306a36Sopenharmony_ci u32 mode; 18662306a36Sopenharmony_ci u32 conf; 18762306a36Sopenharmony_ci u32 scale_avail[8][2]; 18862306a36Sopenharmony_ci u8 gpocon; 18962306a36Sopenharmony_ci u8 clock_sel; 19062306a36Sopenharmony_ci struct mutex lock; /* protect sensor state */ 19162306a36Sopenharmony_ci u8 syscalib_mode[8]; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci struct ad_sigma_delta sd; 19462306a36Sopenharmony_ci}; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic const char * const ad7192_syscalib_modes[] = { 19762306a36Sopenharmony_ci [AD7192_SYSCALIB_ZERO_SCALE] = "zero_scale", 19862306a36Sopenharmony_ci [AD7192_SYSCALIB_FULL_SCALE] = "full_scale", 19962306a36Sopenharmony_ci}; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic int ad7192_set_syscalib_mode(struct iio_dev *indio_dev, 20262306a36Sopenharmony_ci const struct iio_chan_spec *chan, 20362306a36Sopenharmony_ci unsigned int mode) 20462306a36Sopenharmony_ci{ 20562306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci st->syscalib_mode[chan->channel] = mode; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci return 0; 21062306a36Sopenharmony_ci} 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic int ad7192_get_syscalib_mode(struct iio_dev *indio_dev, 21362306a36Sopenharmony_ci const struct iio_chan_spec *chan) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci return st->syscalib_mode[chan->channel]; 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic ssize_t ad7192_write_syscalib(struct iio_dev *indio_dev, 22162306a36Sopenharmony_ci uintptr_t private, 22262306a36Sopenharmony_ci const struct iio_chan_spec *chan, 22362306a36Sopenharmony_ci const char *buf, size_t len) 22462306a36Sopenharmony_ci{ 22562306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 22662306a36Sopenharmony_ci bool sys_calib; 22762306a36Sopenharmony_ci int ret, temp; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci ret = kstrtobool(buf, &sys_calib); 23062306a36Sopenharmony_ci if (ret) 23162306a36Sopenharmony_ci return ret; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci temp = st->syscalib_mode[chan->channel]; 23462306a36Sopenharmony_ci if (sys_calib) { 23562306a36Sopenharmony_ci if (temp == AD7192_SYSCALIB_ZERO_SCALE) 23662306a36Sopenharmony_ci ret = ad_sd_calibrate(&st->sd, AD7192_MODE_CAL_SYS_ZERO, 23762306a36Sopenharmony_ci chan->address); 23862306a36Sopenharmony_ci else 23962306a36Sopenharmony_ci ret = ad_sd_calibrate(&st->sd, AD7192_MODE_CAL_SYS_FULL, 24062306a36Sopenharmony_ci chan->address); 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci return ret ? ret : len; 24462306a36Sopenharmony_ci} 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic const struct iio_enum ad7192_syscalib_mode_enum = { 24762306a36Sopenharmony_ci .items = ad7192_syscalib_modes, 24862306a36Sopenharmony_ci .num_items = ARRAY_SIZE(ad7192_syscalib_modes), 24962306a36Sopenharmony_ci .set = ad7192_set_syscalib_mode, 25062306a36Sopenharmony_ci .get = ad7192_get_syscalib_mode 25162306a36Sopenharmony_ci}; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_cistatic const struct iio_chan_spec_ext_info ad7192_calibsys_ext_info[] = { 25462306a36Sopenharmony_ci { 25562306a36Sopenharmony_ci .name = "sys_calibration", 25662306a36Sopenharmony_ci .write = ad7192_write_syscalib, 25762306a36Sopenharmony_ci .shared = IIO_SEPARATE, 25862306a36Sopenharmony_ci }, 25962306a36Sopenharmony_ci IIO_ENUM("sys_calibration_mode", IIO_SEPARATE, 26062306a36Sopenharmony_ci &ad7192_syscalib_mode_enum), 26162306a36Sopenharmony_ci IIO_ENUM_AVAILABLE("sys_calibration_mode", IIO_SHARED_BY_TYPE, 26262306a36Sopenharmony_ci &ad7192_syscalib_mode_enum), 26362306a36Sopenharmony_ci {} 26462306a36Sopenharmony_ci}; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cistatic struct ad7192_state *ad_sigma_delta_to_ad7192(struct ad_sigma_delta *sd) 26762306a36Sopenharmony_ci{ 26862306a36Sopenharmony_ci return container_of(sd, struct ad7192_state, sd); 26962306a36Sopenharmony_ci} 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_cistatic int ad7192_set_channel(struct ad_sigma_delta *sd, unsigned int channel) 27262306a36Sopenharmony_ci{ 27362306a36Sopenharmony_ci struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci st->conf &= ~AD7192_CONF_CHAN_MASK; 27662306a36Sopenharmony_ci st->conf |= AD7192_CONF_CHAN(channel); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci return ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf); 27962306a36Sopenharmony_ci} 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic int ad7192_set_mode(struct ad_sigma_delta *sd, 28262306a36Sopenharmony_ci enum ad_sigma_delta_mode mode) 28362306a36Sopenharmony_ci{ 28462306a36Sopenharmony_ci struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci st->mode &= ~AD7192_MODE_SEL_MASK; 28762306a36Sopenharmony_ci st->mode |= AD7192_MODE_SEL(mode); 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci return ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode); 29062306a36Sopenharmony_ci} 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic int ad7192_append_status(struct ad_sigma_delta *sd, bool append) 29362306a36Sopenharmony_ci{ 29462306a36Sopenharmony_ci struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd); 29562306a36Sopenharmony_ci unsigned int mode = st->mode; 29662306a36Sopenharmony_ci int ret; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci mode &= ~AD7192_MODE_STA_MASK; 29962306a36Sopenharmony_ci mode |= AD7192_MODE_STA(append); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, mode); 30262306a36Sopenharmony_ci if (ret < 0) 30362306a36Sopenharmony_ci return ret; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci st->mode = mode; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci return 0; 30862306a36Sopenharmony_ci} 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic int ad7192_disable_all(struct ad_sigma_delta *sd) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd); 31362306a36Sopenharmony_ci u32 conf = st->conf; 31462306a36Sopenharmony_ci int ret; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci conf &= ~AD7192_CONF_CHAN_MASK; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, conf); 31962306a36Sopenharmony_ci if (ret < 0) 32062306a36Sopenharmony_ci return ret; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci st->conf = conf; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci return 0; 32562306a36Sopenharmony_ci} 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic const struct ad_sigma_delta_info ad7192_sigma_delta_info = { 32862306a36Sopenharmony_ci .set_channel = ad7192_set_channel, 32962306a36Sopenharmony_ci .append_status = ad7192_append_status, 33062306a36Sopenharmony_ci .disable_all = ad7192_disable_all, 33162306a36Sopenharmony_ci .set_mode = ad7192_set_mode, 33262306a36Sopenharmony_ci .has_registers = true, 33362306a36Sopenharmony_ci .addr_shift = 3, 33462306a36Sopenharmony_ci .read_mask = BIT(6), 33562306a36Sopenharmony_ci .status_ch_mask = GENMASK(3, 0), 33662306a36Sopenharmony_ci .num_slots = 4, 33762306a36Sopenharmony_ci .irq_flags = IRQF_TRIGGER_FALLING, 33862306a36Sopenharmony_ci}; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_cistatic const struct ad_sd_calib_data ad7192_calib_arr[8] = { 34162306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN1}, 34262306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN1}, 34362306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN2}, 34462306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN2}, 34562306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN3}, 34662306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN3}, 34762306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN4}, 34862306a36Sopenharmony_ci {AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN4} 34962306a36Sopenharmony_ci}; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_cistatic int ad7192_calibrate_all(struct ad7192_state *st) 35262306a36Sopenharmony_ci{ 35362306a36Sopenharmony_ci return ad_sd_calibrate_all(&st->sd, ad7192_calib_arr, 35462306a36Sopenharmony_ci ARRAY_SIZE(ad7192_calib_arr)); 35562306a36Sopenharmony_ci} 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic inline bool ad7192_valid_external_frequency(u32 freq) 35862306a36Sopenharmony_ci{ 35962306a36Sopenharmony_ci return (freq >= AD7192_EXT_FREQ_MHZ_MIN && 36062306a36Sopenharmony_ci freq <= AD7192_EXT_FREQ_MHZ_MAX); 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic int ad7192_of_clock_select(struct ad7192_state *st) 36462306a36Sopenharmony_ci{ 36562306a36Sopenharmony_ci struct device_node *np = st->sd.spi->dev.of_node; 36662306a36Sopenharmony_ci unsigned int clock_sel; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci clock_sel = AD7192_CLK_INT; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci /* use internal clock */ 37162306a36Sopenharmony_ci if (!st->mclk) { 37262306a36Sopenharmony_ci if (of_property_read_bool(np, "adi,int-clock-output-enable")) 37362306a36Sopenharmony_ci clock_sel = AD7192_CLK_INT_CO; 37462306a36Sopenharmony_ci } else { 37562306a36Sopenharmony_ci if (of_property_read_bool(np, "adi,clock-xtal")) 37662306a36Sopenharmony_ci clock_sel = AD7192_CLK_EXT_MCLK1_2; 37762306a36Sopenharmony_ci else 37862306a36Sopenharmony_ci clock_sel = AD7192_CLK_EXT_MCLK2; 37962306a36Sopenharmony_ci } 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci return clock_sel; 38262306a36Sopenharmony_ci} 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_cistatic int ad7192_setup(struct iio_dev *indio_dev, struct device_node *np) 38562306a36Sopenharmony_ci{ 38662306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 38762306a36Sopenharmony_ci bool rej60_en, refin2_en; 38862306a36Sopenharmony_ci bool buf_en, bipolar, burnout_curr_en; 38962306a36Sopenharmony_ci unsigned long long scale_uv; 39062306a36Sopenharmony_ci int i, ret, id; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci /* reset the serial interface */ 39362306a36Sopenharmony_ci ret = ad_sd_reset(&st->sd, 48); 39462306a36Sopenharmony_ci if (ret < 0) 39562306a36Sopenharmony_ci return ret; 39662306a36Sopenharmony_ci usleep_range(500, 1000); /* Wait for at least 500us */ 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci /* write/read test for device presence */ 39962306a36Sopenharmony_ci ret = ad_sd_read_reg(&st->sd, AD7192_REG_ID, 1, &id); 40062306a36Sopenharmony_ci if (ret) 40162306a36Sopenharmony_ci return ret; 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci id &= AD7192_ID_MASK; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci if (id != st->chip_info->chip_id) 40662306a36Sopenharmony_ci dev_warn(&st->sd.spi->dev, "device ID query failed (0x%X != 0x%X)\n", 40762306a36Sopenharmony_ci id, st->chip_info->chip_id); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci st->mode = AD7192_MODE_SEL(AD7192_MODE_IDLE) | 41062306a36Sopenharmony_ci AD7192_MODE_CLKSRC(st->clock_sel) | 41162306a36Sopenharmony_ci AD7192_MODE_RATE(480); 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci st->conf = AD7192_CONF_GAIN(0); 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci rej60_en = of_property_read_bool(np, "adi,rejection-60-Hz-enable"); 41662306a36Sopenharmony_ci if (rej60_en) 41762306a36Sopenharmony_ci st->mode |= AD7192_MODE_REJ60; 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci refin2_en = of_property_read_bool(np, "adi,refin2-pins-enable"); 42062306a36Sopenharmony_ci if (refin2_en && st->chip_info->chip_id != CHIPID_AD7195) 42162306a36Sopenharmony_ci st->conf |= AD7192_CONF_REFSEL; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci st->conf &= ~AD7192_CONF_CHOP; 42462306a36Sopenharmony_ci st->f_order = AD7192_NO_SYNC_FILTER; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci buf_en = of_property_read_bool(np, "adi,buffer-enable"); 42762306a36Sopenharmony_ci if (buf_en) 42862306a36Sopenharmony_ci st->conf |= AD7192_CONF_BUF; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci bipolar = of_property_read_bool(np, "bipolar"); 43162306a36Sopenharmony_ci if (!bipolar) 43262306a36Sopenharmony_ci st->conf |= AD7192_CONF_UNIPOLAR; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci burnout_curr_en = of_property_read_bool(np, 43562306a36Sopenharmony_ci "adi,burnout-currents-enable"); 43662306a36Sopenharmony_ci if (burnout_curr_en && buf_en) { 43762306a36Sopenharmony_ci st->conf |= AD7192_CONF_BURN; 43862306a36Sopenharmony_ci } else if (burnout_curr_en) { 43962306a36Sopenharmony_ci dev_warn(&st->sd.spi->dev, 44062306a36Sopenharmony_ci "Can't enable burnout currents: see CHOP or buffer\n"); 44162306a36Sopenharmony_ci } 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode); 44462306a36Sopenharmony_ci if (ret) 44562306a36Sopenharmony_ci return ret; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf); 44862306a36Sopenharmony_ci if (ret) 44962306a36Sopenharmony_ci return ret; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci ret = ad7192_calibrate_all(st); 45262306a36Sopenharmony_ci if (ret) 45362306a36Sopenharmony_ci return ret; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci /* Populate available ADC input ranges */ 45662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++) { 45762306a36Sopenharmony_ci scale_uv = ((u64)st->int_vref_mv * 100000000) 45862306a36Sopenharmony_ci >> (indio_dev->channels[0].scan_type.realbits - 45962306a36Sopenharmony_ci ((st->conf & AD7192_CONF_UNIPOLAR) ? 0 : 1)); 46062306a36Sopenharmony_ci scale_uv >>= i; 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci st->scale_avail[i][1] = do_div(scale_uv, 100000000) * 10; 46362306a36Sopenharmony_ci st->scale_avail[i][0] = scale_uv; 46462306a36Sopenharmony_ci } 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci return 0; 46762306a36Sopenharmony_ci} 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cistatic ssize_t ad7192_show_ac_excitation(struct device *dev, 47062306a36Sopenharmony_ci struct device_attribute *attr, 47162306a36Sopenharmony_ci char *buf) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_to_iio_dev(dev); 47462306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci return sysfs_emit(buf, "%d\n", !!(st->conf & AD7192_CONF_ACX)); 47762306a36Sopenharmony_ci} 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic ssize_t ad7192_show_bridge_switch(struct device *dev, 48062306a36Sopenharmony_ci struct device_attribute *attr, 48162306a36Sopenharmony_ci char *buf) 48262306a36Sopenharmony_ci{ 48362306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_to_iio_dev(dev); 48462306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci return sysfs_emit(buf, "%d\n", !!(st->gpocon & AD7192_GPOCON_BPDSW)); 48762306a36Sopenharmony_ci} 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_cistatic ssize_t ad7192_set(struct device *dev, 49062306a36Sopenharmony_ci struct device_attribute *attr, 49162306a36Sopenharmony_ci const char *buf, 49262306a36Sopenharmony_ci size_t len) 49362306a36Sopenharmony_ci{ 49462306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_to_iio_dev(dev); 49562306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 49662306a36Sopenharmony_ci struct iio_dev_attr *this_attr = to_iio_dev_attr(attr); 49762306a36Sopenharmony_ci int ret; 49862306a36Sopenharmony_ci bool val; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci ret = kstrtobool(buf, &val); 50162306a36Sopenharmony_ci if (ret < 0) 50262306a36Sopenharmony_ci return ret; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci ret = iio_device_claim_direct_mode(indio_dev); 50562306a36Sopenharmony_ci if (ret) 50662306a36Sopenharmony_ci return ret; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci switch ((u32)this_attr->address) { 50962306a36Sopenharmony_ci case AD7192_REG_GPOCON: 51062306a36Sopenharmony_ci if (val) 51162306a36Sopenharmony_ci st->gpocon |= AD7192_GPOCON_BPDSW; 51262306a36Sopenharmony_ci else 51362306a36Sopenharmony_ci st->gpocon &= ~AD7192_GPOCON_BPDSW; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci ad_sd_write_reg(&st->sd, AD7192_REG_GPOCON, 1, st->gpocon); 51662306a36Sopenharmony_ci break; 51762306a36Sopenharmony_ci case AD7192_REG_CONF: 51862306a36Sopenharmony_ci if (val) 51962306a36Sopenharmony_ci st->conf |= AD7192_CONF_ACX; 52062306a36Sopenharmony_ci else 52162306a36Sopenharmony_ci st->conf &= ~AD7192_CONF_ACX; 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf); 52462306a36Sopenharmony_ci break; 52562306a36Sopenharmony_ci default: 52662306a36Sopenharmony_ci ret = -EINVAL; 52762306a36Sopenharmony_ci } 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci iio_device_release_direct_mode(indio_dev); 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_ci return ret ? ret : len; 53262306a36Sopenharmony_ci} 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_cistatic void ad7192_get_available_filter_freq(struct ad7192_state *st, 53562306a36Sopenharmony_ci int *freq) 53662306a36Sopenharmony_ci{ 53762306a36Sopenharmony_ci unsigned int fadc; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci /* Formulas for filter at page 25 of the datasheet */ 54062306a36Sopenharmony_ci fadc = DIV_ROUND_CLOSEST(st->fclk, 54162306a36Sopenharmony_ci AD7192_SYNC4_FILTER * AD7192_MODE_RATE(st->mode)); 54262306a36Sopenharmony_ci freq[0] = DIV_ROUND_CLOSEST(fadc * 240, 1024); 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci fadc = DIV_ROUND_CLOSEST(st->fclk, 54562306a36Sopenharmony_ci AD7192_SYNC3_FILTER * AD7192_MODE_RATE(st->mode)); 54662306a36Sopenharmony_ci freq[1] = DIV_ROUND_CLOSEST(fadc * 240, 1024); 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_ci fadc = DIV_ROUND_CLOSEST(st->fclk, AD7192_MODE_RATE(st->mode)); 54962306a36Sopenharmony_ci freq[2] = DIV_ROUND_CLOSEST(fadc * 230, 1024); 55062306a36Sopenharmony_ci freq[3] = DIV_ROUND_CLOSEST(fadc * 272, 1024); 55162306a36Sopenharmony_ci} 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic ssize_t ad7192_show_filter_avail(struct device *dev, 55462306a36Sopenharmony_ci struct device_attribute *attr, 55562306a36Sopenharmony_ci char *buf) 55662306a36Sopenharmony_ci{ 55762306a36Sopenharmony_ci struct iio_dev *indio_dev = dev_to_iio_dev(dev); 55862306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 55962306a36Sopenharmony_ci unsigned int freq_avail[4], i; 56062306a36Sopenharmony_ci size_t len = 0; 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci ad7192_get_available_filter_freq(st, freq_avail); 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(freq_avail); i++) 56562306a36Sopenharmony_ci len += sysfs_emit_at(buf, len, "%d.%03d ", freq_avail[i] / 1000, 56662306a36Sopenharmony_ci freq_avail[i] % 1000); 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci buf[len - 1] = '\n'; 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_ci return len; 57162306a36Sopenharmony_ci} 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(filter_low_pass_3db_frequency_available, 57462306a36Sopenharmony_ci 0444, ad7192_show_filter_avail, NULL, 0); 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(bridge_switch_en, 0644, 57762306a36Sopenharmony_ci ad7192_show_bridge_switch, ad7192_set, 57862306a36Sopenharmony_ci AD7192_REG_GPOCON); 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_cistatic IIO_DEVICE_ATTR(ac_excitation_en, 0644, 58162306a36Sopenharmony_ci ad7192_show_ac_excitation, ad7192_set, 58262306a36Sopenharmony_ci AD7192_REG_CONF); 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_cistatic struct attribute *ad7192_attributes[] = { 58562306a36Sopenharmony_ci &iio_dev_attr_filter_low_pass_3db_frequency_available.dev_attr.attr, 58662306a36Sopenharmony_ci &iio_dev_attr_bridge_switch_en.dev_attr.attr, 58762306a36Sopenharmony_ci NULL 58862306a36Sopenharmony_ci}; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_cistatic const struct attribute_group ad7192_attribute_group = { 59162306a36Sopenharmony_ci .attrs = ad7192_attributes, 59262306a36Sopenharmony_ci}; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistatic struct attribute *ad7195_attributes[] = { 59562306a36Sopenharmony_ci &iio_dev_attr_filter_low_pass_3db_frequency_available.dev_attr.attr, 59662306a36Sopenharmony_ci &iio_dev_attr_bridge_switch_en.dev_attr.attr, 59762306a36Sopenharmony_ci &iio_dev_attr_ac_excitation_en.dev_attr.attr, 59862306a36Sopenharmony_ci NULL 59962306a36Sopenharmony_ci}; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic const struct attribute_group ad7195_attribute_group = { 60262306a36Sopenharmony_ci .attrs = ad7195_attributes, 60362306a36Sopenharmony_ci}; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_cistatic unsigned int ad7192_get_temp_scale(bool unipolar) 60662306a36Sopenharmony_ci{ 60762306a36Sopenharmony_ci return unipolar ? 2815 * 2 : 2815; 60862306a36Sopenharmony_ci} 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_cistatic int ad7192_set_3db_filter_freq(struct ad7192_state *st, 61162306a36Sopenharmony_ci int val, int val2) 61262306a36Sopenharmony_ci{ 61362306a36Sopenharmony_ci int freq_avail[4], i, ret, freq; 61462306a36Sopenharmony_ci unsigned int diff_new, diff_old; 61562306a36Sopenharmony_ci int idx = 0; 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci diff_old = U32_MAX; 61862306a36Sopenharmony_ci freq = val * 1000 + val2; 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci ad7192_get_available_filter_freq(st, freq_avail); 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(freq_avail); i++) { 62362306a36Sopenharmony_ci diff_new = abs(freq - freq_avail[i]); 62462306a36Sopenharmony_ci if (diff_new < diff_old) { 62562306a36Sopenharmony_ci diff_old = diff_new; 62662306a36Sopenharmony_ci idx = i; 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci } 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci switch (idx) { 63162306a36Sopenharmony_ci case 0: 63262306a36Sopenharmony_ci st->f_order = AD7192_SYNC4_FILTER; 63362306a36Sopenharmony_ci st->mode &= ~AD7192_MODE_SINC3; 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci st->conf |= AD7192_CONF_CHOP; 63662306a36Sopenharmony_ci break; 63762306a36Sopenharmony_ci case 1: 63862306a36Sopenharmony_ci st->f_order = AD7192_SYNC3_FILTER; 63962306a36Sopenharmony_ci st->mode |= AD7192_MODE_SINC3; 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci st->conf |= AD7192_CONF_CHOP; 64262306a36Sopenharmony_ci break; 64362306a36Sopenharmony_ci case 2: 64462306a36Sopenharmony_ci st->f_order = AD7192_NO_SYNC_FILTER; 64562306a36Sopenharmony_ci st->mode &= ~AD7192_MODE_SINC3; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_ci st->conf &= ~AD7192_CONF_CHOP; 64862306a36Sopenharmony_ci break; 64962306a36Sopenharmony_ci case 3: 65062306a36Sopenharmony_ci st->f_order = AD7192_NO_SYNC_FILTER; 65162306a36Sopenharmony_ci st->mode |= AD7192_MODE_SINC3; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci st->conf &= ~AD7192_CONF_CHOP; 65462306a36Sopenharmony_ci break; 65562306a36Sopenharmony_ci } 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_ci ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode); 65862306a36Sopenharmony_ci if (ret < 0) 65962306a36Sopenharmony_ci return ret; 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci return ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf); 66262306a36Sopenharmony_ci} 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_cistatic int ad7192_get_3db_filter_freq(struct ad7192_state *st) 66562306a36Sopenharmony_ci{ 66662306a36Sopenharmony_ci unsigned int fadc; 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_ci fadc = DIV_ROUND_CLOSEST(st->fclk, 66962306a36Sopenharmony_ci st->f_order * AD7192_MODE_RATE(st->mode)); 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ci if (st->conf & AD7192_CONF_CHOP) 67262306a36Sopenharmony_ci return DIV_ROUND_CLOSEST(fadc * 240, 1024); 67362306a36Sopenharmony_ci if (st->mode & AD7192_MODE_SINC3) 67462306a36Sopenharmony_ci return DIV_ROUND_CLOSEST(fadc * 272, 1024); 67562306a36Sopenharmony_ci else 67662306a36Sopenharmony_ci return DIV_ROUND_CLOSEST(fadc * 230, 1024); 67762306a36Sopenharmony_ci} 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_cistatic int ad7192_read_raw(struct iio_dev *indio_dev, 68062306a36Sopenharmony_ci struct iio_chan_spec const *chan, 68162306a36Sopenharmony_ci int *val, 68262306a36Sopenharmony_ci int *val2, 68362306a36Sopenharmony_ci long m) 68462306a36Sopenharmony_ci{ 68562306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 68662306a36Sopenharmony_ci bool unipolar = !!(st->conf & AD7192_CONF_UNIPOLAR); 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_ci switch (m) { 68962306a36Sopenharmony_ci case IIO_CHAN_INFO_RAW: 69062306a36Sopenharmony_ci return ad_sigma_delta_single_conversion(indio_dev, chan, val); 69162306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 69262306a36Sopenharmony_ci switch (chan->type) { 69362306a36Sopenharmony_ci case IIO_VOLTAGE: 69462306a36Sopenharmony_ci mutex_lock(&st->lock); 69562306a36Sopenharmony_ci *val = st->scale_avail[AD7192_CONF_GAIN(st->conf)][0]; 69662306a36Sopenharmony_ci *val2 = st->scale_avail[AD7192_CONF_GAIN(st->conf)][1]; 69762306a36Sopenharmony_ci mutex_unlock(&st->lock); 69862306a36Sopenharmony_ci return IIO_VAL_INT_PLUS_NANO; 69962306a36Sopenharmony_ci case IIO_TEMP: 70062306a36Sopenharmony_ci *val = 0; 70162306a36Sopenharmony_ci *val2 = 1000000000 / ad7192_get_temp_scale(unipolar); 70262306a36Sopenharmony_ci return IIO_VAL_INT_PLUS_NANO; 70362306a36Sopenharmony_ci default: 70462306a36Sopenharmony_ci return -EINVAL; 70562306a36Sopenharmony_ci } 70662306a36Sopenharmony_ci case IIO_CHAN_INFO_OFFSET: 70762306a36Sopenharmony_ci if (!unipolar) 70862306a36Sopenharmony_ci *val = -(1 << (chan->scan_type.realbits - 1)); 70962306a36Sopenharmony_ci else 71062306a36Sopenharmony_ci *val = 0; 71162306a36Sopenharmony_ci /* Kelvin to Celsius */ 71262306a36Sopenharmony_ci if (chan->type == IIO_TEMP) 71362306a36Sopenharmony_ci *val -= 273 * ad7192_get_temp_scale(unipolar); 71462306a36Sopenharmony_ci return IIO_VAL_INT; 71562306a36Sopenharmony_ci case IIO_CHAN_INFO_SAMP_FREQ: 71662306a36Sopenharmony_ci *val = st->fclk / 71762306a36Sopenharmony_ci (st->f_order * 1024 * AD7192_MODE_RATE(st->mode)); 71862306a36Sopenharmony_ci return IIO_VAL_INT; 71962306a36Sopenharmony_ci case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY: 72062306a36Sopenharmony_ci *val = ad7192_get_3db_filter_freq(st); 72162306a36Sopenharmony_ci *val2 = 1000; 72262306a36Sopenharmony_ci return IIO_VAL_FRACTIONAL; 72362306a36Sopenharmony_ci } 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci return -EINVAL; 72662306a36Sopenharmony_ci} 72762306a36Sopenharmony_ci 72862306a36Sopenharmony_cistatic int ad7192_write_raw(struct iio_dev *indio_dev, 72962306a36Sopenharmony_ci struct iio_chan_spec const *chan, 73062306a36Sopenharmony_ci int val, 73162306a36Sopenharmony_ci int val2, 73262306a36Sopenharmony_ci long mask) 73362306a36Sopenharmony_ci{ 73462306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 73562306a36Sopenharmony_ci int ret, i, div; 73662306a36Sopenharmony_ci unsigned int tmp; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci ret = iio_device_claim_direct_mode(indio_dev); 73962306a36Sopenharmony_ci if (ret) 74062306a36Sopenharmony_ci return ret; 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci switch (mask) { 74362306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 74462306a36Sopenharmony_ci ret = -EINVAL; 74562306a36Sopenharmony_ci mutex_lock(&st->lock); 74662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++) 74762306a36Sopenharmony_ci if (val2 == st->scale_avail[i][1]) { 74862306a36Sopenharmony_ci ret = 0; 74962306a36Sopenharmony_ci tmp = st->conf; 75062306a36Sopenharmony_ci st->conf &= ~AD7192_CONF_GAIN(-1); 75162306a36Sopenharmony_ci st->conf |= AD7192_CONF_GAIN(i); 75262306a36Sopenharmony_ci if (tmp == st->conf) 75362306a36Sopenharmony_ci break; 75462306a36Sopenharmony_ci ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 75562306a36Sopenharmony_ci 3, st->conf); 75662306a36Sopenharmony_ci ad7192_calibrate_all(st); 75762306a36Sopenharmony_ci break; 75862306a36Sopenharmony_ci } 75962306a36Sopenharmony_ci mutex_unlock(&st->lock); 76062306a36Sopenharmony_ci break; 76162306a36Sopenharmony_ci case IIO_CHAN_INFO_SAMP_FREQ: 76262306a36Sopenharmony_ci if (!val) { 76362306a36Sopenharmony_ci ret = -EINVAL; 76462306a36Sopenharmony_ci break; 76562306a36Sopenharmony_ci } 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_ci div = st->fclk / (val * st->f_order * 1024); 76862306a36Sopenharmony_ci if (div < 1 || div > 1023) { 76962306a36Sopenharmony_ci ret = -EINVAL; 77062306a36Sopenharmony_ci break; 77162306a36Sopenharmony_ci } 77262306a36Sopenharmony_ci 77362306a36Sopenharmony_ci st->mode &= ~AD7192_MODE_RATE(-1); 77462306a36Sopenharmony_ci st->mode |= AD7192_MODE_RATE(div); 77562306a36Sopenharmony_ci ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode); 77662306a36Sopenharmony_ci break; 77762306a36Sopenharmony_ci case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY: 77862306a36Sopenharmony_ci ret = ad7192_set_3db_filter_freq(st, val, val2 / 1000); 77962306a36Sopenharmony_ci break; 78062306a36Sopenharmony_ci default: 78162306a36Sopenharmony_ci ret = -EINVAL; 78262306a36Sopenharmony_ci } 78362306a36Sopenharmony_ci 78462306a36Sopenharmony_ci iio_device_release_direct_mode(indio_dev); 78562306a36Sopenharmony_ci 78662306a36Sopenharmony_ci return ret; 78762306a36Sopenharmony_ci} 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_cistatic int ad7192_write_raw_get_fmt(struct iio_dev *indio_dev, 79062306a36Sopenharmony_ci struct iio_chan_spec const *chan, 79162306a36Sopenharmony_ci long mask) 79262306a36Sopenharmony_ci{ 79362306a36Sopenharmony_ci switch (mask) { 79462306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 79562306a36Sopenharmony_ci return IIO_VAL_INT_PLUS_NANO; 79662306a36Sopenharmony_ci case IIO_CHAN_INFO_SAMP_FREQ: 79762306a36Sopenharmony_ci return IIO_VAL_INT; 79862306a36Sopenharmony_ci case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY: 79962306a36Sopenharmony_ci return IIO_VAL_INT_PLUS_MICRO; 80062306a36Sopenharmony_ci default: 80162306a36Sopenharmony_ci return -EINVAL; 80262306a36Sopenharmony_ci } 80362306a36Sopenharmony_ci} 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_cistatic int ad7192_read_avail(struct iio_dev *indio_dev, 80662306a36Sopenharmony_ci struct iio_chan_spec const *chan, 80762306a36Sopenharmony_ci const int **vals, int *type, int *length, 80862306a36Sopenharmony_ci long mask) 80962306a36Sopenharmony_ci{ 81062306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_ci switch (mask) { 81362306a36Sopenharmony_ci case IIO_CHAN_INFO_SCALE: 81462306a36Sopenharmony_ci *vals = (int *)st->scale_avail; 81562306a36Sopenharmony_ci *type = IIO_VAL_INT_PLUS_NANO; 81662306a36Sopenharmony_ci /* Values are stored in a 2D matrix */ 81762306a36Sopenharmony_ci *length = ARRAY_SIZE(st->scale_avail) * 2; 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci return IIO_AVAIL_LIST; 82062306a36Sopenharmony_ci } 82162306a36Sopenharmony_ci 82262306a36Sopenharmony_ci return -EINVAL; 82362306a36Sopenharmony_ci} 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_cistatic int ad7192_update_scan_mode(struct iio_dev *indio_dev, const unsigned long *scan_mask) 82662306a36Sopenharmony_ci{ 82762306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 82862306a36Sopenharmony_ci u32 conf = st->conf; 82962306a36Sopenharmony_ci int ret; 83062306a36Sopenharmony_ci int i; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci conf &= ~AD7192_CONF_CHAN_MASK; 83362306a36Sopenharmony_ci for_each_set_bit(i, scan_mask, 8) 83462306a36Sopenharmony_ci conf |= AD7192_CONF_CHAN(i); 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_ci ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, conf); 83762306a36Sopenharmony_ci if (ret < 0) 83862306a36Sopenharmony_ci return ret; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci st->conf = conf; 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci return 0; 84362306a36Sopenharmony_ci} 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_cistatic const struct iio_info ad7192_info = { 84662306a36Sopenharmony_ci .read_raw = ad7192_read_raw, 84762306a36Sopenharmony_ci .write_raw = ad7192_write_raw, 84862306a36Sopenharmony_ci .write_raw_get_fmt = ad7192_write_raw_get_fmt, 84962306a36Sopenharmony_ci .read_avail = ad7192_read_avail, 85062306a36Sopenharmony_ci .attrs = &ad7192_attribute_group, 85162306a36Sopenharmony_ci .validate_trigger = ad_sd_validate_trigger, 85262306a36Sopenharmony_ci .update_scan_mode = ad7192_update_scan_mode, 85362306a36Sopenharmony_ci}; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_cistatic const struct iio_info ad7195_info = { 85662306a36Sopenharmony_ci .read_raw = ad7192_read_raw, 85762306a36Sopenharmony_ci .write_raw = ad7192_write_raw, 85862306a36Sopenharmony_ci .write_raw_get_fmt = ad7192_write_raw_get_fmt, 85962306a36Sopenharmony_ci .read_avail = ad7192_read_avail, 86062306a36Sopenharmony_ci .attrs = &ad7195_attribute_group, 86162306a36Sopenharmony_ci .validate_trigger = ad_sd_validate_trigger, 86262306a36Sopenharmony_ci .update_scan_mode = ad7192_update_scan_mode, 86362306a36Sopenharmony_ci}; 86462306a36Sopenharmony_ci 86562306a36Sopenharmony_ci#define __AD719x_CHANNEL(_si, _channel1, _channel2, _address, _extend_name, \ 86662306a36Sopenharmony_ci _type, _mask_type_av, _ext_info) \ 86762306a36Sopenharmony_ci { \ 86862306a36Sopenharmony_ci .type = (_type), \ 86962306a36Sopenharmony_ci .differential = ((_channel2) == -1 ? 0 : 1), \ 87062306a36Sopenharmony_ci .indexed = 1, \ 87162306a36Sopenharmony_ci .channel = (_channel1), \ 87262306a36Sopenharmony_ci .channel2 = (_channel2), \ 87362306a36Sopenharmony_ci .address = (_address), \ 87462306a36Sopenharmony_ci .extend_name = (_extend_name), \ 87562306a36Sopenharmony_ci .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \ 87662306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_OFFSET), \ 87762306a36Sopenharmony_ci .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \ 87862306a36Sopenharmony_ci .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \ 87962306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY), \ 88062306a36Sopenharmony_ci .info_mask_shared_by_type_available = (_mask_type_av), \ 88162306a36Sopenharmony_ci .ext_info = (_ext_info), \ 88262306a36Sopenharmony_ci .scan_index = (_si), \ 88362306a36Sopenharmony_ci .scan_type = { \ 88462306a36Sopenharmony_ci .sign = 'u', \ 88562306a36Sopenharmony_ci .realbits = 24, \ 88662306a36Sopenharmony_ci .storagebits = 32, \ 88762306a36Sopenharmony_ci .endianness = IIO_BE, \ 88862306a36Sopenharmony_ci }, \ 88962306a36Sopenharmony_ci } 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci#define AD719x_DIFF_CHANNEL(_si, _channel1, _channel2, _address) \ 89262306a36Sopenharmony_ci __AD719x_CHANNEL(_si, _channel1, _channel2, _address, NULL, \ 89362306a36Sopenharmony_ci IIO_VOLTAGE, BIT(IIO_CHAN_INFO_SCALE), \ 89462306a36Sopenharmony_ci ad7192_calibsys_ext_info) 89562306a36Sopenharmony_ci 89662306a36Sopenharmony_ci#define AD719x_CHANNEL(_si, _channel1, _address) \ 89762306a36Sopenharmony_ci __AD719x_CHANNEL(_si, _channel1, -1, _address, NULL, IIO_VOLTAGE, \ 89862306a36Sopenharmony_ci BIT(IIO_CHAN_INFO_SCALE), ad7192_calibsys_ext_info) 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_ci#define AD719x_TEMP_CHANNEL(_si, _address) \ 90162306a36Sopenharmony_ci __AD719x_CHANNEL(_si, 0, -1, _address, NULL, IIO_TEMP, 0, NULL) 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_cistatic const struct iio_chan_spec ad7192_channels[] = { 90462306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(0, 1, 2, AD7192_CH_AIN1P_AIN2M), 90562306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(1, 3, 4, AD7192_CH_AIN3P_AIN4M), 90662306a36Sopenharmony_ci AD719x_TEMP_CHANNEL(2, AD7192_CH_TEMP), 90762306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(3, 2, 2, AD7192_CH_AIN2P_AIN2M), 90862306a36Sopenharmony_ci AD719x_CHANNEL(4, 1, AD7192_CH_AIN1), 90962306a36Sopenharmony_ci AD719x_CHANNEL(5, 2, AD7192_CH_AIN2), 91062306a36Sopenharmony_ci AD719x_CHANNEL(6, 3, AD7192_CH_AIN3), 91162306a36Sopenharmony_ci AD719x_CHANNEL(7, 4, AD7192_CH_AIN4), 91262306a36Sopenharmony_ci IIO_CHAN_SOFT_TIMESTAMP(8), 91362306a36Sopenharmony_ci}; 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_cistatic const struct iio_chan_spec ad7193_channels[] = { 91662306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(0, 1, 2, AD7193_CH_AIN1P_AIN2M), 91762306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(1, 3, 4, AD7193_CH_AIN3P_AIN4M), 91862306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(2, 5, 6, AD7193_CH_AIN5P_AIN6M), 91962306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(3, 7, 8, AD7193_CH_AIN7P_AIN8M), 92062306a36Sopenharmony_ci AD719x_TEMP_CHANNEL(4, AD7193_CH_TEMP), 92162306a36Sopenharmony_ci AD719x_DIFF_CHANNEL(5, 2, 2, AD7193_CH_AIN2P_AIN2M), 92262306a36Sopenharmony_ci AD719x_CHANNEL(6, 1, AD7193_CH_AIN1), 92362306a36Sopenharmony_ci AD719x_CHANNEL(7, 2, AD7193_CH_AIN2), 92462306a36Sopenharmony_ci AD719x_CHANNEL(8, 3, AD7193_CH_AIN3), 92562306a36Sopenharmony_ci AD719x_CHANNEL(9, 4, AD7193_CH_AIN4), 92662306a36Sopenharmony_ci AD719x_CHANNEL(10, 5, AD7193_CH_AIN5), 92762306a36Sopenharmony_ci AD719x_CHANNEL(11, 6, AD7193_CH_AIN6), 92862306a36Sopenharmony_ci AD719x_CHANNEL(12, 7, AD7193_CH_AIN7), 92962306a36Sopenharmony_ci AD719x_CHANNEL(13, 8, AD7193_CH_AIN8), 93062306a36Sopenharmony_ci IIO_CHAN_SOFT_TIMESTAMP(14), 93162306a36Sopenharmony_ci}; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_cistatic const struct ad7192_chip_info ad7192_chip_info_tbl[] = { 93462306a36Sopenharmony_ci [ID_AD7190] = { 93562306a36Sopenharmony_ci .chip_id = CHIPID_AD7190, 93662306a36Sopenharmony_ci .name = "ad7190", 93762306a36Sopenharmony_ci }, 93862306a36Sopenharmony_ci [ID_AD7192] = { 93962306a36Sopenharmony_ci .chip_id = CHIPID_AD7192, 94062306a36Sopenharmony_ci .name = "ad7192", 94162306a36Sopenharmony_ci }, 94262306a36Sopenharmony_ci [ID_AD7193] = { 94362306a36Sopenharmony_ci .chip_id = CHIPID_AD7193, 94462306a36Sopenharmony_ci .name = "ad7193", 94562306a36Sopenharmony_ci }, 94662306a36Sopenharmony_ci [ID_AD7195] = { 94762306a36Sopenharmony_ci .chip_id = CHIPID_AD7195, 94862306a36Sopenharmony_ci .name = "ad7195", 94962306a36Sopenharmony_ci }, 95062306a36Sopenharmony_ci}; 95162306a36Sopenharmony_ci 95262306a36Sopenharmony_cistatic int ad7192_channels_config(struct iio_dev *indio_dev) 95362306a36Sopenharmony_ci{ 95462306a36Sopenharmony_ci struct ad7192_state *st = iio_priv(indio_dev); 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_ci switch (st->chip_info->chip_id) { 95762306a36Sopenharmony_ci case CHIPID_AD7193: 95862306a36Sopenharmony_ci indio_dev->channels = ad7193_channels; 95962306a36Sopenharmony_ci indio_dev->num_channels = ARRAY_SIZE(ad7193_channels); 96062306a36Sopenharmony_ci break; 96162306a36Sopenharmony_ci default: 96262306a36Sopenharmony_ci indio_dev->channels = ad7192_channels; 96362306a36Sopenharmony_ci indio_dev->num_channels = ARRAY_SIZE(ad7192_channels); 96462306a36Sopenharmony_ci break; 96562306a36Sopenharmony_ci } 96662306a36Sopenharmony_ci 96762306a36Sopenharmony_ci return 0; 96862306a36Sopenharmony_ci} 96962306a36Sopenharmony_ci 97062306a36Sopenharmony_cistatic void ad7192_reg_disable(void *reg) 97162306a36Sopenharmony_ci{ 97262306a36Sopenharmony_ci regulator_disable(reg); 97362306a36Sopenharmony_ci} 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_cistatic int ad7192_probe(struct spi_device *spi) 97662306a36Sopenharmony_ci{ 97762306a36Sopenharmony_ci struct ad7192_state *st; 97862306a36Sopenharmony_ci struct iio_dev *indio_dev; 97962306a36Sopenharmony_ci int ret; 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_ci if (!spi->irq) { 98262306a36Sopenharmony_ci dev_err(&spi->dev, "no IRQ?\n"); 98362306a36Sopenharmony_ci return -ENODEV; 98462306a36Sopenharmony_ci } 98562306a36Sopenharmony_ci 98662306a36Sopenharmony_ci indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st)); 98762306a36Sopenharmony_ci if (!indio_dev) 98862306a36Sopenharmony_ci return -ENOMEM; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci st = iio_priv(indio_dev); 99162306a36Sopenharmony_ci 99262306a36Sopenharmony_ci mutex_init(&st->lock); 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_ci st->avdd = devm_regulator_get(&spi->dev, "avdd"); 99562306a36Sopenharmony_ci if (IS_ERR(st->avdd)) 99662306a36Sopenharmony_ci return PTR_ERR(st->avdd); 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_ci ret = regulator_enable(st->avdd); 99962306a36Sopenharmony_ci if (ret) { 100062306a36Sopenharmony_ci dev_err(&spi->dev, "Failed to enable specified AVdd supply\n"); 100162306a36Sopenharmony_ci return ret; 100262306a36Sopenharmony_ci } 100362306a36Sopenharmony_ci 100462306a36Sopenharmony_ci ret = devm_add_action_or_reset(&spi->dev, ad7192_reg_disable, st->avdd); 100562306a36Sopenharmony_ci if (ret) 100662306a36Sopenharmony_ci return ret; 100762306a36Sopenharmony_ci 100862306a36Sopenharmony_ci ret = devm_regulator_get_enable(&spi->dev, "dvdd"); 100962306a36Sopenharmony_ci if (ret) 101062306a36Sopenharmony_ci return dev_err_probe(&spi->dev, ret, "Failed to enable specified DVdd supply\n"); 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci st->vref = devm_regulator_get_optional(&spi->dev, "vref"); 101362306a36Sopenharmony_ci if (IS_ERR(st->vref)) { 101462306a36Sopenharmony_ci if (PTR_ERR(st->vref) != -ENODEV) 101562306a36Sopenharmony_ci return PTR_ERR(st->vref); 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_ci ret = regulator_get_voltage(st->avdd); 101862306a36Sopenharmony_ci if (ret < 0) 101962306a36Sopenharmony_ci return dev_err_probe(&spi->dev, ret, 102062306a36Sopenharmony_ci "Device tree error, AVdd voltage undefined\n"); 102162306a36Sopenharmony_ci } else { 102262306a36Sopenharmony_ci ret = regulator_enable(st->vref); 102362306a36Sopenharmony_ci if (ret) { 102462306a36Sopenharmony_ci dev_err(&spi->dev, "Failed to enable specified Vref supply\n"); 102562306a36Sopenharmony_ci return ret; 102662306a36Sopenharmony_ci } 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci ret = devm_add_action_or_reset(&spi->dev, ad7192_reg_disable, st->vref); 102962306a36Sopenharmony_ci if (ret) 103062306a36Sopenharmony_ci return ret; 103162306a36Sopenharmony_ci 103262306a36Sopenharmony_ci ret = regulator_get_voltage(st->vref); 103362306a36Sopenharmony_ci if (ret < 0) 103462306a36Sopenharmony_ci return dev_err_probe(&spi->dev, ret, 103562306a36Sopenharmony_ci "Device tree error, Vref voltage undefined\n"); 103662306a36Sopenharmony_ci } 103762306a36Sopenharmony_ci st->int_vref_mv = ret / 1000; 103862306a36Sopenharmony_ci 103962306a36Sopenharmony_ci st->chip_info = of_device_get_match_data(&spi->dev); 104062306a36Sopenharmony_ci if (!st->chip_info) 104162306a36Sopenharmony_ci st->chip_info = (void *)spi_get_device_id(spi)->driver_data; 104262306a36Sopenharmony_ci indio_dev->name = st->chip_info->name; 104362306a36Sopenharmony_ci indio_dev->modes = INDIO_DIRECT_MODE; 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_ci ret = ad7192_channels_config(indio_dev); 104662306a36Sopenharmony_ci if (ret < 0) 104762306a36Sopenharmony_ci return ret; 104862306a36Sopenharmony_ci 104962306a36Sopenharmony_ci if (st->chip_info->chip_id == CHIPID_AD7195) 105062306a36Sopenharmony_ci indio_dev->info = &ad7195_info; 105162306a36Sopenharmony_ci else 105262306a36Sopenharmony_ci indio_dev->info = &ad7192_info; 105362306a36Sopenharmony_ci 105462306a36Sopenharmony_ci ret = ad_sd_init(&st->sd, indio_dev, spi, &ad7192_sigma_delta_info); 105562306a36Sopenharmony_ci if (ret) 105662306a36Sopenharmony_ci return ret; 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_ci ret = devm_ad_sd_setup_buffer_and_trigger(&spi->dev, indio_dev); 105962306a36Sopenharmony_ci if (ret) 106062306a36Sopenharmony_ci return ret; 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_ci st->fclk = AD7192_INT_FREQ_MHZ; 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci st->mclk = devm_clk_get_optional_enabled(&spi->dev, "mclk"); 106562306a36Sopenharmony_ci if (IS_ERR(st->mclk)) 106662306a36Sopenharmony_ci return PTR_ERR(st->mclk); 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_ci st->clock_sel = ad7192_of_clock_select(st); 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_ci if (st->clock_sel == AD7192_CLK_EXT_MCLK1_2 || 107162306a36Sopenharmony_ci st->clock_sel == AD7192_CLK_EXT_MCLK2) { 107262306a36Sopenharmony_ci st->fclk = clk_get_rate(st->mclk); 107362306a36Sopenharmony_ci if (!ad7192_valid_external_frequency(st->fclk)) { 107462306a36Sopenharmony_ci dev_err(&spi->dev, 107562306a36Sopenharmony_ci "External clock frequency out of bounds\n"); 107662306a36Sopenharmony_ci return -EINVAL; 107762306a36Sopenharmony_ci } 107862306a36Sopenharmony_ci } 107962306a36Sopenharmony_ci 108062306a36Sopenharmony_ci ret = ad7192_setup(indio_dev, spi->dev.of_node); 108162306a36Sopenharmony_ci if (ret) 108262306a36Sopenharmony_ci return ret; 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_ci return devm_iio_device_register(&spi->dev, indio_dev); 108562306a36Sopenharmony_ci} 108662306a36Sopenharmony_ci 108762306a36Sopenharmony_cistatic const struct of_device_id ad7192_of_match[] = { 108862306a36Sopenharmony_ci { .compatible = "adi,ad7190", .data = &ad7192_chip_info_tbl[ID_AD7190] }, 108962306a36Sopenharmony_ci { .compatible = "adi,ad7192", .data = &ad7192_chip_info_tbl[ID_AD7192] }, 109062306a36Sopenharmony_ci { .compatible = "adi,ad7193", .data = &ad7192_chip_info_tbl[ID_AD7193] }, 109162306a36Sopenharmony_ci { .compatible = "adi,ad7195", .data = &ad7192_chip_info_tbl[ID_AD7195] }, 109262306a36Sopenharmony_ci {} 109362306a36Sopenharmony_ci}; 109462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ad7192_of_match); 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_cistatic const struct spi_device_id ad7192_ids[] = { 109762306a36Sopenharmony_ci { "ad7190", (kernel_ulong_t)&ad7192_chip_info_tbl[ID_AD7190] }, 109862306a36Sopenharmony_ci { "ad7192", (kernel_ulong_t)&ad7192_chip_info_tbl[ID_AD7192] }, 109962306a36Sopenharmony_ci { "ad7193", (kernel_ulong_t)&ad7192_chip_info_tbl[ID_AD7193] }, 110062306a36Sopenharmony_ci { "ad7195", (kernel_ulong_t)&ad7192_chip_info_tbl[ID_AD7195] }, 110162306a36Sopenharmony_ci {} 110262306a36Sopenharmony_ci}; 110362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(spi, ad7192_ids); 110462306a36Sopenharmony_ci 110562306a36Sopenharmony_cistatic struct spi_driver ad7192_driver = { 110662306a36Sopenharmony_ci .driver = { 110762306a36Sopenharmony_ci .name = "ad7192", 110862306a36Sopenharmony_ci .of_match_table = ad7192_of_match, 110962306a36Sopenharmony_ci }, 111062306a36Sopenharmony_ci .probe = ad7192_probe, 111162306a36Sopenharmony_ci .id_table = ad7192_ids, 111262306a36Sopenharmony_ci}; 111362306a36Sopenharmony_cimodule_spi_driver(ad7192_driver); 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_ciMODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>"); 111662306a36Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices AD7190, AD7192, AD7193, AD7195 ADC"); 111762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 111862306a36Sopenharmony_ciMODULE_IMPORT_NS(IIO_AD_SIGMA_DELTA); 1119