162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * 3-axis accelerometer driver supporting following Bosch-Sensortec chips:
462306a36Sopenharmony_ci *  - BMI088
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Copyright (c) 2018-2021, Topic Embedded Products
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/bitfield.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/iio/iio.h>
1262306a36Sopenharmony_ci#include <linux/iio/sysfs.h>
1362306a36Sopenharmony_ci#include <linux/interrupt.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/pm.h>
1662306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1762306a36Sopenharmony_ci#include <linux/regmap.h>
1862306a36Sopenharmony_ci#include <linux/slab.h>
1962306a36Sopenharmony_ci#include <asm/unaligned.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include "bmi088-accel.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define BMI088_ACCEL_REG_CHIP_ID			0x00
2462306a36Sopenharmony_ci#define BMI088_ACCEL_REG_ERROR				0x02
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define BMI088_ACCEL_REG_INT_STATUS			0x1D
2762306a36Sopenharmony_ci#define BMI088_ACCEL_INT_STATUS_BIT_DRDY		BIT(7)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define BMI088_ACCEL_REG_RESET				0x7E
3062306a36Sopenharmony_ci#define BMI088_ACCEL_RESET_VAL				0xB6
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define BMI088_ACCEL_REG_PWR_CTRL			0x7D
3362306a36Sopenharmony_ci#define BMI088_ACCEL_REG_PWR_CONF			0x7C
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#define BMI088_ACCEL_REG_INT_MAP_DATA			0x58
3662306a36Sopenharmony_ci#define BMI088_ACCEL_INT_MAP_DATA_BIT_INT1_DRDY		BIT(2)
3762306a36Sopenharmony_ci#define BMI088_ACCEL_INT_MAP_DATA_BIT_INT2_FWM		BIT(5)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define BMI088_ACCEL_REG_INT1_IO_CONF			0x53
4062306a36Sopenharmony_ci#define BMI088_ACCEL_INT1_IO_CONF_BIT_ENABLE_OUT	BIT(3)
4162306a36Sopenharmony_ci#define BMI088_ACCEL_INT1_IO_CONF_BIT_LVL		BIT(1)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define BMI088_ACCEL_REG_INT2_IO_CONF			0x54
4462306a36Sopenharmony_ci#define BMI088_ACCEL_INT2_IO_CONF_BIT_ENABLE_OUT	BIT(3)
4562306a36Sopenharmony_ci#define BMI088_ACCEL_INT2_IO_CONF_BIT_LVL		BIT(1)
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci#define BMI088_ACCEL_REG_ACC_CONF			0x40
4862306a36Sopenharmony_ci#define BMI088_ACCEL_MODE_ODR_MASK			0x0f
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#define BMI088_ACCEL_REG_ACC_RANGE			0x41
5162306a36Sopenharmony_ci#define BMI088_ACCEL_RANGE_3G				0x00
5262306a36Sopenharmony_ci#define BMI088_ACCEL_RANGE_6G				0x01
5362306a36Sopenharmony_ci#define BMI088_ACCEL_RANGE_12G				0x02
5462306a36Sopenharmony_ci#define BMI088_ACCEL_RANGE_24G				0x03
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci#define BMI088_ACCEL_REG_TEMP				0x22
5762306a36Sopenharmony_ci#define BMI088_ACCEL_REG_TEMP_SHIFT			5
5862306a36Sopenharmony_ci#define BMI088_ACCEL_TEMP_UNIT				125
5962306a36Sopenharmony_ci#define BMI088_ACCEL_TEMP_OFFSET			23000
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci#define BMI088_ACCEL_REG_XOUT_L				0x12
6262306a36Sopenharmony_ci#define BMI088_ACCEL_AXIS_TO_REG(axis) \
6362306a36Sopenharmony_ci	(BMI088_ACCEL_REG_XOUT_L + (axis * 2))
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci#define BMI088_ACCEL_MAX_STARTUP_TIME_US		1000
6662306a36Sopenharmony_ci#define BMI088_AUTO_SUSPEND_DELAY_MS			2000
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci#define BMI088_ACCEL_REG_FIFO_STATUS			0x0E
6962306a36Sopenharmony_ci#define BMI088_ACCEL_REG_FIFO_CONFIG0			0x48
7062306a36Sopenharmony_ci#define BMI088_ACCEL_REG_FIFO_CONFIG1			0x49
7162306a36Sopenharmony_ci#define BMI088_ACCEL_REG_FIFO_DATA			0x3F
7262306a36Sopenharmony_ci#define BMI088_ACCEL_FIFO_LENGTH			100
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci#define BMI088_ACCEL_FIFO_MODE_FIFO			0x40
7562306a36Sopenharmony_ci#define BMI088_ACCEL_FIFO_MODE_STREAM			0x80
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci#define BMIO088_ACCEL_ACC_RANGE_MSK			GENMASK(1, 0)
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cienum bmi088_accel_axis {
8062306a36Sopenharmony_ci	AXIS_X,
8162306a36Sopenharmony_ci	AXIS_Y,
8262306a36Sopenharmony_ci	AXIS_Z,
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistatic const int bmi088_sample_freqs[] = {
8662306a36Sopenharmony_ci	12, 500000,
8762306a36Sopenharmony_ci	25, 0,
8862306a36Sopenharmony_ci	50, 0,
8962306a36Sopenharmony_ci	100, 0,
9062306a36Sopenharmony_ci	200, 0,
9162306a36Sopenharmony_ci	400, 0,
9262306a36Sopenharmony_ci	800, 0,
9362306a36Sopenharmony_ci	1600, 0,
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci/* Available OSR (over sampling rate) sets the 3dB cut-off frequency */
9762306a36Sopenharmony_cienum bmi088_osr_modes {
9862306a36Sopenharmony_ci	BMI088_ACCEL_MODE_OSR_NORMAL = 0xA,
9962306a36Sopenharmony_ci	BMI088_ACCEL_MODE_OSR_2 = 0x9,
10062306a36Sopenharmony_ci	BMI088_ACCEL_MODE_OSR_4 = 0x8,
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci/* Available ODR (output data rates) in Hz */
10462306a36Sopenharmony_cienum bmi088_odr_modes {
10562306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_12_5 = 0x5,
10662306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_25 = 0x6,
10762306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_50 = 0x7,
10862306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_100 = 0x8,
10962306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_200 = 0x9,
11062306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_400 = 0xa,
11162306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_800 = 0xb,
11262306a36Sopenharmony_ci	BMI088_ACCEL_MODE_ODR_1600 = 0xc,
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistruct bmi088_scale_info {
11662306a36Sopenharmony_ci	int scale;
11762306a36Sopenharmony_ci	u8 reg_range;
11862306a36Sopenharmony_ci};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistruct bmi088_accel_chip_info {
12162306a36Sopenharmony_ci	const char *name;
12262306a36Sopenharmony_ci	u8 chip_id;
12362306a36Sopenharmony_ci	const struct iio_chan_spec *channels;
12462306a36Sopenharmony_ci	int num_channels;
12562306a36Sopenharmony_ci	const int scale_table[4][2];
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistruct bmi088_accel_data {
12962306a36Sopenharmony_ci	struct regmap *regmap;
13062306a36Sopenharmony_ci	const struct bmi088_accel_chip_info *chip_info;
13162306a36Sopenharmony_ci	u8 buffer[2] __aligned(IIO_DMA_MINALIGN); /* shared DMA safe buffer */
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct regmap_range bmi088_volatile_ranges[] = {
13562306a36Sopenharmony_ci	/* All registers below 0x40 are volatile, except the CHIP ID. */
13662306a36Sopenharmony_ci	regmap_reg_range(BMI088_ACCEL_REG_ERROR, 0x3f),
13762306a36Sopenharmony_ci	/* Mark the RESET as volatile too, it is self-clearing */
13862306a36Sopenharmony_ci	regmap_reg_range(BMI088_ACCEL_REG_RESET, BMI088_ACCEL_REG_RESET),
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic const struct regmap_access_table bmi088_volatile_table = {
14262306a36Sopenharmony_ci	.yes_ranges	= bmi088_volatile_ranges,
14362306a36Sopenharmony_ci	.n_yes_ranges	= ARRAY_SIZE(bmi088_volatile_ranges),
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ciconst struct regmap_config bmi088_regmap_conf = {
14762306a36Sopenharmony_ci	.reg_bits = 8,
14862306a36Sopenharmony_ci	.val_bits = 8,
14962306a36Sopenharmony_ci	.max_register = 0x7E,
15062306a36Sopenharmony_ci	.volatile_table = &bmi088_volatile_table,
15162306a36Sopenharmony_ci	.cache_type = REGCACHE_RBTREE,
15262306a36Sopenharmony_ci};
15362306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(bmi088_regmap_conf, IIO_BMI088);
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic int bmi088_accel_power_up(struct bmi088_accel_data *data)
15662306a36Sopenharmony_ci{
15762306a36Sopenharmony_ci	int ret;
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	/* Enable accelerometer and temperature sensor */
16062306a36Sopenharmony_ci	ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CTRL, 0x4);
16162306a36Sopenharmony_ci	if (ret)
16262306a36Sopenharmony_ci		return ret;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	/* Datasheet recommends to wait at least 5ms before communication */
16562306a36Sopenharmony_ci	usleep_range(5000, 6000);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	/* Disable suspend mode */
16862306a36Sopenharmony_ci	ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CONF, 0x0);
16962306a36Sopenharmony_ci	if (ret)
17062306a36Sopenharmony_ci		return ret;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/* Recommended at least 1ms before further communication */
17362306a36Sopenharmony_ci	usleep_range(1000, 1200);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	return 0;
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic int bmi088_accel_power_down(struct bmi088_accel_data *data)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	int ret;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	/* Enable suspend mode */
18362306a36Sopenharmony_ci	ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CONF, 0x3);
18462306a36Sopenharmony_ci	if (ret)
18562306a36Sopenharmony_ci		return ret;
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	/* Recommended at least 1ms before further communication */
18862306a36Sopenharmony_ci	usleep_range(1000, 1200);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	/* Disable accelerometer and temperature sensor */
19162306a36Sopenharmony_ci	ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CTRL, 0x0);
19262306a36Sopenharmony_ci	if (ret)
19362306a36Sopenharmony_ci		return ret;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	/* Datasheet recommends to wait at least 5ms before communication */
19662306a36Sopenharmony_ci	usleep_range(5000, 6000);
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	return 0;
19962306a36Sopenharmony_ci}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic int bmi088_accel_get_sample_freq(struct bmi088_accel_data *data,
20262306a36Sopenharmony_ci					int *val, int *val2)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	unsigned int value;
20562306a36Sopenharmony_ci	int ret;
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	ret = regmap_read(data->regmap, BMI088_ACCEL_REG_ACC_CONF,
20862306a36Sopenharmony_ci			  &value);
20962306a36Sopenharmony_ci	if (ret)
21062306a36Sopenharmony_ci		return ret;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	value &= BMI088_ACCEL_MODE_ODR_MASK;
21362306a36Sopenharmony_ci	value -= BMI088_ACCEL_MODE_ODR_12_5;
21462306a36Sopenharmony_ci	value <<= 1;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	if (value >= ARRAY_SIZE(bmi088_sample_freqs) - 1)
21762306a36Sopenharmony_ci		return -EINVAL;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	*val = bmi088_sample_freqs[value];
22062306a36Sopenharmony_ci	*val2 = bmi088_sample_freqs[value + 1];
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	return IIO_VAL_INT_PLUS_MICRO;
22362306a36Sopenharmony_ci}
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic int bmi088_accel_set_sample_freq(struct bmi088_accel_data *data, int val)
22662306a36Sopenharmony_ci{
22762306a36Sopenharmony_ci	unsigned int regval;
22862306a36Sopenharmony_ci	int index = 0;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	while (index < ARRAY_SIZE(bmi088_sample_freqs) &&
23162306a36Sopenharmony_ci	       bmi088_sample_freqs[index] != val)
23262306a36Sopenharmony_ci		index += 2;
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	if (index >= ARRAY_SIZE(bmi088_sample_freqs))
23562306a36Sopenharmony_ci		return -EINVAL;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	regval = (index >> 1) + BMI088_ACCEL_MODE_ODR_12_5;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	return regmap_update_bits(data->regmap, BMI088_ACCEL_REG_ACC_CONF,
24062306a36Sopenharmony_ci				  BMI088_ACCEL_MODE_ODR_MASK, regval);
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic int bmi088_accel_set_scale(struct bmi088_accel_data *data, int val, int val2)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	unsigned int i;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	for (i = 0; i < 4; i++)
24862306a36Sopenharmony_ci		if (val  == data->chip_info->scale_table[i][0] &&
24962306a36Sopenharmony_ci		    val2 == data->chip_info->scale_table[i][1])
25062306a36Sopenharmony_ci			break;
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	if (i == 4)
25362306a36Sopenharmony_ci		return -EINVAL;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	return regmap_write(data->regmap, BMI088_ACCEL_REG_ACC_RANGE, i);
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic int bmi088_accel_get_temp(struct bmi088_accel_data *data, int *val)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	int ret;
26162306a36Sopenharmony_ci	s16 temp;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	ret = regmap_bulk_read(data->regmap, BMI088_ACCEL_REG_TEMP,
26462306a36Sopenharmony_ci			       &data->buffer, sizeof(__be16));
26562306a36Sopenharmony_ci	if (ret)
26662306a36Sopenharmony_ci		return ret;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	/* data->buffer is cacheline aligned */
26962306a36Sopenharmony_ci	temp = be16_to_cpu(*(__be16 *)data->buffer);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci	*val = temp >> BMI088_ACCEL_REG_TEMP_SHIFT;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	return IIO_VAL_INT;
27462306a36Sopenharmony_ci}
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic int bmi088_accel_get_axis(struct bmi088_accel_data *data,
27762306a36Sopenharmony_ci				 struct iio_chan_spec const *chan,
27862306a36Sopenharmony_ci				 int *val)
27962306a36Sopenharmony_ci{
28062306a36Sopenharmony_ci	int ret;
28162306a36Sopenharmony_ci	s16 raw_val;
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	ret = regmap_bulk_read(data->regmap,
28462306a36Sopenharmony_ci			       BMI088_ACCEL_AXIS_TO_REG(chan->scan_index),
28562306a36Sopenharmony_ci			       data->buffer, sizeof(__le16));
28662306a36Sopenharmony_ci	if (ret)
28762306a36Sopenharmony_ci		return ret;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	raw_val = le16_to_cpu(*(__le16 *)data->buffer);
29062306a36Sopenharmony_ci	*val = raw_val;
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	return IIO_VAL_INT;
29362306a36Sopenharmony_ci}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic int bmi088_accel_read_raw(struct iio_dev *indio_dev,
29662306a36Sopenharmony_ci				 struct iio_chan_spec const *chan,
29762306a36Sopenharmony_ci				 int *val, int *val2, long mask)
29862306a36Sopenharmony_ci{
29962306a36Sopenharmony_ci	struct bmi088_accel_data *data = iio_priv(indio_dev);
30062306a36Sopenharmony_ci	struct device *dev = regmap_get_device(data->regmap);
30162306a36Sopenharmony_ci	int ret;
30262306a36Sopenharmony_ci	int reg;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	switch (mask) {
30562306a36Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
30662306a36Sopenharmony_ci		switch (chan->type) {
30762306a36Sopenharmony_ci		case IIO_TEMP:
30862306a36Sopenharmony_ci			ret = pm_runtime_resume_and_get(dev);
30962306a36Sopenharmony_ci			if (ret)
31062306a36Sopenharmony_ci				return ret;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci			ret = bmi088_accel_get_temp(data, val);
31362306a36Sopenharmony_ci			goto out_read_raw_pm_put;
31462306a36Sopenharmony_ci		case IIO_ACCEL:
31562306a36Sopenharmony_ci			ret = pm_runtime_resume_and_get(dev);
31662306a36Sopenharmony_ci			if (ret)
31762306a36Sopenharmony_ci				return ret;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci			ret = iio_device_claim_direct_mode(indio_dev);
32062306a36Sopenharmony_ci			if (ret)
32162306a36Sopenharmony_ci				goto out_read_raw_pm_put;
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci			ret = bmi088_accel_get_axis(data, chan, val);
32462306a36Sopenharmony_ci			iio_device_release_direct_mode(indio_dev);
32562306a36Sopenharmony_ci			if (!ret)
32662306a36Sopenharmony_ci				ret = IIO_VAL_INT;
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci			goto out_read_raw_pm_put;
32962306a36Sopenharmony_ci		default:
33062306a36Sopenharmony_ci			return -EINVAL;
33162306a36Sopenharmony_ci		}
33262306a36Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
33362306a36Sopenharmony_ci		switch (chan->type) {
33462306a36Sopenharmony_ci		case IIO_TEMP:
33562306a36Sopenharmony_ci			/* Offset applies before scale */
33662306a36Sopenharmony_ci			*val = BMI088_ACCEL_TEMP_OFFSET/BMI088_ACCEL_TEMP_UNIT;
33762306a36Sopenharmony_ci			return IIO_VAL_INT;
33862306a36Sopenharmony_ci		default:
33962306a36Sopenharmony_ci			return -EINVAL;
34062306a36Sopenharmony_ci		}
34162306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
34262306a36Sopenharmony_ci		switch (chan->type) {
34362306a36Sopenharmony_ci		case IIO_TEMP:
34462306a36Sopenharmony_ci			/* 0.125 degrees per LSB */
34562306a36Sopenharmony_ci			*val = BMI088_ACCEL_TEMP_UNIT;
34662306a36Sopenharmony_ci			return IIO_VAL_INT;
34762306a36Sopenharmony_ci		case IIO_ACCEL:
34862306a36Sopenharmony_ci			ret = pm_runtime_resume_and_get(dev);
34962306a36Sopenharmony_ci			if (ret)
35062306a36Sopenharmony_ci				return ret;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci			ret = regmap_read(data->regmap,
35362306a36Sopenharmony_ci					  BMI088_ACCEL_REG_ACC_RANGE, &reg);
35462306a36Sopenharmony_ci			if (ret)
35562306a36Sopenharmony_ci				goto out_read_raw_pm_put;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci			reg = FIELD_GET(BMIO088_ACCEL_ACC_RANGE_MSK, reg);
35862306a36Sopenharmony_ci			*val  = data->chip_info->scale_table[reg][0];
35962306a36Sopenharmony_ci			*val2 = data->chip_info->scale_table[reg][1];
36062306a36Sopenharmony_ci			ret = IIO_VAL_INT_PLUS_MICRO;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci			goto out_read_raw_pm_put;
36362306a36Sopenharmony_ci		default:
36462306a36Sopenharmony_ci			return -EINVAL;
36562306a36Sopenharmony_ci		}
36662306a36Sopenharmony_ci	case IIO_CHAN_INFO_SAMP_FREQ:
36762306a36Sopenharmony_ci		ret = pm_runtime_resume_and_get(dev);
36862306a36Sopenharmony_ci		if (ret)
36962306a36Sopenharmony_ci			return ret;
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci		ret = bmi088_accel_get_sample_freq(data, val, val2);
37262306a36Sopenharmony_ci		goto out_read_raw_pm_put;
37362306a36Sopenharmony_ci	default:
37462306a36Sopenharmony_ci		break;
37562306a36Sopenharmony_ci	}
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	return -EINVAL;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ciout_read_raw_pm_put:
38062306a36Sopenharmony_ci	pm_runtime_mark_last_busy(dev);
38162306a36Sopenharmony_ci	pm_runtime_put_autosuspend(dev);
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci	return ret;
38462306a36Sopenharmony_ci}
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic int bmi088_accel_read_avail(struct iio_dev *indio_dev,
38762306a36Sopenharmony_ci			     struct iio_chan_spec const *chan,
38862306a36Sopenharmony_ci			     const int **vals, int *type, int *length,
38962306a36Sopenharmony_ci			     long mask)
39062306a36Sopenharmony_ci{
39162306a36Sopenharmony_ci	struct bmi088_accel_data *data = iio_priv(indio_dev);
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	switch (mask) {
39462306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
39562306a36Sopenharmony_ci		*vals = (const int *)data->chip_info->scale_table;
39662306a36Sopenharmony_ci		*length = 8;
39762306a36Sopenharmony_ci		*type = IIO_VAL_INT_PLUS_MICRO;
39862306a36Sopenharmony_ci		return IIO_AVAIL_LIST;
39962306a36Sopenharmony_ci	case IIO_CHAN_INFO_SAMP_FREQ:
40062306a36Sopenharmony_ci		*type = IIO_VAL_INT_PLUS_MICRO;
40162306a36Sopenharmony_ci		*vals = bmi088_sample_freqs;
40262306a36Sopenharmony_ci		*length = ARRAY_SIZE(bmi088_sample_freqs);
40362306a36Sopenharmony_ci		return IIO_AVAIL_LIST;
40462306a36Sopenharmony_ci	default:
40562306a36Sopenharmony_ci		return -EINVAL;
40662306a36Sopenharmony_ci	}
40762306a36Sopenharmony_ci}
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_cistatic int bmi088_accel_write_raw(struct iio_dev *indio_dev,
41062306a36Sopenharmony_ci				  struct iio_chan_spec const *chan,
41162306a36Sopenharmony_ci				  int val, int val2, long mask)
41262306a36Sopenharmony_ci{
41362306a36Sopenharmony_ci	struct bmi088_accel_data *data = iio_priv(indio_dev);
41462306a36Sopenharmony_ci	struct device *dev = regmap_get_device(data->regmap);
41562306a36Sopenharmony_ci	int ret;
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	switch (mask) {
41862306a36Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
41962306a36Sopenharmony_ci		ret = pm_runtime_resume_and_get(dev);
42062306a36Sopenharmony_ci		if (ret)
42162306a36Sopenharmony_ci			return ret;
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_ci		ret = bmi088_accel_set_scale(data, val, val2);
42462306a36Sopenharmony_ci		pm_runtime_mark_last_busy(dev);
42562306a36Sopenharmony_ci		pm_runtime_put_autosuspend(dev);
42662306a36Sopenharmony_ci		return ret;
42762306a36Sopenharmony_ci	case IIO_CHAN_INFO_SAMP_FREQ:
42862306a36Sopenharmony_ci		ret = pm_runtime_resume_and_get(dev);
42962306a36Sopenharmony_ci		if (ret)
43062306a36Sopenharmony_ci			return ret;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci		ret = bmi088_accel_set_sample_freq(data, val);
43362306a36Sopenharmony_ci		pm_runtime_mark_last_busy(dev);
43462306a36Sopenharmony_ci		pm_runtime_put_autosuspend(dev);
43562306a36Sopenharmony_ci		return ret;
43662306a36Sopenharmony_ci	default:
43762306a36Sopenharmony_ci		return -EINVAL;
43862306a36Sopenharmony_ci	}
43962306a36Sopenharmony_ci}
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci#define BMI088_ACCEL_CHANNEL(_axis) { \
44262306a36Sopenharmony_ci	.type = IIO_ACCEL, \
44362306a36Sopenharmony_ci	.modified = 1, \
44462306a36Sopenharmony_ci	.channel2 = IIO_MOD_##_axis, \
44562306a36Sopenharmony_ci	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
44662306a36Sopenharmony_ci	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
44762306a36Sopenharmony_ci				BIT(IIO_CHAN_INFO_SAMP_FREQ), \
44862306a36Sopenharmony_ci	.info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
44962306a36Sopenharmony_ci				BIT(IIO_CHAN_INFO_SCALE), \
45062306a36Sopenharmony_ci	.scan_index = AXIS_##_axis, \
45162306a36Sopenharmony_ci}
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_cistatic const struct iio_chan_spec bmi088_accel_channels[] = {
45462306a36Sopenharmony_ci	{
45562306a36Sopenharmony_ci		.type = IIO_TEMP,
45662306a36Sopenharmony_ci		.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
45762306a36Sopenharmony_ci				      BIT(IIO_CHAN_INFO_SCALE) |
45862306a36Sopenharmony_ci				      BIT(IIO_CHAN_INFO_OFFSET),
45962306a36Sopenharmony_ci		.scan_index = -1,
46062306a36Sopenharmony_ci	},
46162306a36Sopenharmony_ci	BMI088_ACCEL_CHANNEL(X),
46262306a36Sopenharmony_ci	BMI088_ACCEL_CHANNEL(Y),
46362306a36Sopenharmony_ci	BMI088_ACCEL_CHANNEL(Z),
46462306a36Sopenharmony_ci	IIO_CHAN_SOFT_TIMESTAMP(3),
46562306a36Sopenharmony_ci};
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic const struct bmi088_accel_chip_info bmi088_accel_chip_info_tbl[] = {
46862306a36Sopenharmony_ci	[BOSCH_BMI085] = {
46962306a36Sopenharmony_ci		.name = "bmi085-accel",
47062306a36Sopenharmony_ci		.chip_id = 0x1F,
47162306a36Sopenharmony_ci		.channels = bmi088_accel_channels,
47262306a36Sopenharmony_ci		.num_channels = ARRAY_SIZE(bmi088_accel_channels),
47362306a36Sopenharmony_ci		.scale_table = {{0, 598}, {0, 1196}, {0, 2393}, {0, 4785}},
47462306a36Sopenharmony_ci	},
47562306a36Sopenharmony_ci	[BOSCH_BMI088] = {
47662306a36Sopenharmony_ci		.name = "bmi088-accel",
47762306a36Sopenharmony_ci		.chip_id = 0x1E,
47862306a36Sopenharmony_ci		.channels = bmi088_accel_channels,
47962306a36Sopenharmony_ci		.num_channels = ARRAY_SIZE(bmi088_accel_channels),
48062306a36Sopenharmony_ci		.scale_table = {{0, 897}, {0, 1794}, {0, 3589}, {0, 7178}},
48162306a36Sopenharmony_ci	},
48262306a36Sopenharmony_ci	[BOSCH_BMI090L] = {
48362306a36Sopenharmony_ci		.name = "bmi090l-accel",
48462306a36Sopenharmony_ci		.chip_id = 0x1A,
48562306a36Sopenharmony_ci		.channels = bmi088_accel_channels,
48662306a36Sopenharmony_ci		.num_channels = ARRAY_SIZE(bmi088_accel_channels),
48762306a36Sopenharmony_ci		.scale_table = {{0, 897}, {0, 1794}, {0, 3589}, {0, 7178}},
48862306a36Sopenharmony_ci	},
48962306a36Sopenharmony_ci};
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic const struct iio_info bmi088_accel_info = {
49262306a36Sopenharmony_ci	.read_raw	= bmi088_accel_read_raw,
49362306a36Sopenharmony_ci	.write_raw	= bmi088_accel_write_raw,
49462306a36Sopenharmony_ci	.read_avail	= bmi088_accel_read_avail,
49562306a36Sopenharmony_ci};
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cistatic const unsigned long bmi088_accel_scan_masks[] = {
49862306a36Sopenharmony_ci	BIT(AXIS_X) | BIT(AXIS_Y) | BIT(AXIS_Z),
49962306a36Sopenharmony_ci	0
50062306a36Sopenharmony_ci};
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_cistatic int bmi088_accel_chip_init(struct bmi088_accel_data *data, enum bmi_device_type type)
50362306a36Sopenharmony_ci{
50462306a36Sopenharmony_ci	struct device *dev = regmap_get_device(data->regmap);
50562306a36Sopenharmony_ci	int ret, i;
50662306a36Sopenharmony_ci	unsigned int val;
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	if (type >= BOSCH_UNKNOWN)
50962306a36Sopenharmony_ci		return -ENODEV;
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	/* Do a dummy read to enable SPI interface, won't harm I2C */
51262306a36Sopenharmony_ci	regmap_read(data->regmap, BMI088_ACCEL_REG_INT_STATUS, &val);
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	/*
51562306a36Sopenharmony_ci	 * Reset chip to get it in a known good state. A delay of 1ms after
51662306a36Sopenharmony_ci	 * reset is required according to the data sheet
51762306a36Sopenharmony_ci	 */
51862306a36Sopenharmony_ci	ret = regmap_write(data->regmap, BMI088_ACCEL_REG_RESET,
51962306a36Sopenharmony_ci			   BMI088_ACCEL_RESET_VAL);
52062306a36Sopenharmony_ci	if (ret)
52162306a36Sopenharmony_ci		return ret;
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	usleep_range(1000, 2000);
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	/* Do a dummy read again after a reset to enable the SPI interface */
52662306a36Sopenharmony_ci	regmap_read(data->regmap, BMI088_ACCEL_REG_INT_STATUS, &val);
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ci	/* Read chip ID */
52962306a36Sopenharmony_ci	ret = regmap_read(data->regmap, BMI088_ACCEL_REG_CHIP_ID, &val);
53062306a36Sopenharmony_ci	if (ret) {
53162306a36Sopenharmony_ci		dev_err(dev, "Error: Reading chip id\n");
53262306a36Sopenharmony_ci		return ret;
53362306a36Sopenharmony_ci	}
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	/* Validate chip ID */
53662306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(bmi088_accel_chip_info_tbl); i++)
53762306a36Sopenharmony_ci		if (bmi088_accel_chip_info_tbl[i].chip_id == val)
53862306a36Sopenharmony_ci			break;
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci	if (i == ARRAY_SIZE(bmi088_accel_chip_info_tbl))
54162306a36Sopenharmony_ci		data->chip_info = &bmi088_accel_chip_info_tbl[type];
54262306a36Sopenharmony_ci	else
54362306a36Sopenharmony_ci		data->chip_info = &bmi088_accel_chip_info_tbl[i];
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_ci	if (i != type)
54662306a36Sopenharmony_ci		dev_warn(dev, "unexpected chip id 0x%X\n", val);
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	return 0;
54962306a36Sopenharmony_ci}
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ciint bmi088_accel_core_probe(struct device *dev, struct regmap *regmap,
55262306a36Sopenharmony_ci	int irq, enum bmi_device_type type)
55362306a36Sopenharmony_ci{
55462306a36Sopenharmony_ci	struct bmi088_accel_data *data;
55562306a36Sopenharmony_ci	struct iio_dev *indio_dev;
55662306a36Sopenharmony_ci	int ret;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	indio_dev = devm_iio_device_alloc(dev, sizeof(*data));
55962306a36Sopenharmony_ci	if (!indio_dev)
56062306a36Sopenharmony_ci		return -ENOMEM;
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	data = iio_priv(indio_dev);
56362306a36Sopenharmony_ci	dev_set_drvdata(dev, indio_dev);
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	data->regmap = regmap;
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	ret = bmi088_accel_chip_init(data, type);
56862306a36Sopenharmony_ci	if (ret)
56962306a36Sopenharmony_ci		return ret;
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	indio_dev->channels = data->chip_info->channels;
57262306a36Sopenharmony_ci	indio_dev->num_channels = data->chip_info->num_channels;
57362306a36Sopenharmony_ci	indio_dev->name = data->chip_info->name;
57462306a36Sopenharmony_ci	indio_dev->available_scan_masks = bmi088_accel_scan_masks;
57562306a36Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
57662306a36Sopenharmony_ci	indio_dev->info = &bmi088_accel_info;
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	/* Enable runtime PM */
57962306a36Sopenharmony_ci	pm_runtime_get_noresume(dev);
58062306a36Sopenharmony_ci	pm_runtime_set_suspended(dev);
58162306a36Sopenharmony_ci	pm_runtime_enable(dev);
58262306a36Sopenharmony_ci	/* We need ~6ms to startup, so set the delay to 6 seconds */
58362306a36Sopenharmony_ci	pm_runtime_set_autosuspend_delay(dev, 6000);
58462306a36Sopenharmony_ci	pm_runtime_use_autosuspend(dev);
58562306a36Sopenharmony_ci	pm_runtime_put(dev);
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	ret = iio_device_register(indio_dev);
58862306a36Sopenharmony_ci	if (ret)
58962306a36Sopenharmony_ci		dev_err(dev, "Unable to register iio device\n");
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	return ret;
59262306a36Sopenharmony_ci}
59362306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(bmi088_accel_core_probe, IIO_BMI088);
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_civoid bmi088_accel_core_remove(struct device *dev)
59762306a36Sopenharmony_ci{
59862306a36Sopenharmony_ci	struct iio_dev *indio_dev = dev_get_drvdata(dev);
59962306a36Sopenharmony_ci	struct bmi088_accel_data *data = iio_priv(indio_dev);
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	iio_device_unregister(indio_dev);
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_ci	pm_runtime_disable(dev);
60462306a36Sopenharmony_ci	pm_runtime_set_suspended(dev);
60562306a36Sopenharmony_ci	bmi088_accel_power_down(data);
60662306a36Sopenharmony_ci}
60762306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(bmi088_accel_core_remove, IIO_BMI088);
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic int bmi088_accel_runtime_suspend(struct device *dev)
61062306a36Sopenharmony_ci{
61162306a36Sopenharmony_ci	struct iio_dev *indio_dev = dev_get_drvdata(dev);
61262306a36Sopenharmony_ci	struct bmi088_accel_data *data = iio_priv(indio_dev);
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	return bmi088_accel_power_down(data);
61562306a36Sopenharmony_ci}
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_cistatic int bmi088_accel_runtime_resume(struct device *dev)
61862306a36Sopenharmony_ci{
61962306a36Sopenharmony_ci	struct iio_dev *indio_dev = dev_get_drvdata(dev);
62062306a36Sopenharmony_ci	struct bmi088_accel_data *data = iio_priv(indio_dev);
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	return bmi088_accel_power_up(data);
62362306a36Sopenharmony_ci}
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_ciEXPORT_NS_GPL_RUNTIME_DEV_PM_OPS(bmi088_accel_pm_ops,
62662306a36Sopenharmony_ci				 bmi088_accel_runtime_suspend,
62762306a36Sopenharmony_ci				 bmi088_accel_runtime_resume, NULL,
62862306a36Sopenharmony_ci				 IIO_BMI088);
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ciMODULE_AUTHOR("Niek van Agt <niek.van.agt@topicproducts.com>");
63162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
63262306a36Sopenharmony_ciMODULE_DESCRIPTION("BMI088 accelerometer driver (core)");
633