162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  Wondermedia I2C Master Mode Driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci *  Derived from GPLv2+ licensed source:
862306a36Sopenharmony_ci *  - Copyright (C) 2008 WonderMedia Technologies, Inc.
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/clk.h>
1262306a36Sopenharmony_ci#include <linux/delay.h>
1362306a36Sopenharmony_ci#include <linux/err.h>
1462306a36Sopenharmony_ci#include <linux/i2c.h>
1562306a36Sopenharmony_ci#include <linux/interrupt.h>
1662306a36Sopenharmony_ci#include <linux/io.h>
1762306a36Sopenharmony_ci#include <linux/module.h>
1862306a36Sopenharmony_ci#include <linux/of.h>
1962306a36Sopenharmony_ci#include <linux/of_address.h>
2062306a36Sopenharmony_ci#include <linux/of_irq.h>
2162306a36Sopenharmony_ci#include <linux/platform_device.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define REG_CR		0x00
2462306a36Sopenharmony_ci#define REG_TCR		0x02
2562306a36Sopenharmony_ci#define REG_CSR		0x04
2662306a36Sopenharmony_ci#define REG_ISR		0x06
2762306a36Sopenharmony_ci#define REG_IMR		0x08
2862306a36Sopenharmony_ci#define REG_CDR		0x0A
2962306a36Sopenharmony_ci#define REG_TR		0x0C
3062306a36Sopenharmony_ci#define REG_MCR		0x0E
3162306a36Sopenharmony_ci#define REG_SLAVE_CR	0x10
3262306a36Sopenharmony_ci#define REG_SLAVE_SR	0x12
3362306a36Sopenharmony_ci#define REG_SLAVE_ISR	0x14
3462306a36Sopenharmony_ci#define REG_SLAVE_IMR	0x16
3562306a36Sopenharmony_ci#define REG_SLAVE_DR	0x18
3662306a36Sopenharmony_ci#define REG_SLAVE_TR	0x1A
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci/* REG_CR Bit fields */
3962306a36Sopenharmony_ci#define CR_TX_NEXT_ACK		0x0000
4062306a36Sopenharmony_ci#define CR_ENABLE		0x0001
4162306a36Sopenharmony_ci#define CR_TX_NEXT_NO_ACK	0x0002
4262306a36Sopenharmony_ci#define CR_TX_END		0x0004
4362306a36Sopenharmony_ci#define CR_CPU_RDY		0x0008
4462306a36Sopenharmony_ci#define SLAV_MODE_SEL		0x8000
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci/* REG_TCR Bit fields */
4762306a36Sopenharmony_ci#define TCR_STANDARD_MODE	0x0000
4862306a36Sopenharmony_ci#define TCR_MASTER_WRITE	0x0000
4962306a36Sopenharmony_ci#define TCR_HS_MODE		0x2000
5062306a36Sopenharmony_ci#define TCR_MASTER_READ		0x4000
5162306a36Sopenharmony_ci#define TCR_FAST_MODE		0x8000
5262306a36Sopenharmony_ci#define TCR_SLAVE_ADDR_MASK	0x007F
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci/* REG_ISR Bit fields */
5562306a36Sopenharmony_ci#define ISR_NACK_ADDR		0x0001
5662306a36Sopenharmony_ci#define ISR_BYTE_END		0x0002
5762306a36Sopenharmony_ci#define ISR_SCL_TIMEOUT		0x0004
5862306a36Sopenharmony_ci#define ISR_WRITE_ALL		0x0007
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/* REG_IMR Bit fields */
6162306a36Sopenharmony_ci#define IMR_ENABLE_ALL		0x0007
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* REG_CSR Bit fields */
6462306a36Sopenharmony_ci#define CSR_RCV_NOT_ACK		0x0001
6562306a36Sopenharmony_ci#define CSR_RCV_ACK_MASK	0x0001
6662306a36Sopenharmony_ci#define CSR_READY_MASK		0x0002
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/* REG_TR */
6962306a36Sopenharmony_ci#define SCL_TIMEOUT(x)		(((x) & 0xFF) << 8)
7062306a36Sopenharmony_ci#define TR_STD			0x0064
7162306a36Sopenharmony_ci#define TR_HS			0x0019
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/* REG_MCR */
7462306a36Sopenharmony_ci#define MCR_APB_96M		7
7562306a36Sopenharmony_ci#define MCR_APB_166M		12
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci#define I2C_MODE_STANDARD	0
7862306a36Sopenharmony_ci#define I2C_MODE_FAST		1
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci#define WMT_I2C_TIMEOUT		(msecs_to_jiffies(1000))
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistruct wmt_i2c_dev {
8362306a36Sopenharmony_ci	struct i2c_adapter	adapter;
8462306a36Sopenharmony_ci	struct completion	complete;
8562306a36Sopenharmony_ci	struct device		*dev;
8662306a36Sopenharmony_ci	void __iomem		*base;
8762306a36Sopenharmony_ci	struct clk		*clk;
8862306a36Sopenharmony_ci	int			mode;
8962306a36Sopenharmony_ci	int			irq;
9062306a36Sopenharmony_ci	u16			cmd_status;
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic int wmt_i2c_wait_bus_not_busy(struct wmt_i2c_dev *i2c_dev)
9462306a36Sopenharmony_ci{
9562306a36Sopenharmony_ci	unsigned long timeout;
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	timeout = jiffies + WMT_I2C_TIMEOUT;
9862306a36Sopenharmony_ci	while (!(readw(i2c_dev->base + REG_CSR) & CSR_READY_MASK)) {
9962306a36Sopenharmony_ci		if (time_after(jiffies, timeout)) {
10062306a36Sopenharmony_ci			dev_warn(i2c_dev->dev, "timeout waiting for bus ready\n");
10162306a36Sopenharmony_ci			return -EBUSY;
10262306a36Sopenharmony_ci		}
10362306a36Sopenharmony_ci		msleep(20);
10462306a36Sopenharmony_ci	}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	return 0;
10762306a36Sopenharmony_ci}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic int wmt_check_status(struct wmt_i2c_dev *i2c_dev)
11062306a36Sopenharmony_ci{
11162306a36Sopenharmony_ci	int ret = 0;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	if (i2c_dev->cmd_status & ISR_NACK_ADDR)
11462306a36Sopenharmony_ci		ret = -EIO;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	if (i2c_dev->cmd_status & ISR_SCL_TIMEOUT)
11762306a36Sopenharmony_ci		ret = -ETIMEDOUT;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	return ret;
12062306a36Sopenharmony_ci}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic int wmt_i2c_write(struct i2c_adapter *adap, struct i2c_msg *pmsg,
12362306a36Sopenharmony_ci			 int last)
12462306a36Sopenharmony_ci{
12562306a36Sopenharmony_ci	struct wmt_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
12662306a36Sopenharmony_ci	u16 val, tcr_val;
12762306a36Sopenharmony_ci	int ret;
12862306a36Sopenharmony_ci	unsigned long wait_result;
12962306a36Sopenharmony_ci	int xfer_len = 0;
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	if (!(pmsg->flags & I2C_M_NOSTART)) {
13262306a36Sopenharmony_ci		ret = wmt_i2c_wait_bus_not_busy(i2c_dev);
13362306a36Sopenharmony_ci		if (ret < 0)
13462306a36Sopenharmony_ci			return ret;
13562306a36Sopenharmony_ci	}
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	if (pmsg->len == 0) {
13862306a36Sopenharmony_ci		/*
13962306a36Sopenharmony_ci		 * We still need to run through the while (..) once, so
14062306a36Sopenharmony_ci		 * start at -1 and break out early from the loop
14162306a36Sopenharmony_ci		 */
14262306a36Sopenharmony_ci		xfer_len = -1;
14362306a36Sopenharmony_ci		writew(0, i2c_dev->base + REG_CDR);
14462306a36Sopenharmony_ci	} else {
14562306a36Sopenharmony_ci		writew(pmsg->buf[0] & 0xFF, i2c_dev->base + REG_CDR);
14662306a36Sopenharmony_ci	}
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	if (!(pmsg->flags & I2C_M_NOSTART)) {
14962306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CR);
15062306a36Sopenharmony_ci		val &= ~CR_TX_END;
15162306a36Sopenharmony_ci		writew(val, i2c_dev->base + REG_CR);
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CR);
15462306a36Sopenharmony_ci		val |= CR_CPU_RDY;
15562306a36Sopenharmony_ci		writew(val, i2c_dev->base + REG_CR);
15662306a36Sopenharmony_ci	}
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	reinit_completion(&i2c_dev->complete);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	if (i2c_dev->mode == I2C_MODE_STANDARD)
16162306a36Sopenharmony_ci		tcr_val = TCR_STANDARD_MODE;
16262306a36Sopenharmony_ci	else
16362306a36Sopenharmony_ci		tcr_val = TCR_FAST_MODE;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	tcr_val |= (TCR_MASTER_WRITE | (pmsg->addr & TCR_SLAVE_ADDR_MASK));
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	writew(tcr_val, i2c_dev->base + REG_TCR);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	if (pmsg->flags & I2C_M_NOSTART) {
17062306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CR);
17162306a36Sopenharmony_ci		val |= CR_CPU_RDY;
17262306a36Sopenharmony_ci		writew(val, i2c_dev->base + REG_CR);
17362306a36Sopenharmony_ci	}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	while (xfer_len < pmsg->len) {
17662306a36Sopenharmony_ci		wait_result = wait_for_completion_timeout(&i2c_dev->complete,
17762306a36Sopenharmony_ci							msecs_to_jiffies(500));
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci		if (wait_result == 0)
18062306a36Sopenharmony_ci			return -ETIMEDOUT;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci		ret = wmt_check_status(i2c_dev);
18362306a36Sopenharmony_ci		if (ret)
18462306a36Sopenharmony_ci			return ret;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci		xfer_len++;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CSR);
18962306a36Sopenharmony_ci		if ((val & CSR_RCV_ACK_MASK) == CSR_RCV_NOT_ACK) {
19062306a36Sopenharmony_ci			dev_dbg(i2c_dev->dev, "write RCV NACK error\n");
19162306a36Sopenharmony_ci			return -EIO;
19262306a36Sopenharmony_ci		}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci		if (pmsg->len == 0) {
19562306a36Sopenharmony_ci			val = CR_TX_END | CR_CPU_RDY | CR_ENABLE;
19662306a36Sopenharmony_ci			writew(val, i2c_dev->base + REG_CR);
19762306a36Sopenharmony_ci			break;
19862306a36Sopenharmony_ci		}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci		if (xfer_len == pmsg->len) {
20162306a36Sopenharmony_ci			if (last != 1)
20262306a36Sopenharmony_ci				writew(CR_ENABLE, i2c_dev->base + REG_CR);
20362306a36Sopenharmony_ci		} else {
20462306a36Sopenharmony_ci			writew(pmsg->buf[xfer_len] & 0xFF, i2c_dev->base +
20562306a36Sopenharmony_ci								REG_CDR);
20662306a36Sopenharmony_ci			writew(CR_CPU_RDY | CR_ENABLE, i2c_dev->base + REG_CR);
20762306a36Sopenharmony_ci		}
20862306a36Sopenharmony_ci	}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	return 0;
21162306a36Sopenharmony_ci}
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic int wmt_i2c_read(struct i2c_adapter *adap, struct i2c_msg *pmsg,
21462306a36Sopenharmony_ci			int last)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	struct wmt_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
21762306a36Sopenharmony_ci	u16 val, tcr_val;
21862306a36Sopenharmony_ci	int ret;
21962306a36Sopenharmony_ci	unsigned long wait_result;
22062306a36Sopenharmony_ci	u32 xfer_len = 0;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	if (!(pmsg->flags & I2C_M_NOSTART)) {
22362306a36Sopenharmony_ci		ret = wmt_i2c_wait_bus_not_busy(i2c_dev);
22462306a36Sopenharmony_ci		if (ret < 0)
22562306a36Sopenharmony_ci			return ret;
22662306a36Sopenharmony_ci	}
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	val = readw(i2c_dev->base + REG_CR);
22962306a36Sopenharmony_ci	val &= ~CR_TX_END;
23062306a36Sopenharmony_ci	writew(val, i2c_dev->base + REG_CR);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	val = readw(i2c_dev->base + REG_CR);
23362306a36Sopenharmony_ci	val &= ~CR_TX_NEXT_NO_ACK;
23462306a36Sopenharmony_ci	writew(val, i2c_dev->base + REG_CR);
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	if (!(pmsg->flags & I2C_M_NOSTART)) {
23762306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CR);
23862306a36Sopenharmony_ci		val |= CR_CPU_RDY;
23962306a36Sopenharmony_ci		writew(val, i2c_dev->base + REG_CR);
24062306a36Sopenharmony_ci	}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	if (pmsg->len == 1) {
24362306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CR);
24462306a36Sopenharmony_ci		val |= CR_TX_NEXT_NO_ACK;
24562306a36Sopenharmony_ci		writew(val, i2c_dev->base + REG_CR);
24662306a36Sopenharmony_ci	}
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	reinit_completion(&i2c_dev->complete);
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	if (i2c_dev->mode == I2C_MODE_STANDARD)
25162306a36Sopenharmony_ci		tcr_val = TCR_STANDARD_MODE;
25262306a36Sopenharmony_ci	else
25362306a36Sopenharmony_ci		tcr_val = TCR_FAST_MODE;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	tcr_val |= TCR_MASTER_READ | (pmsg->addr & TCR_SLAVE_ADDR_MASK);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	writew(tcr_val, i2c_dev->base + REG_TCR);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	if (pmsg->flags & I2C_M_NOSTART) {
26062306a36Sopenharmony_ci		val = readw(i2c_dev->base + REG_CR);
26162306a36Sopenharmony_ci		val |= CR_CPU_RDY;
26262306a36Sopenharmony_ci		writew(val, i2c_dev->base + REG_CR);
26362306a36Sopenharmony_ci	}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	while (xfer_len < pmsg->len) {
26662306a36Sopenharmony_ci		wait_result = wait_for_completion_timeout(&i2c_dev->complete,
26762306a36Sopenharmony_ci							msecs_to_jiffies(500));
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci		if (!wait_result)
27062306a36Sopenharmony_ci			return -ETIMEDOUT;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci		ret = wmt_check_status(i2c_dev);
27362306a36Sopenharmony_ci		if (ret)
27462306a36Sopenharmony_ci			return ret;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci		pmsg->buf[xfer_len] = readw(i2c_dev->base + REG_CDR) >> 8;
27762306a36Sopenharmony_ci		xfer_len++;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci		if (xfer_len == pmsg->len - 1) {
28062306a36Sopenharmony_ci			val = readw(i2c_dev->base + REG_CR);
28162306a36Sopenharmony_ci			val |= (CR_TX_NEXT_NO_ACK | CR_CPU_RDY);
28262306a36Sopenharmony_ci			writew(val, i2c_dev->base + REG_CR);
28362306a36Sopenharmony_ci		} else {
28462306a36Sopenharmony_ci			val = readw(i2c_dev->base + REG_CR);
28562306a36Sopenharmony_ci			val |= CR_CPU_RDY;
28662306a36Sopenharmony_ci			writew(val, i2c_dev->base + REG_CR);
28762306a36Sopenharmony_ci		}
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	return 0;
29162306a36Sopenharmony_ci}
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic int wmt_i2c_xfer(struct i2c_adapter *adap,
29462306a36Sopenharmony_ci			struct i2c_msg msgs[],
29562306a36Sopenharmony_ci			int num)
29662306a36Sopenharmony_ci{
29762306a36Sopenharmony_ci	struct i2c_msg *pmsg;
29862306a36Sopenharmony_ci	int i, is_last;
29962306a36Sopenharmony_ci	int ret = 0;
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci	for (i = 0; ret >= 0 && i < num; i++) {
30262306a36Sopenharmony_ci		is_last = ((i + 1) == num);
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci		pmsg = &msgs[i];
30562306a36Sopenharmony_ci		if (pmsg->flags & I2C_M_RD)
30662306a36Sopenharmony_ci			ret = wmt_i2c_read(adap, pmsg, is_last);
30762306a36Sopenharmony_ci		else
30862306a36Sopenharmony_ci			ret = wmt_i2c_write(adap, pmsg, is_last);
30962306a36Sopenharmony_ci	}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	return (ret < 0) ? ret : i;
31262306a36Sopenharmony_ci}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistatic u32 wmt_i2c_func(struct i2c_adapter *adap)
31562306a36Sopenharmony_ci{
31662306a36Sopenharmony_ci	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_NOSTART;
31762306a36Sopenharmony_ci}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic const struct i2c_algorithm wmt_i2c_algo = {
32062306a36Sopenharmony_ci	.master_xfer	= wmt_i2c_xfer,
32162306a36Sopenharmony_ci	.functionality	= wmt_i2c_func,
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic irqreturn_t wmt_i2c_isr(int irq, void *data)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	struct wmt_i2c_dev *i2c_dev = data;
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	/* save the status and write-clear it */
32962306a36Sopenharmony_ci	i2c_dev->cmd_status = readw(i2c_dev->base + REG_ISR);
33062306a36Sopenharmony_ci	writew(i2c_dev->cmd_status, i2c_dev->base + REG_ISR);
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	complete(&i2c_dev->complete);
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	return IRQ_HANDLED;
33562306a36Sopenharmony_ci}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic int wmt_i2c_reset_hardware(struct wmt_i2c_dev *i2c_dev)
33862306a36Sopenharmony_ci{
33962306a36Sopenharmony_ci	int err;
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	err = clk_prepare_enable(i2c_dev->clk);
34262306a36Sopenharmony_ci	if (err) {
34362306a36Sopenharmony_ci		dev_err(i2c_dev->dev, "failed to enable clock\n");
34462306a36Sopenharmony_ci		return err;
34562306a36Sopenharmony_ci	}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	err = clk_set_rate(i2c_dev->clk, 20000000);
34862306a36Sopenharmony_ci	if (err) {
34962306a36Sopenharmony_ci		dev_err(i2c_dev->dev, "failed to set clock = 20Mhz\n");
35062306a36Sopenharmony_ci		clk_disable_unprepare(i2c_dev->clk);
35162306a36Sopenharmony_ci		return err;
35262306a36Sopenharmony_ci	}
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	writew(0, i2c_dev->base + REG_CR);
35562306a36Sopenharmony_ci	writew(MCR_APB_166M, i2c_dev->base + REG_MCR);
35662306a36Sopenharmony_ci	writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR);
35762306a36Sopenharmony_ci	writew(IMR_ENABLE_ALL, i2c_dev->base + REG_IMR);
35862306a36Sopenharmony_ci	writew(CR_ENABLE, i2c_dev->base + REG_CR);
35962306a36Sopenharmony_ci	readw(i2c_dev->base + REG_CSR);		/* read clear */
36062306a36Sopenharmony_ci	writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR);
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	if (i2c_dev->mode == I2C_MODE_STANDARD)
36362306a36Sopenharmony_ci		writew(SCL_TIMEOUT(128) | TR_STD, i2c_dev->base + REG_TR);
36462306a36Sopenharmony_ci	else
36562306a36Sopenharmony_ci		writew(SCL_TIMEOUT(128) | TR_HS, i2c_dev->base + REG_TR);
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	return 0;
36862306a36Sopenharmony_ci}
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic int wmt_i2c_probe(struct platform_device *pdev)
37162306a36Sopenharmony_ci{
37262306a36Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
37362306a36Sopenharmony_ci	struct wmt_i2c_dev *i2c_dev;
37462306a36Sopenharmony_ci	struct i2c_adapter *adap;
37562306a36Sopenharmony_ci	int err;
37662306a36Sopenharmony_ci	u32 clk_rate;
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
37962306a36Sopenharmony_ci	if (!i2c_dev)
38062306a36Sopenharmony_ci		return -ENOMEM;
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	i2c_dev->base = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
38362306a36Sopenharmony_ci	if (IS_ERR(i2c_dev->base))
38462306a36Sopenharmony_ci		return PTR_ERR(i2c_dev->base);
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	i2c_dev->irq = irq_of_parse_and_map(np, 0);
38762306a36Sopenharmony_ci	if (!i2c_dev->irq) {
38862306a36Sopenharmony_ci		dev_err(&pdev->dev, "irq missing or invalid\n");
38962306a36Sopenharmony_ci		return -EINVAL;
39062306a36Sopenharmony_ci	}
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci	i2c_dev->clk = of_clk_get(np, 0);
39362306a36Sopenharmony_ci	if (IS_ERR(i2c_dev->clk)) {
39462306a36Sopenharmony_ci		dev_err(&pdev->dev, "unable to request clock\n");
39562306a36Sopenharmony_ci		return PTR_ERR(i2c_dev->clk);
39662306a36Sopenharmony_ci	}
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	i2c_dev->mode = I2C_MODE_STANDARD;
39962306a36Sopenharmony_ci	err = of_property_read_u32(np, "clock-frequency", &clk_rate);
40062306a36Sopenharmony_ci	if (!err && (clk_rate == I2C_MAX_FAST_MODE_FREQ))
40162306a36Sopenharmony_ci		i2c_dev->mode = I2C_MODE_FAST;
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	i2c_dev->dev = &pdev->dev;
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	err = devm_request_irq(&pdev->dev, i2c_dev->irq, wmt_i2c_isr, 0,
40662306a36Sopenharmony_ci							"i2c", i2c_dev);
40762306a36Sopenharmony_ci	if (err) {
40862306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to request irq %i\n", i2c_dev->irq);
40962306a36Sopenharmony_ci		return err;
41062306a36Sopenharmony_ci	}
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	adap = &i2c_dev->adapter;
41362306a36Sopenharmony_ci	i2c_set_adapdata(adap, i2c_dev);
41462306a36Sopenharmony_ci	strscpy(adap->name, "WMT I2C adapter", sizeof(adap->name));
41562306a36Sopenharmony_ci	adap->owner = THIS_MODULE;
41662306a36Sopenharmony_ci	adap->algo = &wmt_i2c_algo;
41762306a36Sopenharmony_ci	adap->dev.parent = &pdev->dev;
41862306a36Sopenharmony_ci	adap->dev.of_node = pdev->dev.of_node;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	init_completion(&i2c_dev->complete);
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	err = wmt_i2c_reset_hardware(i2c_dev);
42362306a36Sopenharmony_ci	if (err) {
42462306a36Sopenharmony_ci		dev_err(&pdev->dev, "error initializing hardware\n");
42562306a36Sopenharmony_ci		return err;
42662306a36Sopenharmony_ci	}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	err = i2c_add_adapter(adap);
42962306a36Sopenharmony_ci	if (err)
43062306a36Sopenharmony_ci		return err;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	platform_set_drvdata(pdev, i2c_dev);
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	return 0;
43562306a36Sopenharmony_ci}
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_cistatic void wmt_i2c_remove(struct platform_device *pdev)
43862306a36Sopenharmony_ci{
43962306a36Sopenharmony_ci	struct wmt_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	/* Disable interrupts, clock and delete adapter */
44262306a36Sopenharmony_ci	writew(0, i2c_dev->base + REG_IMR);
44362306a36Sopenharmony_ci	clk_disable_unprepare(i2c_dev->clk);
44462306a36Sopenharmony_ci	i2c_del_adapter(&i2c_dev->adapter);
44562306a36Sopenharmony_ci}
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic const struct of_device_id wmt_i2c_dt_ids[] = {
44862306a36Sopenharmony_ci	{ .compatible = "wm,wm8505-i2c" },
44962306a36Sopenharmony_ci	{ /* Sentinel */ },
45062306a36Sopenharmony_ci};
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic struct platform_driver wmt_i2c_driver = {
45362306a36Sopenharmony_ci	.probe		= wmt_i2c_probe,
45462306a36Sopenharmony_ci	.remove_new	= wmt_i2c_remove,
45562306a36Sopenharmony_ci	.driver		= {
45662306a36Sopenharmony_ci		.name	= "wmt-i2c",
45762306a36Sopenharmony_ci		.of_match_table = wmt_i2c_dt_ids,
45862306a36Sopenharmony_ci	},
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cimodule_platform_driver(wmt_i2c_driver);
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ciMODULE_DESCRIPTION("Wondermedia I2C master-mode bus adapter");
46462306a36Sopenharmony_ciMODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>");
46562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
46662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, wmt_i2c_dt_ids);
467