162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2006-2007 PA Semi, Inc 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * SMBus host driver for PA Semi PWRficient 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/pci.h> 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/stddef.h> 1262306a36Sopenharmony_ci#include <linux/sched.h> 1362306a36Sopenharmony_ci#include <linux/i2c.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/slab.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "i2c-pasemi-core.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* Register offsets */ 2162306a36Sopenharmony_ci#define REG_MTXFIFO 0x00 2262306a36Sopenharmony_ci#define REG_MRXFIFO 0x04 2362306a36Sopenharmony_ci#define REG_SMSTA 0x14 2462306a36Sopenharmony_ci#define REG_IMASK 0x18 2562306a36Sopenharmony_ci#define REG_CTL 0x1c 2662306a36Sopenharmony_ci#define REG_REV 0x28 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* Register defs */ 2962306a36Sopenharmony_ci#define MTXFIFO_READ 0x00000400 3062306a36Sopenharmony_ci#define MTXFIFO_STOP 0x00000200 3162306a36Sopenharmony_ci#define MTXFIFO_START 0x00000100 3262306a36Sopenharmony_ci#define MTXFIFO_DATA_M 0x000000ff 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define MRXFIFO_EMPTY 0x00000100 3562306a36Sopenharmony_ci#define MRXFIFO_DATA_M 0x000000ff 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define SMSTA_XEN 0x08000000 3862306a36Sopenharmony_ci#define SMSTA_MTN 0x00200000 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define CTL_MRR 0x00000400 4162306a36Sopenharmony_ci#define CTL_MTR 0x00000200 4262306a36Sopenharmony_ci#define CTL_EN 0x00000800 4362306a36Sopenharmony_ci#define CTL_CLK_M 0x000000ff 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic inline void reg_write(struct pasemi_smbus *smbus, int reg, int val) 4662306a36Sopenharmony_ci{ 4762306a36Sopenharmony_ci dev_dbg(smbus->dev, "smbus write reg %x val %08x\n", reg, val); 4862306a36Sopenharmony_ci iowrite32(val, smbus->ioaddr + reg); 4962306a36Sopenharmony_ci} 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic inline int reg_read(struct pasemi_smbus *smbus, int reg) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci int ret; 5462306a36Sopenharmony_ci ret = ioread32(smbus->ioaddr + reg); 5562306a36Sopenharmony_ci dev_dbg(smbus->dev, "smbus read reg %x val %08x\n", reg, ret); 5662306a36Sopenharmony_ci return ret; 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci#define TXFIFO_WR(smbus, reg) reg_write((smbus), REG_MTXFIFO, (reg)) 6062306a36Sopenharmony_ci#define RXFIFO_RD(smbus) reg_read((smbus), REG_MRXFIFO) 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic void pasemi_reset(struct pasemi_smbus *smbus) 6362306a36Sopenharmony_ci{ 6462306a36Sopenharmony_ci u32 val = (CTL_MTR | CTL_MRR | (smbus->clk_div & CTL_CLK_M)); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci if (smbus->hw_rev >= 6) 6762306a36Sopenharmony_ci val |= CTL_EN; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci reg_write(smbus, REG_CTL, val); 7062306a36Sopenharmony_ci reinit_completion(&smbus->irq_completion); 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic void pasemi_smb_clear(struct pasemi_smbus *smbus) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci unsigned int status; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci status = reg_read(smbus, REG_SMSTA); 7862306a36Sopenharmony_ci reg_write(smbus, REG_SMSTA, status); 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic int pasemi_smb_waitready(struct pasemi_smbus *smbus) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci int timeout = 100; 8462306a36Sopenharmony_ci unsigned int status; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci if (smbus->use_irq) { 8762306a36Sopenharmony_ci reinit_completion(&smbus->irq_completion); 8862306a36Sopenharmony_ci reg_write(smbus, REG_IMASK, SMSTA_XEN | SMSTA_MTN); 8962306a36Sopenharmony_ci wait_for_completion_timeout(&smbus->irq_completion, msecs_to_jiffies(100)); 9062306a36Sopenharmony_ci reg_write(smbus, REG_IMASK, 0); 9162306a36Sopenharmony_ci status = reg_read(smbus, REG_SMSTA); 9262306a36Sopenharmony_ci } else { 9362306a36Sopenharmony_ci status = reg_read(smbus, REG_SMSTA); 9462306a36Sopenharmony_ci while (!(status & SMSTA_XEN) && timeout--) { 9562306a36Sopenharmony_ci msleep(1); 9662306a36Sopenharmony_ci status = reg_read(smbus, REG_SMSTA); 9762306a36Sopenharmony_ci } 9862306a36Sopenharmony_ci } 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* Got NACK? */ 10162306a36Sopenharmony_ci if (status & SMSTA_MTN) 10262306a36Sopenharmony_ci return -ENXIO; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci if (timeout < 0) { 10562306a36Sopenharmony_ci dev_warn(smbus->dev, "Timeout, status 0x%08x\n", status); 10662306a36Sopenharmony_ci reg_write(smbus, REG_SMSTA, status); 10762306a36Sopenharmony_ci return -ETIME; 10862306a36Sopenharmony_ci } 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci /* Clear XEN */ 11162306a36Sopenharmony_ci reg_write(smbus, REG_SMSTA, SMSTA_XEN); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci return 0; 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic int pasemi_i2c_xfer_msg(struct i2c_adapter *adapter, 11762306a36Sopenharmony_ci struct i2c_msg *msg, int stop) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci struct pasemi_smbus *smbus = adapter->algo_data; 12062306a36Sopenharmony_ci int read, i, err; 12162306a36Sopenharmony_ci u32 rd; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci read = msg->flags & I2C_M_RD ? 1 : 0; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci TXFIFO_WR(smbus, MTXFIFO_START | i2c_8bit_addr_from_msg(msg)); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci if (read) { 12862306a36Sopenharmony_ci TXFIFO_WR(smbus, msg->len | MTXFIFO_READ | 12962306a36Sopenharmony_ci (stop ? MTXFIFO_STOP : 0)); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci err = pasemi_smb_waitready(smbus); 13262306a36Sopenharmony_ci if (err) 13362306a36Sopenharmony_ci goto reset_out; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci for (i = 0; i < msg->len; i++) { 13662306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 13762306a36Sopenharmony_ci if (rd & MRXFIFO_EMPTY) { 13862306a36Sopenharmony_ci err = -ENODATA; 13962306a36Sopenharmony_ci goto reset_out; 14062306a36Sopenharmony_ci } 14162306a36Sopenharmony_ci msg->buf[i] = rd & MRXFIFO_DATA_M; 14262306a36Sopenharmony_ci } 14362306a36Sopenharmony_ci } else { 14462306a36Sopenharmony_ci for (i = 0; i < msg->len - 1; i++) 14562306a36Sopenharmony_ci TXFIFO_WR(smbus, msg->buf[i]); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci TXFIFO_WR(smbus, msg->buf[msg->len-1] | 14862306a36Sopenharmony_ci (stop ? MTXFIFO_STOP : 0)); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci if (stop) { 15162306a36Sopenharmony_ci err = pasemi_smb_waitready(smbus); 15262306a36Sopenharmony_ci if (err) 15362306a36Sopenharmony_ci goto reset_out; 15462306a36Sopenharmony_ci } 15562306a36Sopenharmony_ci } 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci return 0; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci reset_out: 16062306a36Sopenharmony_ci pasemi_reset(smbus); 16162306a36Sopenharmony_ci return err; 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic int pasemi_i2c_xfer(struct i2c_adapter *adapter, 16562306a36Sopenharmony_ci struct i2c_msg *msgs, int num) 16662306a36Sopenharmony_ci{ 16762306a36Sopenharmony_ci struct pasemi_smbus *smbus = adapter->algo_data; 16862306a36Sopenharmony_ci int ret, i; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci pasemi_smb_clear(smbus); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci ret = 0; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci for (i = 0; i < num && !ret; i++) 17562306a36Sopenharmony_ci ret = pasemi_i2c_xfer_msg(adapter, &msgs[i], (i == (num - 1))); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci return ret ? ret : num; 17862306a36Sopenharmony_ci} 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic int pasemi_smb_xfer(struct i2c_adapter *adapter, 18162306a36Sopenharmony_ci u16 addr, unsigned short flags, char read_write, u8 command, 18262306a36Sopenharmony_ci int size, union i2c_smbus_data *data) 18362306a36Sopenharmony_ci{ 18462306a36Sopenharmony_ci struct pasemi_smbus *smbus = adapter->algo_data; 18562306a36Sopenharmony_ci unsigned int rd; 18662306a36Sopenharmony_ci int read_flag, err; 18762306a36Sopenharmony_ci int len = 0, i; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci /* All our ops take 8-bit shifted addresses */ 19062306a36Sopenharmony_ci addr <<= 1; 19162306a36Sopenharmony_ci read_flag = read_write == I2C_SMBUS_READ; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci pasemi_smb_clear(smbus); 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci switch (size) { 19662306a36Sopenharmony_ci case I2C_SMBUS_QUICK: 19762306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | read_flag | MTXFIFO_START | 19862306a36Sopenharmony_ci MTXFIFO_STOP); 19962306a36Sopenharmony_ci break; 20062306a36Sopenharmony_ci case I2C_SMBUS_BYTE: 20162306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | read_flag | MTXFIFO_START); 20262306a36Sopenharmony_ci if (read_write) 20362306a36Sopenharmony_ci TXFIFO_WR(smbus, 1 | MTXFIFO_STOP | MTXFIFO_READ); 20462306a36Sopenharmony_ci else 20562306a36Sopenharmony_ci TXFIFO_WR(smbus, MTXFIFO_STOP | command); 20662306a36Sopenharmony_ci break; 20762306a36Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 20862306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | MTXFIFO_START); 20962306a36Sopenharmony_ci TXFIFO_WR(smbus, command); 21062306a36Sopenharmony_ci if (read_write) { 21162306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START); 21262306a36Sopenharmony_ci TXFIFO_WR(smbus, 1 | MTXFIFO_READ | MTXFIFO_STOP); 21362306a36Sopenharmony_ci } else { 21462306a36Sopenharmony_ci TXFIFO_WR(smbus, MTXFIFO_STOP | data->byte); 21562306a36Sopenharmony_ci } 21662306a36Sopenharmony_ci break; 21762306a36Sopenharmony_ci case I2C_SMBUS_WORD_DATA: 21862306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | MTXFIFO_START); 21962306a36Sopenharmony_ci TXFIFO_WR(smbus, command); 22062306a36Sopenharmony_ci if (read_write) { 22162306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START); 22262306a36Sopenharmony_ci TXFIFO_WR(smbus, 2 | MTXFIFO_READ | MTXFIFO_STOP); 22362306a36Sopenharmony_ci } else { 22462306a36Sopenharmony_ci TXFIFO_WR(smbus, data->word & MTXFIFO_DATA_M); 22562306a36Sopenharmony_ci TXFIFO_WR(smbus, MTXFIFO_STOP | (data->word >> 8)); 22662306a36Sopenharmony_ci } 22762306a36Sopenharmony_ci break; 22862306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_DATA: 22962306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | MTXFIFO_START); 23062306a36Sopenharmony_ci TXFIFO_WR(smbus, command); 23162306a36Sopenharmony_ci if (read_write) { 23262306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START); 23362306a36Sopenharmony_ci TXFIFO_WR(smbus, 1 | MTXFIFO_READ); 23462306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 23562306a36Sopenharmony_ci len = min_t(u8, (rd & MRXFIFO_DATA_M), 23662306a36Sopenharmony_ci I2C_SMBUS_BLOCK_MAX); 23762306a36Sopenharmony_ci TXFIFO_WR(smbus, len | MTXFIFO_READ | 23862306a36Sopenharmony_ci MTXFIFO_STOP); 23962306a36Sopenharmony_ci } else { 24062306a36Sopenharmony_ci len = min_t(u8, data->block[0], I2C_SMBUS_BLOCK_MAX); 24162306a36Sopenharmony_ci TXFIFO_WR(smbus, len); 24262306a36Sopenharmony_ci for (i = 1; i < len; i++) 24362306a36Sopenharmony_ci TXFIFO_WR(smbus, data->block[i]); 24462306a36Sopenharmony_ci TXFIFO_WR(smbus, data->block[len] | MTXFIFO_STOP); 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci break; 24762306a36Sopenharmony_ci case I2C_SMBUS_PROC_CALL: 24862306a36Sopenharmony_ci read_write = I2C_SMBUS_READ; 24962306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | MTXFIFO_START); 25062306a36Sopenharmony_ci TXFIFO_WR(smbus, command); 25162306a36Sopenharmony_ci TXFIFO_WR(smbus, data->word & MTXFIFO_DATA_M); 25262306a36Sopenharmony_ci TXFIFO_WR(smbus, (data->word >> 8) & MTXFIFO_DATA_M); 25362306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | I2C_SMBUS_READ | MTXFIFO_START); 25462306a36Sopenharmony_ci TXFIFO_WR(smbus, 2 | MTXFIFO_STOP | MTXFIFO_READ); 25562306a36Sopenharmony_ci break; 25662306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_PROC_CALL: 25762306a36Sopenharmony_ci len = min_t(u8, data->block[0], I2C_SMBUS_BLOCK_MAX - 1); 25862306a36Sopenharmony_ci read_write = I2C_SMBUS_READ; 25962306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | MTXFIFO_START); 26062306a36Sopenharmony_ci TXFIFO_WR(smbus, command); 26162306a36Sopenharmony_ci TXFIFO_WR(smbus, len); 26262306a36Sopenharmony_ci for (i = 1; i <= len; i++) 26362306a36Sopenharmony_ci TXFIFO_WR(smbus, data->block[i]); 26462306a36Sopenharmony_ci TXFIFO_WR(smbus, addr | I2C_SMBUS_READ); 26562306a36Sopenharmony_ci TXFIFO_WR(smbus, MTXFIFO_READ | 1); 26662306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 26762306a36Sopenharmony_ci len = min_t(u8, (rd & MRXFIFO_DATA_M), 26862306a36Sopenharmony_ci I2C_SMBUS_BLOCK_MAX - len); 26962306a36Sopenharmony_ci TXFIFO_WR(smbus, len | MTXFIFO_READ | MTXFIFO_STOP); 27062306a36Sopenharmony_ci break; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci default: 27362306a36Sopenharmony_ci dev_warn(&adapter->dev, "Unsupported transaction %d\n", size); 27462306a36Sopenharmony_ci return -EINVAL; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci err = pasemi_smb_waitready(smbus); 27862306a36Sopenharmony_ci if (err) 27962306a36Sopenharmony_ci goto reset_out; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) 28262306a36Sopenharmony_ci return 0; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci switch (size) { 28562306a36Sopenharmony_ci case I2C_SMBUS_BYTE: 28662306a36Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 28762306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 28862306a36Sopenharmony_ci if (rd & MRXFIFO_EMPTY) { 28962306a36Sopenharmony_ci err = -ENODATA; 29062306a36Sopenharmony_ci goto reset_out; 29162306a36Sopenharmony_ci } 29262306a36Sopenharmony_ci data->byte = rd & MRXFIFO_DATA_M; 29362306a36Sopenharmony_ci break; 29462306a36Sopenharmony_ci case I2C_SMBUS_WORD_DATA: 29562306a36Sopenharmony_ci case I2C_SMBUS_PROC_CALL: 29662306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 29762306a36Sopenharmony_ci if (rd & MRXFIFO_EMPTY) { 29862306a36Sopenharmony_ci err = -ENODATA; 29962306a36Sopenharmony_ci goto reset_out; 30062306a36Sopenharmony_ci } 30162306a36Sopenharmony_ci data->word = rd & MRXFIFO_DATA_M; 30262306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 30362306a36Sopenharmony_ci if (rd & MRXFIFO_EMPTY) { 30462306a36Sopenharmony_ci err = -ENODATA; 30562306a36Sopenharmony_ci goto reset_out; 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci data->word |= (rd & MRXFIFO_DATA_M) << 8; 30862306a36Sopenharmony_ci break; 30962306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_DATA: 31062306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_PROC_CALL: 31162306a36Sopenharmony_ci data->block[0] = len; 31262306a36Sopenharmony_ci for (i = 1; i <= len; i ++) { 31362306a36Sopenharmony_ci rd = RXFIFO_RD(smbus); 31462306a36Sopenharmony_ci if (rd & MRXFIFO_EMPTY) { 31562306a36Sopenharmony_ci err = -ENODATA; 31662306a36Sopenharmony_ci goto reset_out; 31762306a36Sopenharmony_ci } 31862306a36Sopenharmony_ci data->block[i] = rd & MRXFIFO_DATA_M; 31962306a36Sopenharmony_ci } 32062306a36Sopenharmony_ci break; 32162306a36Sopenharmony_ci } 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci return 0; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci reset_out: 32662306a36Sopenharmony_ci pasemi_reset(smbus); 32762306a36Sopenharmony_ci return err; 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic u32 pasemi_smb_func(struct i2c_adapter *adapter) 33162306a36Sopenharmony_ci{ 33262306a36Sopenharmony_ci return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 33362306a36Sopenharmony_ci I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 33462306a36Sopenharmony_ci I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL | 33562306a36Sopenharmony_ci I2C_FUNC_SMBUS_BLOCK_PROC_CALL | I2C_FUNC_I2C; 33662306a36Sopenharmony_ci} 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic const struct i2c_algorithm smbus_algorithm = { 33962306a36Sopenharmony_ci .master_xfer = pasemi_i2c_xfer, 34062306a36Sopenharmony_ci .smbus_xfer = pasemi_smb_xfer, 34162306a36Sopenharmony_ci .functionality = pasemi_smb_func, 34262306a36Sopenharmony_ci}; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ciint pasemi_i2c_common_probe(struct pasemi_smbus *smbus) 34562306a36Sopenharmony_ci{ 34662306a36Sopenharmony_ci int error; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci smbus->adapter.owner = THIS_MODULE; 34962306a36Sopenharmony_ci snprintf(smbus->adapter.name, sizeof(smbus->adapter.name), 35062306a36Sopenharmony_ci "PA Semi SMBus adapter (%s)", dev_name(smbus->dev)); 35162306a36Sopenharmony_ci smbus->adapter.algo = &smbus_algorithm; 35262306a36Sopenharmony_ci smbus->adapter.algo_data = smbus; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci /* set up the sysfs linkage to our parent device */ 35562306a36Sopenharmony_ci smbus->adapter.dev.parent = smbus->dev; 35662306a36Sopenharmony_ci smbus->use_irq = 0; 35762306a36Sopenharmony_ci init_completion(&smbus->irq_completion); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci if (smbus->hw_rev != PASEMI_HW_REV_PCI) 36062306a36Sopenharmony_ci smbus->hw_rev = reg_read(smbus, REG_REV); 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci reg_write(smbus, REG_IMASK, 0); 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci pasemi_reset(smbus); 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci error = devm_i2c_add_adapter(smbus->dev, &smbus->adapter); 36762306a36Sopenharmony_ci if (error) 36862306a36Sopenharmony_ci return error; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci return 0; 37162306a36Sopenharmony_ci} 37262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(pasemi_i2c_common_probe); 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ciirqreturn_t pasemi_irq_handler(int irq, void *dev_id) 37562306a36Sopenharmony_ci{ 37662306a36Sopenharmony_ci struct pasemi_smbus *smbus = dev_id; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci reg_write(smbus, REG_IMASK, 0); 37962306a36Sopenharmony_ci complete(&smbus->irq_completion); 38062306a36Sopenharmony_ci return IRQ_HANDLED; 38162306a36Sopenharmony_ci} 38262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(pasemi_irq_handler); 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 38562306a36Sopenharmony_ciMODULE_AUTHOR("Olof Johansson <olof@lixom.net>"); 38662306a36Sopenharmony_ciMODULE_DESCRIPTION("PA Semi PWRficient SMBus driver"); 387