162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * (C) Copyright 2009-2010 362306a36Sopenharmony_ci * Nokia Siemens Networks, michael.lawnick.ext@nsn.com 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Portions Copyright (C) 2010 - 2016 Cavium, Inc. 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * This is a driver for the i2c adapter in Cavium Networks' OCTEON processors. 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * This file is licensed under the terms of the GNU General Public 1062306a36Sopenharmony_ci * License version 2. This program is licensed "as is" without any 1162306a36Sopenharmony_ci * warranty of any kind, whether express or implied. 1262306a36Sopenharmony_ci */ 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/atomic.h> 1562306a36Sopenharmony_ci#include <linux/delay.h> 1662306a36Sopenharmony_ci#include <linux/i2c.h> 1762306a36Sopenharmony_ci#include <linux/interrupt.h> 1862306a36Sopenharmony_ci#include <linux/io.h> 1962306a36Sopenharmony_ci#include <linux/kernel.h> 2062306a36Sopenharmony_ci#include <linux/module.h> 2162306a36Sopenharmony_ci#include <linux/of.h> 2262306a36Sopenharmony_ci#include <linux/platform_device.h> 2362306a36Sopenharmony_ci#include <linux/sched.h> 2462306a36Sopenharmony_ci#include <linux/slab.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include <asm/octeon/octeon.h> 2762306a36Sopenharmony_ci#include "i2c-octeon-core.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define DRV_NAME "i2c-octeon" 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/** 3262306a36Sopenharmony_ci * octeon_i2c_int_enable - enable the CORE interrupt 3362306a36Sopenharmony_ci * @i2c: The struct octeon_i2c 3462306a36Sopenharmony_ci * 3562306a36Sopenharmony_ci * The interrupt will be asserted when there is non-STAT_IDLE state in 3662306a36Sopenharmony_ci * the SW_TWSI_EOP_TWSI_STAT register. 3762306a36Sopenharmony_ci */ 3862306a36Sopenharmony_cistatic void octeon_i2c_int_enable(struct octeon_i2c *i2c) 3962306a36Sopenharmony_ci{ 4062306a36Sopenharmony_ci octeon_i2c_write_int(i2c, TWSI_INT_CORE_EN); 4162306a36Sopenharmony_ci} 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci/* disable the CORE interrupt */ 4462306a36Sopenharmony_cistatic void octeon_i2c_int_disable(struct octeon_i2c *i2c) 4562306a36Sopenharmony_ci{ 4662306a36Sopenharmony_ci /* clear TS/ST/IFLG events */ 4762306a36Sopenharmony_ci octeon_i2c_write_int(i2c, 0); 4862306a36Sopenharmony_ci} 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/** 5162306a36Sopenharmony_ci * octeon_i2c_int_enable78 - enable the CORE interrupt 5262306a36Sopenharmony_ci * @i2c: The struct octeon_i2c 5362306a36Sopenharmony_ci * 5462306a36Sopenharmony_ci * The interrupt will be asserted when there is non-STAT_IDLE state in the 5562306a36Sopenharmony_ci * SW_TWSI_EOP_TWSI_STAT register. 5662306a36Sopenharmony_ci */ 5762306a36Sopenharmony_cistatic void octeon_i2c_int_enable78(struct octeon_i2c *i2c) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci atomic_inc_return(&i2c->int_enable_cnt); 6062306a36Sopenharmony_ci enable_irq(i2c->irq); 6162306a36Sopenharmony_ci} 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic void __octeon_i2c_irq_disable(atomic_t *cnt, int irq) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci int count; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci /* 6862306a36Sopenharmony_ci * The interrupt can be disabled in two places, but we only 6962306a36Sopenharmony_ci * want to make the disable_irq_nosync() call once, so keep 7062306a36Sopenharmony_ci * track with the atomic variable. 7162306a36Sopenharmony_ci */ 7262306a36Sopenharmony_ci count = atomic_dec_if_positive(cnt); 7362306a36Sopenharmony_ci if (count >= 0) 7462306a36Sopenharmony_ci disable_irq_nosync(irq); 7562306a36Sopenharmony_ci} 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci/* disable the CORE interrupt */ 7862306a36Sopenharmony_cistatic void octeon_i2c_int_disable78(struct octeon_i2c *i2c) 7962306a36Sopenharmony_ci{ 8062306a36Sopenharmony_ci __octeon_i2c_irq_disable(&i2c->int_enable_cnt, i2c->irq); 8162306a36Sopenharmony_ci} 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci/** 8462306a36Sopenharmony_ci * octeon_i2c_hlc_int_enable78 - enable the ST interrupt 8562306a36Sopenharmony_ci * @i2c: The struct octeon_i2c 8662306a36Sopenharmony_ci * 8762306a36Sopenharmony_ci * The interrupt will be asserted when there is non-STAT_IDLE state in 8862306a36Sopenharmony_ci * the SW_TWSI_EOP_TWSI_STAT register. 8962306a36Sopenharmony_ci */ 9062306a36Sopenharmony_cistatic void octeon_i2c_hlc_int_enable78(struct octeon_i2c *i2c) 9162306a36Sopenharmony_ci{ 9262306a36Sopenharmony_ci atomic_inc_return(&i2c->hlc_int_enable_cnt); 9362306a36Sopenharmony_ci enable_irq(i2c->hlc_irq); 9462306a36Sopenharmony_ci} 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* disable the ST interrupt */ 9762306a36Sopenharmony_cistatic void octeon_i2c_hlc_int_disable78(struct octeon_i2c *i2c) 9862306a36Sopenharmony_ci{ 9962306a36Sopenharmony_ci __octeon_i2c_irq_disable(&i2c->hlc_int_enable_cnt, i2c->hlc_irq); 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci/* HLC interrupt service routine */ 10362306a36Sopenharmony_cistatic irqreturn_t octeon_i2c_hlc_isr78(int irq, void *dev_id) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci struct octeon_i2c *i2c = dev_id; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci i2c->hlc_int_disable(i2c); 10862306a36Sopenharmony_ci wake_up(&i2c->queue); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci return IRQ_HANDLED; 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void octeon_i2c_hlc_int_enable(struct octeon_i2c *i2c) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci octeon_i2c_write_int(i2c, TWSI_INT_ST_EN); 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic u32 octeon_i2c_functionality(struct i2c_adapter *adap) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) | 12162306a36Sopenharmony_ci I2C_FUNC_SMBUS_READ_BLOCK_DATA | I2C_SMBUS_BLOCK_PROC_CALL; 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic const struct i2c_algorithm octeon_i2c_algo = { 12562306a36Sopenharmony_ci .master_xfer = octeon_i2c_xfer, 12662306a36Sopenharmony_ci .functionality = octeon_i2c_functionality, 12762306a36Sopenharmony_ci}; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic const struct i2c_adapter octeon_i2c_ops = { 13062306a36Sopenharmony_ci .owner = THIS_MODULE, 13162306a36Sopenharmony_ci .name = "OCTEON adapter", 13262306a36Sopenharmony_ci .algo = &octeon_i2c_algo, 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic int octeon_i2c_probe(struct platform_device *pdev) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct device_node *node = pdev->dev.of_node; 13862306a36Sopenharmony_ci int irq, result = 0, hlc_irq = 0; 13962306a36Sopenharmony_ci struct octeon_i2c *i2c; 14062306a36Sopenharmony_ci bool cn78xx_style; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci cn78xx_style = of_device_is_compatible(node, "cavium,octeon-7890-twsi"); 14362306a36Sopenharmony_ci if (cn78xx_style) { 14462306a36Sopenharmony_ci hlc_irq = platform_get_irq(pdev, 0); 14562306a36Sopenharmony_ci if (hlc_irq < 0) 14662306a36Sopenharmony_ci return hlc_irq; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci irq = platform_get_irq(pdev, 2); 14962306a36Sopenharmony_ci if (irq < 0) 15062306a36Sopenharmony_ci return irq; 15162306a36Sopenharmony_ci } else { 15262306a36Sopenharmony_ci /* All adaptors have an irq. */ 15362306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 15462306a36Sopenharmony_ci if (irq < 0) 15562306a36Sopenharmony_ci return irq; 15662306a36Sopenharmony_ci } 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL); 15962306a36Sopenharmony_ci if (!i2c) { 16062306a36Sopenharmony_ci result = -ENOMEM; 16162306a36Sopenharmony_ci goto out; 16262306a36Sopenharmony_ci } 16362306a36Sopenharmony_ci i2c->dev = &pdev->dev; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci i2c->roff.sw_twsi = 0x00; 16662306a36Sopenharmony_ci i2c->roff.twsi_int = 0x10; 16762306a36Sopenharmony_ci i2c->roff.sw_twsi_ext = 0x18; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci i2c->twsi_base = devm_platform_ioremap_resource(pdev, 0); 17062306a36Sopenharmony_ci if (IS_ERR(i2c->twsi_base)) { 17162306a36Sopenharmony_ci result = PTR_ERR(i2c->twsi_base); 17262306a36Sopenharmony_ci goto out; 17362306a36Sopenharmony_ci } 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci /* 17662306a36Sopenharmony_ci * "clock-rate" is a legacy binding, the official binding is 17762306a36Sopenharmony_ci * "clock-frequency". Try the official one first and then 17862306a36Sopenharmony_ci * fall back if it doesn't exist. 17962306a36Sopenharmony_ci */ 18062306a36Sopenharmony_ci if (of_property_read_u32(node, "clock-frequency", &i2c->twsi_freq) && 18162306a36Sopenharmony_ci of_property_read_u32(node, "clock-rate", &i2c->twsi_freq)) { 18262306a36Sopenharmony_ci dev_err(i2c->dev, 18362306a36Sopenharmony_ci "no I2C 'clock-rate' or 'clock-frequency' property\n"); 18462306a36Sopenharmony_ci result = -ENXIO; 18562306a36Sopenharmony_ci goto out; 18662306a36Sopenharmony_ci } 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci i2c->sys_freq = octeon_get_io_clock_rate(); 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci init_waitqueue_head(&i2c->queue); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci i2c->irq = irq; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci if (cn78xx_style) { 19562306a36Sopenharmony_ci i2c->hlc_irq = hlc_irq; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci i2c->int_enable = octeon_i2c_int_enable78; 19862306a36Sopenharmony_ci i2c->int_disable = octeon_i2c_int_disable78; 19962306a36Sopenharmony_ci i2c->hlc_int_enable = octeon_i2c_hlc_int_enable78; 20062306a36Sopenharmony_ci i2c->hlc_int_disable = octeon_i2c_hlc_int_disable78; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci irq_set_status_flags(i2c->irq, IRQ_NOAUTOEN); 20362306a36Sopenharmony_ci irq_set_status_flags(i2c->hlc_irq, IRQ_NOAUTOEN); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci result = devm_request_irq(&pdev->dev, i2c->hlc_irq, 20662306a36Sopenharmony_ci octeon_i2c_hlc_isr78, 0, 20762306a36Sopenharmony_ci DRV_NAME, i2c); 20862306a36Sopenharmony_ci if (result < 0) { 20962306a36Sopenharmony_ci dev_err(i2c->dev, "failed to attach interrupt\n"); 21062306a36Sopenharmony_ci goto out; 21162306a36Sopenharmony_ci } 21262306a36Sopenharmony_ci } else { 21362306a36Sopenharmony_ci i2c->int_enable = octeon_i2c_int_enable; 21462306a36Sopenharmony_ci i2c->int_disable = octeon_i2c_int_disable; 21562306a36Sopenharmony_ci i2c->hlc_int_enable = octeon_i2c_hlc_int_enable; 21662306a36Sopenharmony_ci i2c->hlc_int_disable = octeon_i2c_int_disable; 21762306a36Sopenharmony_ci } 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci result = devm_request_irq(&pdev->dev, i2c->irq, 22062306a36Sopenharmony_ci octeon_i2c_isr, 0, DRV_NAME, i2c); 22162306a36Sopenharmony_ci if (result < 0) { 22262306a36Sopenharmony_ci dev_err(i2c->dev, "failed to attach interrupt\n"); 22362306a36Sopenharmony_ci goto out; 22462306a36Sopenharmony_ci } 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci if (OCTEON_IS_MODEL(OCTEON_CN38XX)) 22762306a36Sopenharmony_ci i2c->broken_irq_check = true; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci result = octeon_i2c_init_lowlevel(i2c); 23062306a36Sopenharmony_ci if (result) { 23162306a36Sopenharmony_ci dev_err(i2c->dev, "init low level failed\n"); 23262306a36Sopenharmony_ci goto out; 23362306a36Sopenharmony_ci } 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci octeon_i2c_set_clock(i2c); 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci i2c->adap = octeon_i2c_ops; 23862306a36Sopenharmony_ci i2c->adap.timeout = msecs_to_jiffies(2); 23962306a36Sopenharmony_ci i2c->adap.retries = 5; 24062306a36Sopenharmony_ci i2c->adap.bus_recovery_info = &octeon_i2c_recovery_info; 24162306a36Sopenharmony_ci i2c->adap.dev.parent = &pdev->dev; 24262306a36Sopenharmony_ci i2c->adap.dev.of_node = node; 24362306a36Sopenharmony_ci i2c_set_adapdata(&i2c->adap, i2c); 24462306a36Sopenharmony_ci platform_set_drvdata(pdev, i2c); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci result = i2c_add_adapter(&i2c->adap); 24762306a36Sopenharmony_ci if (result < 0) 24862306a36Sopenharmony_ci goto out; 24962306a36Sopenharmony_ci dev_info(i2c->dev, "probed\n"); 25062306a36Sopenharmony_ci return 0; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ciout: 25362306a36Sopenharmony_ci return result; 25462306a36Sopenharmony_ci}; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic void octeon_i2c_remove(struct platform_device *pdev) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci struct octeon_i2c *i2c = platform_get_drvdata(pdev); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci i2c_del_adapter(&i2c->adap); 26162306a36Sopenharmony_ci}; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic const struct of_device_id octeon_i2c_match[] = { 26462306a36Sopenharmony_ci { .compatible = "cavium,octeon-3860-twsi", }, 26562306a36Sopenharmony_ci { .compatible = "cavium,octeon-7890-twsi", }, 26662306a36Sopenharmony_ci {}, 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, octeon_i2c_match); 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic struct platform_driver octeon_i2c_driver = { 27162306a36Sopenharmony_ci .probe = octeon_i2c_probe, 27262306a36Sopenharmony_ci .remove_new = octeon_i2c_remove, 27362306a36Sopenharmony_ci .driver = { 27462306a36Sopenharmony_ci .name = DRV_NAME, 27562306a36Sopenharmony_ci .of_match_table = octeon_i2c_match, 27662306a36Sopenharmony_ci }, 27762306a36Sopenharmony_ci}; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_cimodule_platform_driver(octeon_i2c_driver); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ciMODULE_AUTHOR("Michael Lawnick <michael.lawnick.ext@nsn.com>"); 28262306a36Sopenharmony_ciMODULE_DESCRIPTION("I2C-Bus adapter for Cavium OCTEON processors"); 28362306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 284